



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 32MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT          |
| Number of I/O              | 37                                                                    |
| Program Memory Size        | 32KB (32K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 2K x 8                                                                |
| RAM Size                   | 8K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                          |
| Data Converters            | A/D 10x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-LQFP                                                               |
| Supplier Device Package    | 48-LQFP (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l051c6t6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2 Description

The access line ultra-low-power STM32L051x6/8 microcontrollers incorporate the highperformance ARM<sup>®</sup> Cortex<sup>®</sup>-M0+ 32-bit RISC core operating at a 32 MHz frequency, a memory protection unit (MPU), high-speed embedded memories (64 Kbytes of Flash program memory, 2 Kbytes of data EEPROM and 8 Kbytes of RAM) plus an extensive range of enhanced I/Os and peripherals.

The STM32L051x6/8 devices provide high power efficiency for a wide range of performance. It is achieved with a large choice of internal and external clock sources, an internal voltage adaptation and several low-power modes.

The STM32L051x6/8 devices offer several analog features, one 12-bit ADC with hardware oversampling, two ultra-low-power comparators, several timers, one low-power timer (LPTIM), three general-purpose 16-bit timers and one basic timer, one RTC and one SysTick which can be used as timebases. They also feature two watchdogs, one watchdog with independent clock and window capability and one window watchdog based on bus clock.

Moreover, the STM32L051x6/8 devices embed standard and advanced communication interfaces: up to two I2C, two SPIs, one I2S, two USARTs, a low-power UART (LPUART), .

The STM32L051x6/8 also include a real-time clock and a set of backup registers that remain powered in Standby mode.

The ultra-low-power STM32L051x6/8 devices operate from a 1.8 to 3.6 V power supply (down to 1.65 V at power down) with BOR and from a 1.65 to 3.6 V power supply without BOR option. They are available in the -40 to +125 °C temperature range. A comprehensive set of power-saving modes allows the design of low-power applications.







# 2.2 Ultra-low-power device continuum

The ultra-low-power family offers a large choice of core and features, from 8-bit proprietary core up to ARM<sup>®</sup> Cortex<sup>®</sup>-M4, including ARM<sup>®</sup> Cortex<sup>®</sup>-M3 and ARM<sup>®</sup> Cortex<sup>®</sup>-M0+. The STM32Lx series are the best choice to answer your needs in terms of ultra-low-power features. The STM32 ultra-low-power series are the best solution for applications such as gaz/water meter, keyboard/mouse or fitness and healthcare application. Several built-in features like LCD drivers, dual-bank memory, low-power run mode, operational amplifiers, 128-bit AES, DAC, crystal-less USB and many other definitely help you building a highly cost optimized application by reducing BOM cost. STMicroelectronics, as a reliable and long-term manufacturer, ensures as much as possible pin-to-pin compatibility between all STM8Lx and STM32Lx on one hand, and between all STM32Lx and STM32Fx on the other hand. Thanks to this unprecedented scalability, your legacy application can be upgraded to respond to the latest market feature and efficiency requirements.



#### • Stop mode without RTC

The Stop mode achieves the lowest power consumption while retaining the RAM and register contents. All clocks are stopped, the PLL, MSI RC, HSI and LSI RC, HSE and LSE crystal oscillators are disabled.

Some peripherals featuring wakeup capability can enable the HSI RC during Stop mode to detect their wakeup condition.

The voltage regulator is in the low-power mode. The device can be woken up from Stop mode by any of the EXTI line, in 3.5  $\mu$ s, the processor can serve the interrupt or resume the code. The EXTI line source can be any GPIO. It can be the PVD output, the comparator 1 event or comparator 2 event (if internal reference voltage is on). It can also be wakened by the USART/I2C/LPUART/LPTIMER wakeup events.

#### • Standby mode with RTC

The Standby mode is used to achieve the lowest power consumption and real time clock. The internal voltage regulator is switched off so that the entire  $V_{CORE}$  domain is powered off. The PLL, MSI RC, HSE crystal and HSI RC oscillators are also switched off. The LSE or LSI is still running. After entering Standby mode, the RAM and register contents are lost except for registers in the Standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE Crystal 32 KHz oscillator, RCC\_CSR register).

The device exits Standby mode in 60 µs when an external reset (NRST pin), an IWDG reset, a rising edge on one of the three WKUP pins, RTC alarm (Alarm A or Alarm B), RTC tamper event, RTC timestamp event or RTC Wakeup event occurs.

#### Standby mode without RTC

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire  $V_{CORE}$  domain is powered off. The PLL, MSI RC, HSI and LSI RC, HSE and LSE crystal oscillators are also switched off. After entering Standby mode, the RAM and register contents are lost except for registers in the Standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE Crystal 32 KHz oscillator, RCC\_CSR register).

The device exits Standby mode in 60  $\mu$ s when an external reset (NRST pin) or a rising edge on one of the three WKUP pin occurs.

*Note:* The RTC, the IWDG, and the corresponding clock sources are not stopped automatically by entering Stop or Standby mode.

| Operating power supply                         | Functionalities depending on the operating power supply range |                                  |                            |  |  |  |  |  |
|------------------------------------------------|---------------------------------------------------------------|----------------------------------|----------------------------|--|--|--|--|--|
| range                                          | ADC operation                                                 | Dynamic voltage<br>scaling range | I/O operation              |  |  |  |  |  |
| V <sub>DD</sub> = 1.65 to 1.71 V               | ADC only,<br>conversion time up<br>to 570 ksps                | Range 2 or<br>range 3            | Degraded speed performance |  |  |  |  |  |
| V <sub>DD</sub> = 1.71 to 1.8 V <sup>(1)</sup> | ADC only,<br>conversion time up<br>to 1.14 Msps               | Range 1, range 2 or<br>range 3   | Degraded speed performance |  |  |  |  |  |
| V <sub>DD</sub> = 1.8 to 2.0 V <sup>(1)</sup>  | Conversion time up<br>to 1.14 Msps                            | Range1, range 2 or<br>range 3    | Degraded speed performance |  |  |  |  |  |

| Table 3. Functionalities depe | ending on the operati | ng power supply range |
|-------------------------------|-----------------------|-----------------------|
| Tuble et l'unenenuitée uepe   |                       |                       |



# 3.14 System configuration controller

The system configuration controller provides the capability to remap some alternate functions on different I/O ports.

The highly flexible routing interface allows the application firmware to control the routing of different I/Os to the TIM2, TIM21, TIM22 and LPTIM timer input captures. It also controls the routing of internal analog signals to ADC, COMP1 and COMP2 and the internal reference voltage  $V_{\text{REFINT}}$ .

# 3.15 Timers and watchdogs

The ultra-low-power STM32L051x6/8 devices include three general-purpose timers, one low- power timer (LPTIM), one basic timer, two watchdog timers and the SysTick timer.

*Table 9* compares the features of the general-purpose and basic timers.

| Timer           | Counter resolution | Counter type         | Prescaler factor                   | DMA<br>request<br>generation | Capture/compare<br>channels | Complementary<br>outputs |
|-----------------|--------------------|----------------------|------------------------------------|------------------------------|-----------------------------|--------------------------|
| TIM2            | 16-bit             | Up, down,<br>up/down | Any integer between<br>1 and 65536 | Yes                          | 4                           | No                       |
| TIM21,<br>TIM22 | 16-bit             | Up, down,<br>up/down | Any integer between<br>1 and 65536 | No                           | 2                           | No                       |
| TIM6            | 16-bit             | Up                   | Any integer between<br>1 and 65536 | Yes                          | 0                           | No                       |

 Table 9. Timer feature comparison

# 3.15.1 General-purpose timers (TIM2, TIM21 and TIM22)

There are three synchronizable general-purpose timers embedded in the STM32L051x6/8 devices (see *Table 9* for differences).

# TIM2

TIM2 is based on 16-bit auto-reload up/down counter. It includes a 16-bit prescaler. It features four independent channels each for input capture/output compare, PWM or one-pulse mode output.

The TIM2 general-purpose timers can work together or with the TIM21 and TIM22 generalpurpose timers via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs.

TIM2 has independent DMA request generation.

This timer is capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

# TIM21 and TIM22

TIM21 and TIM22 are based on a 16-bit auto-reload up/down counter. They include a 16-bit prescaler. They have two independent channels for input capture/output compare, PWM or



## 3.16.2 Universal synchronous/asynchronous receiver transmitter (USART)

The two USART interfaces (USART1, USART2) are able to communicate at speeds of up to 4 Mbit/s.

They provide hardware management of the CTS, RTS and RS485 driver enable (DE) signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. They also support SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability, auto baud rate feature and has a clock domain independent from the CPU clock, allowing to wake up the MCU from Stop mode using baudrates up to 42 Kbaud.

All USART interfaces can be served by the DMA controller.

Table 12 for the supported modes and features of USART interfaces.

| USART modes/features <sup>(1)</sup>         | USART1 and USART2 |
|---------------------------------------------|-------------------|
| Hardware flow control for modem             | Х                 |
| Continuous communication using DMA          | X                 |
| Multiprocessor communication                | X                 |
| Synchronous mode <sup>(2)</sup>             | X                 |
| Smartcard mode                              | Х                 |
| Single-wire half-duplex communication       | X                 |
| IrDA SIR ENDEC block                        | X                 |
| LIN mode                                    | X                 |
| Dual clock domain and wakeup from Stop mode | X                 |
| Receiver timeout interrupt                  | Х                 |
| Modbus communication                        | Х                 |
| Auto baud rate detection (4 modes)          | Х                 |
| Driver Enable                               | Х                 |
|                                             | •                 |

| Table 12 | . USART | implemen | tation |
|----------|---------|----------|--------|
|----------|---------|----------|--------|

1. X = supported.

2. This mode allows using the USART as an SPI master.

## 3.16.3 Low-power universal asynchronous receiver transmitter (LPUART)

The devices embed one Low-power UART. The LPUART supports asynchronous serial communication with minimum power consumption. It supports half duplex single wire communication and modem operations (CTS/RTS). It allows multiprocessor communication.

The LPUART has a clock domain independent from the CPU clock. It can wake up the system from Stop mode using baudrates up to 46 Kbaud. The Wakeup events from Stop mode are programmable and can be:

- Start bit detection
- Or any received data frame
- Or a specific programmed data frame



|        |         | Pin Nu | umber                  |        |          |                                       |          |               |       |                                                       |                                                |
|--------|---------|--------|------------------------|--------|----------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------|------------------------------------------------|
| LQFP64 | TFBGA64 | LQFP48 | WLCSP36 <sup>(1)</sup> | LQFP32 | UFQFPN32 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions                                   | Additional<br>functions                        |
| 5      | C1      | 5      | -                      | -      | -        | PH0-OSC_IN<br>(PH0)                   | I/O      | тс            | -     | -                                                     | OSC_IN                                         |
| 6      | D1      | 6      | -                      | -      | -        | PH1-<br>OSC_OUT<br>(PH1)              | I/O      | тс            | -     | -                                                     | OSC_OUT                                        |
| 7      | E1      | 7      | C6                     | 4      | 4        | NRST                                  | I/O      | RST           | -     | -                                                     | -                                              |
| 8      | E3      | -      | -                      | -      | -        | PC0                                   | I/O      | FT            | -     | LPTIM1_IN1,<br>EVENTOUT                               | ADC_IN10                                       |
| 9      | E2      | -      | -                      | -      | -        | PC1                                   | I/O      | FT            | -     | LPTIM1_OUT,<br>EVENTOUT                               | ADC_IN11                                       |
| 10     | F2      | -      | -                      | -      | -        | PC2                                   | I/O      | FT            | -     | LPTIM1_IN2,<br>SPI2_MISO/I2S2_M<br>CK                 | ADC_IN12                                       |
| 11     | -       | -      | -                      | -      | -        | PC3                                   | I/O      | FT            | -     | LPTIM1_ETR,<br>SPI2_MOSI/I2S2_SD                      | ADC_IN13                                       |
| 12     | F1      | 8      | -                      | -      | -        | VSSA                                  | S        |               | -     | -                                                     | -                                              |
| -      | G1      | -      | E6                     | -      | -        | VREF+                                 | S        |               | -     | -                                                     | -                                              |
| 13     | H1      | 9      | D5                     | 5      | 5        | VDDA                                  | S        |               | -     | -                                                     | -                                              |
| 14     | G2      | 10     | D4                     | 6      | 6        | PA0                                   | I/O      | тс            | -     | TIM2_CH1,<br>USART2_CTS,<br>TIM2_ETR,<br>COMP1_OUT    | COMP1_INM6,<br>ADC_IN0,<br>RTC_TAMP2/WKU<br>P1 |
| 15     | H2      | 11     | F6                     | 7      | 7        | PA1                                   | I/O      | FT            | -     | EVENTOUT,<br>TIM2_CH2,<br>USART2_RTS_DE,<br>TIM21_ETR | COMP1_INP,<br>ADC_IN1                          |
| 16     | F3      | 12     | E5                     | 8      | 8        | PA2                                   | I/O      | FT            | -     | TIM21_CH1,<br>TIM2_CH3,<br>USART2_TX,<br>COMP2_OUT    | COMP2_INM6,<br>ADC_IN2                         |
| 17     | G3      | 13     | F5                     | 9      | 9        | PA3                                   | I/O      | FT            | -     | TIM21_CH2,<br>TIM2_CH4,<br>USART2_RX                  | COMP2_INP,<br>ADC_IN3                          |
| 18     | C2      | -      | -                      | -      | -        | VSS                                   | S        |               | -     | -                                                     | -                                              |



|        |          | AF0                             | AF1 | Table 16. Alter    | AF3      | AF4               | AF5        | AF6      | AF7       |
|--------|----------|---------------------------------|-----|--------------------|----------|-------------------|------------|----------|-----------|
|        | <b>t</b> | AFU                             | AFT | AF2                | AFJ      | AF4               | AFJ        | AFO      |           |
|        | ort      | SPI1/TIM21/SYS_A<br>F/EVENTOUT/ | -   | TIM2/<br>EVENTOUT/ | EVENTOUT | USART1/2/3        | TIM2/21/22 | EVENTOUT | COMP1/2   |
|        | PA0      | -                               | -   | TIM2_CH1           | -        | USART2_CTS        | TIM2_ETR   | -        | COMP1_OUT |
|        | PA1      | EVENTOUT                        | -   | TIM2_CH2           | -        | USART2_RTS_<br>DE | TIM21_ETR  | -        | -         |
|        | PA2      | TIM21_CH1                       | -   | TIM2_CH3           | -        | USART2_TX         | -          | -        | COMP2_OUT |
|        | PA3      | TIM21_CH2                       | -   | TIM2_CH4           | -        | USART2_RX         | -          | -        | -         |
|        | PA4      | SPI1_NSS                        | -   | -                  | -        | USART2_CK         | TIM22_ETR  | -        | -         |
|        | PA5      | SPI1_SCK                        | -   | TIM2_ETR           | -        | -                 | TIM2_CH1   | -        | -         |
| 1      | PA6      | SPI1_MISO                       | -   | -                  | -        | LPUART1_CTS       | TIM22_CH1  | EVENTOUT | COMP1_OUT |
| Port A | PA7      | SPI1_MOSI                       | -   | -                  | -        | -                 | TIM22_CH2  | EVENTOUT | COMP2_OUT |
| Port A | PA8      | МСО                             | -   | -                  | EVENTOUT | USART1_CK         | -          | -        | -         |
|        | PA9      | MCO                             | -   | -                  | -        | USART1_TX         | -          | -        | -         |
|        | PA10     | -                               | -   | -                  | -        | USART1_RX         | -          | -        | -         |
|        | PA11     | SPI1_MISO                       | -   | EVENTOUT           | -        | USART1_CTS        | -          | -        | COMP1_OUT |
|        | PA12     | SPI1_MOSI                       | -   | EVENTOUT           | -        | USART1_RTS_<br>DE | -          | -        | COMP2_OUT |
|        | PA13     | SWDIO                           | -   | -                  | -        | -                 | -          | -        | -         |
|        | PA14     | SWCLK                           | -   | -                  | -        | USART2_TX         | -          | -        | -         |
|        | PA15     | SPI1_NSS                        | -   | TIM2_ETR           | EVENTOUT | USART2_RX         | TIM2_CH1   | -        | -         |

DocID025938 Rev 7

Do

43/131

5

# 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 20: Voltage characteristics*, *Table 21: Current characteristics*, and *Table 22: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Device mission profile (application conditions) is compliant with JEDEC JESD47 Qualification Standard. Extended mission profiles are available on demand.

| Symbol                              | Definition                                                                                                          | Min                  | Мах                  | Unit |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| V <sub>DD</sub> -V <sub>SS</sub>    | External main supply voltage<br>(including V <sub>DDA</sub> , V <sub>DDIO2</sub> , V <sub>DD</sub> ) <sup>(1)</sup> | -0.3                 | 4.0                  |      |
|                                     | Input voltage on FT and FTf pins                                                                                    | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +4.0 |      |
| V <sub>IN</sub> <sup>(2)</sup>      | Input voltage on TC pins                                                                                            | V <sub>SS</sub> -0.3 | 4.0                  | V    |
| VIN'-'                              | Input voltage on BOOT0                                                                                              | V <sub>SS</sub>      | V <sub>DD</sub> +4.0 |      |
|                                     | Input voltage on any other pin                                                                                      | V <sub>SS</sub> -0.3 | 4.0                  |      |
| $ \Delta V_{DD} $                   | Variations between different V <sub>DDx</sub> power pins                                                            | -                    | 50                   |      |
| V <sub>DDA</sub> -V <sub>DDx</sub>  | Variations between any $V_{DDx}$ and $V_{DDA}$ power $\mbox{pins}^{(3)}$                                            | -                    | 300                  | mV   |
| $ \Delta V_{SS} $                   | Variations between all different ground pins                                                                        | -                    | 50                   |      |
| V <sub>REF+</sub> –V <sub>DDA</sub> | Allowed voltage difference for $V_{REF+} > V_{DDA}$                                                                 | -                    | 0.4                  | V    |
| V <sub>ESD(HBM)</sub>               | Electrostatic discharge voltage (human body model)                                                                  | see Sect             | ion 6.3.11           |      |

| Table 20 | . Voltage | characteristics |
|----------|-----------|-----------------|
|----------|-----------|-----------------|

1. All main power (V<sub>DD</sub>,V<sub>DDIO2</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.

2. V<sub>IN</sub> maximum must always be respected. Refer to *Table 21* for maximum allowed injected current values.

 It is recommended to power V<sub>DD</sub> and V<sub>DDA</sub> from the same source. A maximum difference of 300 mV between V<sub>DD</sub> and V<sub>DDA</sub> can be tolerated during power-up and device operation. V<sub>DDIO2</sub> is independent from V<sub>DD</sub> and V<sub>DDA</sub>: its value does not need to respect this rule.



| Symbol                  | Parameter               | Condi                                                                                                            | f <sub>HCLK</sub>                                    | Тур     | Max <sup>(1)</sup> | Unit |      |
|-------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------|--------------------|------|------|
|                         |                         |                                                                                                                  | Range 3,                                             | 1 MHz   | 43.5               | 90   |      |
|                         |                         |                                                                                                                  | V <sub>CORE</sub> =1.2 V,<br>VOS[1:0]=11             | 2 MHz   | 72                 | 120  |      |
|                         |                         |                                                                                                                  |                                                      | 4 MHz   | 130                | 180  |      |
|                         |                         | f <sub>HSE</sub> = f <sub>HCLK</sub> up to                                                                       | Range 2,                                             | 4 MHz   | 160                | 210  |      |
|                         |                         | 16 MHz included,<br>f <sub>HSE</sub> = f <sub>HCLK</sub> /2 above                                                | V <sub>CORE</sub> =1.5 V,                            | 8 MHz   | 305                | 370  |      |
|                         |                         | 16 MHz (PLL ON) <sup>(2)</sup>                                                                                   | VOS[1:0]=10                                          | 16 MHz  | 590                | 710  |      |
|                         |                         |                                                                                                                  | Range 1,                                             | 8 MHz   | 370                | 430  |      |
|                         | Supply current          |                                                                                                                  | V <sub>CORE</sub> =1.8 V,                            | 16 MHz  | 715                | 860  |      |
|                         | in Sleep<br>mode, Flash |                                                                                                                  | VOS[1:0]=01                                          | 32 MHz  | 1650               | 1900 |      |
|                         | OFF                     |                                                                                                                  | Range 3,                                             | 65 kHz  | 18                 | 65   |      |
|                         |                         | MSI clock                                                                                                        | V <sub>CORE</sub> =1.2 V,                            | 524 kHz | 31.5               | 75   |      |
|                         |                         |                                                                                                                  | VOS[1:0]=11                                          | 4.2 MHz | 140                | 210  |      |
|                         |                         | HSI16 clock source<br>(16 MHz)                                                                                   | Range 2,<br>V <sub>CORE</sub> =1.5 V,<br>VOS[1:0]=10 | 16 MHz  | 665                | 830  |      |
|                         |                         |                                                                                                                  | Range 1,<br>V <sub>CORE</sub> =1.8 V,<br>VOS[1:0]=01 | 32 MHz  | 1750               | 2100 | - μΑ |
| I <sub>DD</sub> (Sleep) |                         | $f_{HSE} = f_{HCLK}$ up to<br>16 MHz included,<br>$f_{HSE} = f_{HCLK}/2$ above<br>16 MHz (PLL ON) <sup>(2)</sup> | Range 3,<br>V <sub>CORE</sub> =1.2 V,<br>VOS[1:0]=11 | 1 MHz   | 57.5               | 130  |      |
|                         |                         |                                                                                                                  |                                                      | 2 MHz   | 84                 | 170  |      |
|                         |                         |                                                                                                                  |                                                      | 4 MHz   | 150                | 280  |      |
|                         |                         |                                                                                                                  | Range 2,<br><sub>CORE</sub> =1.5 V,<br>VOS[1:0]=10   | 4 MHz   | 170                | 310  |      |
|                         |                         |                                                                                                                  |                                                      | 8 MHz   | 315                | 420  |      |
|                         |                         |                                                                                                                  |                                                      | 16 MHz  | 605                | 770  |      |
|                         |                         |                                                                                                                  | Range 1,                                             | 8 MHz   | 380                | 460  |      |
|                         | Supply current          |                                                                                                                  | V <sub>CORE</sub> =1.8 V,                            | 16 MHz  | 730                | 950  |      |
|                         | in Sleep<br>mode, Flash |                                                                                                                  | VOS[1:0]=01                                          | 32 MHz  | 1650               | 2400 |      |
|                         | ON                      |                                                                                                                  | Range 3,                                             | 65 kHz  | 29.5               | 110  |      |
|                         |                         | MSI clock                                                                                                        | V <sub>CORE</sub> =1.2 V,                            | 524 kHz | 44.5               | 130  |      |
|                         |                         |                                                                                                                  | VOS[1:0]=11                                          | 4.2 MHz | 150                | 270  | 1    |
|                         |                         | HSI16 clock source                                                                                               | Range 2,<br>V <sub>CORE</sub> =1.5 V,<br>VOS[1:0]=10 | 16 MHz  | 680                | 950  |      |
|                         |                         | (16 MHz)                                                                                                         | Range 1,<br>V <sub>CORE</sub> =1.8 V,<br>VOS[1:0]=01 | 32 MHz  | 1750               | 2100 |      |

Table 31. Current consumption in Sleep mode

1. Guaranteed by characterization results at 125 °C, unless otherwise specified.



## On-chip peripheral current consumption

The current consumption of the on-chip peripherals is given in the following tables. The MCU is placed under the following conditions:

- all I/O pins are in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load)
- all peripherals are disabled unless otherwise mentioned
- the given value is calculated by measuring the current consumption
  - with all peripherals clocked OFF
  - with only one peripheral clocked on

## Table 37. Peripheral current consumption in Run or Sleep mode<sup>(1)</sup>

|                     |                     | Typical                                               | consumption, V                                        | / <sub>DD</sub> = 3.0 V, T <sub>A</sub> =             | 25 °C                         |                                |
|---------------------|---------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------|--------------------------------|
| Per                 | ipheral             | Range 1,<br>V <sub>CORE</sub> =1.8 V<br>VOS[1:0] = 01 | Range 2,<br>V <sub>CORE</sub> =1.5 V<br>VOS[1:0] = 10 | Range 3,<br>V <sub>CORE</sub> =1.2 V<br>VOS[1:0] = 11 | Low-power<br>sleep and<br>run | Unit                           |
|                     | I2C1                | 11                                                    | 9.5                                                   | 7.5                                                   | 9                             |                                |
|                     | I2C2                | 4                                                     | 3.5                                                   | 3                                                     | 2.5                           |                                |
|                     | LPTIM1              | 10                                                    | 8.5                                                   | 6.5                                                   | 8                             |                                |
|                     | LPUART1             | 8                                                     | 6.5                                                   | 5.5                                                   | 6                             |                                |
| APB1                | SPI2                | 9                                                     | 4.5                                                   | 3.5                                                   | 4                             | µA/MHz<br>(f <sub>HCLK</sub> ) |
|                     | USART2              | 14.5                                                  | 12                                                    | 9.5                                                   | 11                            | — ('HCLK)<br>—                 |
|                     | TIM2                | 10.5                                                  | 8.5                                                   | 7                                                     | 9                             |                                |
|                     | TIM6                | 3.5                                                   | 3                                                     | 2.5                                                   | 2                             |                                |
|                     | WWDG                | 3                                                     | 2                                                     | 2                                                     | 2                             |                                |
|                     | ADC1 <sup>(2)</sup> | 5.5                                                   | 5                                                     | 3.5                                                   | 4                             |                                |
|                     | SPI1                | 4                                                     | 3                                                     | 3                                                     | 2.5                           |                                |
|                     | USART1              | 14.5                                                  | 11.5                                                  | 9.5                                                   | 12                            |                                |
| APB2                | TIM21               | 7.5                                                   | 6                                                     | 5                                                     | 5.5                           | µA/MHz                         |
| AFDZ                | TIM22               | 7                                                     | 6                                                     | 5                                                     | 6                             | (f <sub>HCLK</sub> )           |
|                     | FIREWALL            | 1.5                                                   | 1                                                     | 1                                                     | 0.5                           |                                |
|                     | DBGMCU              | 1.5                                                   | 1                                                     | 1                                                     | 0.5                           |                                |
|                     | SYSCFG              | 2.5                                                   | 2                                                     | 2                                                     | 1.5                           |                                |
|                     | GPIOA               | 3.5                                                   | 3                                                     | 2.5                                                   | 2.5                           |                                |
| Cortex-<br>M0+ core | GPIOB               | 3.5                                                   | 2.5                                                   | 2                                                     | 2.5                           | µA/MHz                         |
| I/O port            | GPIOC               | 8.5                                                   | 6.5                                                   | 5.5                                                   | 7                             | (f <sub>HCLK</sub> )           |
|                     | GPIOD               | 1                                                     | 0.5                                                   | 0.5                                                   | 0.5                           |                                |
|                     | CRC                 | 1.5                                                   | 1                                                     | 1                                                     | 1                             |                                |
| AHB                 | FLASH               | 0 <sup>(3)</sup>                                      | 0 <sup>(3)</sup>                                      | 0 <sup>(3)</sup>                                      | 0 <sup>(3)</sup>              | µA/MHz<br>(f <sub>HCLK</sub> ) |
|                     | DMA1                | 10                                                    | 8                                                     | 6.5                                                   | 8.5                           | VIICLK/                        |



#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 43*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                | Conditions <sup>(2)</sup>                          | Min <sup>(2)</sup> | Тур    | Max  | Unit |
|-------------------------------------|--------------------------|----------------------------------------------------|--------------------|--------|------|------|
| f <sub>LSE</sub>                    | LSE oscillator frequency |                                                    | -                  | 32.768 | -    | kHz  |
|                                     |                          | LSEDRV[1:0]=00<br>lower driving capability         | -                  | -      | 0.5  |      |
| 6                                   | Maximum critical crystal | LSEDRV[1:0]= 01<br>medium low driving capability   | -                  | -      | 0.75 | uA/V |
| G <sub>m</sub>                      | transconductance         | LSEDRV[1:0] = 10<br>medium high driving capability | -                  | -      | 1.7  | μΑνν |
|                                     |                          | LSEDRV[1:0]=11<br>higher driving capability        | -                  | -      | 2.7  |      |
| t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time             | V <sub>DD</sub> is stabilized                      | -                  | 2      | -    | S    |

#### Table 43. LSE oscillator characteristics<sup>(1)</sup>

1. Guaranteed by design.

2. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

3. Guaranteed by characterization results. t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. To increase speed, address a lower-drive quartz with a high- driver mode.

# *Note:* For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website <u>www.st.com</u>.





*Note:* An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one.

DocID025938 Rev 7



# 6.3.7 Internal clock source characteristics

The parameters given in *Table 44* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 23*.

## High-speed internal 16 MHz (HSI16) RC oscillator

| Symbol                                | Parameter                              | Conditions                                                            | Min               | Тур  | Max              | Unit |
|---------------------------------------|----------------------------------------|-----------------------------------------------------------------------|-------------------|------|------------------|------|
| f <sub>HSI16</sub>                    | Frequency                              | V <sub>DD</sub> = 3.0 V                                               | -                 | 16   | -                | MHz  |
| TRIM <sup>(1)(2)</sup>                | HSI16 user-                            | Trimming code is not a multiple of 16                                 | -                 | ±0.4 | 0.7              | %    |
| TRIM                                  | trimmed resolution                     | Trimming code is a multiple of 16                                     | -                 | -    | ±1.5             | %    |
|                                       |                                        | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = 25 °C                      | -1 <sup>(3)</sup> | -    | 1 <sup>(3)</sup> | %    |
|                                       |                                        | $V_{DDA}$ = 3.0 V, $T_A$ = 0 to 55 °C                                 | -1.5              | -    | 1.5              | %    |
| ACC                                   | Accuracy of the                        | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 70 °C                               | -2                | -    | 2                | %    |
| ACC <sub>HSI16</sub>                  | factory-calibrated<br>HSI16 oscillator | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 85 °C                               | -2.5              | -    | 2                | %    |
|                                       |                                        | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = -10 to 105 °C              | -4                | -    | 2                | %    |
|                                       |                                        | V <sub>DDA</sub> = 1.65 V to 3.6 V<br>T <sub>A</sub> = - 40 to 125 °C | -5.45             | -    | 3.25             | %    |
| t <sub>SU(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator<br>startup time       | -                                                                     | -                 | 3.7  | 6                | μs   |
| I <sub>DD(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator<br>power consumption  | -                                                                     | -                 | 100  | 140              | μA   |

1. The trimming step differs depending on the trimming code. It is usually negative on the codes which are multiples of 16 (0x00, 0x10, 0x20, 0x30...0xE0).

2. Guaranteed by characterization results.

3. Guaranteed by test in production.



Figure 23. HSI16 minimum and maximum value versus temperature





Figure 27. Recommended NRST pin protection

- 1. The reset network protects the device against parasitic resets.
- 2. The external capacitor must be placed as close as possible to the device.
- The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 59. Otherwise the reset will not be taken into account by the device.

## 6.3.15 12-bit ADC characteristics

Unless otherwise specified, the parameters given in *Table 60* are derived from tests performed under ambient temperature, f<sub>PCLK</sub> frequency and V<sub>DDA</sub> supply voltage conditions summarized in *Table 23: General operating conditions*.

Note: It is recommended to perform a calibration after each power-up.

| Symbol                           | Parameter                             | Conditions                                      | Min                 | Тур | Мах               | Unit               |
|----------------------------------|---------------------------------------|-------------------------------------------------|---------------------|-----|-------------------|--------------------|
|                                  | Analog supply voltage for             | Fast channel                                    | 1.65                | -   | 3.6               |                    |
| V <sub>DDA</sub>                 | ADC ON                                | Standard channel                                | 1.75 <sup>(1)</sup> | -   | 3.6               | V                  |
| V <sub>REF+</sub>                | Positive reference voltage            | -                                               | 1.65                |     | V <sub>DDA</sub>  | V                  |
|                                  | Current consumption of the            | 1.14 Msps                                       | -                   | 200 | -                 |                    |
|                                  | ADC on $V_{DDA}$ and $V_{REF+}$       | 10 ksps                                         | -                   | 40  | -                 |                    |
| I <sub>DDA</sub> (ADC)           | Current consumption of the            | 1.14 Msps                                       | -                   | 70  | -                 | μA                 |
|                                  | ADC on V <sub>DD</sub> <sup>(2)</sup> | 10 ksps                                         | -                   | 1   | -                 |                    |
|                                  |                                       | Voltage scaling Range 1                         | 0.14                | -   | 16                |                    |
| f <sub>ADC</sub>                 | ADC clock frequency                   | Voltage scaling Range 2                         | 0.14                | -   | 8                 | MHz                |
|                                  |                                       | Voltage scaling Range 3                         | 0.14                | -   | 4                 |                    |
| $f_S^{(3)}$                      | Sampling rate                         | 12-bit resolution                               | 0.01                | -   | 1.14              | MHz                |
| f <sub>TRIG</sub> <sup>(3)</sup> | External trigger frequency            | f <sub>ADC</sub> = 16 MHz,<br>12-bit resolution | -                   | -   | 941               | kHz                |
|                                  |                                       | -                                               | -                   | -   | 17                | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub>                 | Conversion voltage range              | -                                               | 0                   | -   | V <sub>REF+</sub> | V                  |



#### **Electrical characteristics**

|        |                              | <b>,</b> ( )                                                          |      |      |     |      |
|--------|------------------------------|-----------------------------------------------------------------------|------|------|-----|------|
| Symbol | Parameter                    | Conditions                                                            | Min  | Тур  | Мах | Unit |
| ET     | Total unadjusted error       |                                                                       | -    | 2    | 5   |      |
| EO     | Offset error                 |                                                                       | -    | 1    | 2.5 |      |
| EG     | Gain error                   |                                                                       | -    | 1    | 2   | LSB  |
| EL     | Integral linearity error     |                                                                       | -    | 1.5  | 3   |      |
| ED     | Differential linearity error | 1.65 V < V <sub>REF+</sub> < V <sub>DDA</sub> < 3.6 V,<br>range 1/2/3 | -    | 1    | 2   |      |
| ENOB   | Effective number of bits     |                                                                       | 10.0 | 11.0 | -   | bits |
| SINAD  | Signal-to-noise distortion   |                                                                       | 62   | 69   | -   |      |
| SNR    | Signal-to-noise ratio        |                                                                       | 61   | 69   | -   | dB   |
| THD    | Total harmonic distortion    |                                                                       | -    | -85  | -65 |      |

# Table 62. ADC accuracy<sup>(1)(2)(3)</sup> (continued)

1. ADC DC accuracy values are measured after internal calibration.

 ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current.

Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in Section 6.3.12 does not affect the ADC accuracy.

3. Better performance may be achieved in restricted V<sub>DDA</sub>, frequency and temperature ranges.

4. This number is obtained by the test board without additional noise, resulting in non-optimized value for oversampling mode.



#### Figure 28. ADC accuracy characteristics







Figure 29. Typical connection diagram using the ADC

- 1. Refer to Table 60: ADC characteristics for the values of RAIN, RADC and CADC.
- C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

#### **General PCB design guidelines**

Power supply decoupling should be performed as shown in *Figure 30* or *Figure 31*, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. The 10 nF capacitors should be ceramic (good quality). They should be placed as close as possible to the chip.



Figure 30. Power supply and reference decoupling (V<sub>REF+</sub> not connected to V<sub>DDA</sub>)



|                | recommended i ob design rules                 |
|----------------|-----------------------------------------------|
| Dimension      | Recommended values                            |
| Pitch          | 0.4 mm                                        |
| Dpad           | 260 μm max. (circular)<br>220 μm recommended  |
| Dsm            | 300 μm min. (for 260 μm diameter pad)         |
| PCB pad design | Non-solder mask defined via underbump allowed |

 Table 81. WLCSP36 recommended PCB design rules

# 7.6 LQFP32 package information





1. Drawing is not to scale.

DocID025938 Rev 7



### **Device marking for LQFP32**

The following figure gives an example of topside marking versus pin 1 position identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.





#### **Device marking for UFQFPN32**

The following figure gives an example of topside marking versus pin 1 position identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



| Table         |
|---------------|
| Date Revision |
|               |



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics – All rights reserved



DocID025938 Rev 7