



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                        |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 32MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                              |
| Number of I/O              | 27                                                                      |
| Program Memory Size        | 32KB (32K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 2K x 8                                                                  |
| RAM Size                   | 8K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                            |
| Data Converters            | A/D 10x12b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 32-UFQFN Exposed Pad                                                    |
| Supplier Device Package    | 32-UFQFPN (5x5)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l051k6u6tr |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Contents

| 1 | Intro | duction                                                  | ) |  |  |  |  |  |
|---|-------|----------------------------------------------------------|---|--|--|--|--|--|
| 2 | Desc  | Description                                              |   |  |  |  |  |  |
|   | 2.1   | Device overview                                          | l |  |  |  |  |  |
|   | 2.2   | Ultra-low-power device continuum                         | } |  |  |  |  |  |
| 3 | Func  | tional overview                                          | ŀ |  |  |  |  |  |
|   | 3.1   | Low-power modes 14                                       | ł |  |  |  |  |  |
|   | 3.2   | Interconnect matrix                                      | 3 |  |  |  |  |  |
|   | 3.3   | ARM® Cortex®-M0+ core with MPU 19                        | ) |  |  |  |  |  |
|   | 3.4   | Reset and supply management 20                           | ) |  |  |  |  |  |
|   |       | 3.4.1 Power supply schemes                               | ) |  |  |  |  |  |
|   |       | 3.4.2 Power supply supervisor                            | ) |  |  |  |  |  |
|   |       | 3.4.3 Voltage regulator                                  | l |  |  |  |  |  |
|   | 3.5   | Clock management                                         | l |  |  |  |  |  |
|   | 3.6   | Low-power real-time clock and backup registers           | ŀ |  |  |  |  |  |
|   | 3.7   | General-purpose inputs/outputs (GPIOs) 24                | ŀ |  |  |  |  |  |
|   | 3.8   | Memories                                                 | 5 |  |  |  |  |  |
|   | 3.9   | Boot modes                                               | 5 |  |  |  |  |  |
|   | 3.10  | Direct memory access (DMA) 26                            | 3 |  |  |  |  |  |
|   | 3.11  | Analog-to-digital converter (ADC)                        |   |  |  |  |  |  |
|   | 3.12  | Temperature sensor                                       | 3 |  |  |  |  |  |
|   |       | 3.12.1 Internal voltage reference (V <sub>REFINT</sub> ) |   |  |  |  |  |  |
|   | 3.13  | Ultra-low-power comparators and reference voltage        |   |  |  |  |  |  |
|   | 3.14  | System configuration controller                          |   |  |  |  |  |  |
|   | 3.15  | Timers and watchdogs                                     |   |  |  |  |  |  |
|   |       | 3.15.1 General-purpose timers (TIM2, TIM21 and TIM22)    |   |  |  |  |  |  |
|   |       | 3.15.2 Low-power Timer (LPTIM)                           |   |  |  |  |  |  |
|   |       | 3.15.3 Basic timer (TIM6)                                | ) |  |  |  |  |  |
|   |       | 3.15.4 SysTick timer                                     |   |  |  |  |  |  |
|   |       | 3.15.5 Independent watchdog (IWDG) 29                    | ) |  |  |  |  |  |
|   |       | 3.15.6 Window watchdog (WWDG)                            | ) |  |  |  |  |  |



# 3 Functional overview

# 3.1 Low-power modes

The ultra-low-power STM32L051x6/8 support dynamic voltage scaling to optimize its power consumption in Run mode. The voltage from the internal low-drop regulator that supplies the logic can be adjusted according to the system's maximum operating frequency and the external voltage supply.

There are three power consumption ranges:

- Range 1 (V<sub>DD</sub> range limited to 1.71-3.6 V), with the CPU running at up to 32 MHz
- Range 2 (full V<sub>DD</sub> range), with a maximum CPU frequency of 16 MHz
- Range 3 (full V<sub>DD</sub> range), with a maximum CPU frequency limited to 4.2 MHz

Seven low-power modes are provided to achieve the best compromise between low-power consumption, short startup time and available wakeup sources:

• Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. Sleep mode power consumption at 16 MHz is about 1 mA with all peripherals off.

#### Low-power run mode

This mode is achieved with the multispeed internal (MSI) RC oscillator set to the lowspeed clock (max 131 kHz), execution from SRAM or Flash memory, and internal regulator in low-power mode to minimize the regulator's operating current. In Lowpower run mode, the clock frequency and the number of enabled peripherals are both limited.

Low-power sleep mode

This mode is achieved by entering Sleep mode with the internal voltage regulator in low-power mode to minimize the regulator's operating current. In Low-power sleep mode, both the clock frequency and the number of enabled peripherals are limited; a typical example would be to have a timer running at 32 kHz.

When wakeup is triggered by an event or an interrupt, the system reverts to the Run mode with the regulator on.

#### Stop mode with RTC

The Stop mode achieves the lowest power consumption while retaining the RAM and register contents and real time clock. All clocks in the  $V_{CORE}$  domain are stopped, the PLL, MSI RC, HSE crystal and HSI RC oscillators are disabled. The LSE or LSI is still running. The voltage regulator is in the low-power mode.

Some peripherals featuring wakeup capability can enable the HSI RC during Stop mode to detect their wakeup condition.

The device can be woken up from Stop mode by any of the EXTI line, in  $3.5 \,\mu$ s, the processor can serve the interrupt or resume the code. The EXTI line source can be any GPIO. It can be the PVD output, the comparator 1 event or comparator 2 event (if internal reference voltage is on), it can be the RTC alarm/tamper/timestamp/wakeup events, the USART/I2C/LPUART/LPTIMER wakeup events.



| Interconnect<br>source | Interconnect<br>destination | Interconnect action                                                         | Run | Sleep | Low-<br>power<br>run | Low-<br>power<br>sleep | Stop |
|------------------------|-----------------------------|-----------------------------------------------------------------------------|-----|-------|----------------------|------------------------|------|
| RTC                    | TIM21                       | Timer triggered by Auto<br>wake-up                                          | Y   | Y     | Y                    | Y                      | -    |
| KIC                    | LPTIM                       | Timer triggered by RTC event                                                | Y   | Y     | Y                    | Y                      | Y    |
| All clock<br>source    | TIMx                        | Clock source used as<br>input channel for RC<br>measurement and<br>trimming | Y   | Y     | Y                    | Y                      | -    |
|                        | TIMx                        | Timer input channel and trigger                                             | Y   | Y     | Y                    | Y                      | -    |
| GPIO                   | LPTIM                       | Timer input channel and trigger                                             | Y   | Y     | Y                    | Y                      | Y    |
|                        | ADC                         | Conversion trigger                                                          | Y   | Y     | Y                    | Y                      | -    |

Table 6. STM32L0xx peripherals interconnect matrix (continued)

# 3.3 ARM<sup>®</sup> Cortex<sup>®</sup>-M0+ core with MPU

The Cortex-M0+ processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:

- a simple architecture that is easy to learn and program
- ultra-low power, energy-efficient operation
- excellent code density
- deterministic, high-performance interrupt handling
- upward compatibility with Cortex-M processor family
- platform security robustness, with integrated Memory Protection Unit (MPU).

The Cortex-M0+ processor is built on a highly area and power optimized 32-bit processor core, with a 2-stage pipeline Von Neumann architecture. The processor delivers exceptional energy efficiency through a small but powerful instruction set and extensively optimized design, providing high-end processing hardware including a single-cycle multiplier.

The Cortex-M0+ processor provides the exceptional performance expected of a modern 32bit architecture, with a higher code density than other 8-bit and 16-bit microcontrollers.

Owing to its embedded ARM core, the STM32L051x6/8 are compatible with all ARM tools and software.



# 6 Electrical characteristics

# 6.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

## 6.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_Amax$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ).

# 6.1.2 Typical values

Unless otherwise specified, typical data are based on T<sub>A</sub> = 25 °C, V<sub>DD</sub> = 3.6 V (for the 1.65 V  $\leq$ V<sub>DD</sub>  $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ).

## 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

## 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in *Figure 10*.

## 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 11*.





# 6.3.2 Embedded reset and power control block characteristics

The parameters given in the following table are derived from the tests performed under the ambient temperature condition summarized in *Table 23*.

| Symbol                          | Parameter                      | Conditions                                          | Min  | Тур  | Мах      | Unit |  |
|---------------------------------|--------------------------------|-----------------------------------------------------|------|------|----------|------|--|
| t <sub>VDD</sub> <sup>(1)</sup> |                                | BOR detector enabled                                | 0    | -    | $\infty$ |      |  |
|                                 | V <sub>DD</sub> rise time rate | BOR detector disabled                               | 0    | -    | 1000     | µs/V |  |
|                                 |                                | BOR detector enabled                                | 20   | -    | ∞        |      |  |
|                                 | V <sub>DD</sub> fall time rate | BOR detector disabled                               | 0    | -    | 1000     |      |  |
| <b>T</b> (1)                    | Deast to magination            | V <sub>DD</sub> rising, BOR enabled                 | -    | 2    | 3.3      |      |  |
| RSTTEMPO <sup>(1)</sup>         | Reset temporization            | V <sub>DD</sub> rising, BOR disabled <sup>(2)</sup> | 0.4  | 0.7  | 1.6      | ms   |  |
| M                               | Power-on/power down reset      | Falling edge                                        | 1    | 1.5  | 1.65     |      |  |
| V <sub>POR/PDR</sub>            | threshold                      | Rising edge                                         | 1.3  | 1.5  | 1.65     |      |  |
|                                 |                                | Falling edge                                        | 1.67 | 1.7  | 1.74     |      |  |
| V <sub>BOR0</sub>               | Brown-out reset threshold 0    | Rising edge                                         | 1.69 | 1.76 | 1.8      |      |  |
|                                 |                                | Falling edge                                        | 1.87 | 1.93 | 1.97     |      |  |
| V <sub>BOR1</sub>               | Brown-out reset threshold 1    | Rising edge                                         | 1.96 | 2.03 | 2.07     |      |  |
| V <sub>BOR2</sub>               |                                | Falling edge                                        | 2.22 | 2.30 | 2.35     |      |  |
|                                 | Brown-out reset threshold 2    | Rising edge                                         | 2.31 | 2.41 | 2.44     |      |  |
| V <sub>BOR3</sub>               |                                | Falling edge                                        | 2.45 | 2.55 | 2.6      |      |  |
|                                 | Brown-out reset threshold 3    | Rising edge                                         | 2.54 | 2.66 | 2.7      |      |  |
|                                 |                                | Falling edge                                        | 2.68 | 2.8  | 2.85     |      |  |
| V <sub>BOR4</sub>               | Brown-out reset threshold 4    | Rising edge                                         | 2.78 | 2.9  | 2.95     |      |  |
|                                 | Programmable voltage detector  | Falling edge                                        | 1.8  | 1.85 | 1.88     | V    |  |
| V <sub>PVD0</sub>               | threshold 0                    | Rising edge                                         | 1.88 | 1.94 | 1.99     |      |  |
| M                               | DVD three shales 4             | Falling edge                                        | 1.98 | 2.04 | 2.09     |      |  |
| V <sub>PVD1</sub>               | PVD threshold 1                | Rising edge                                         | 2.08 | 2.14 | 2.18     |      |  |
|                                 |                                | Falling edge                                        | 2.20 | 2.24 | 2.28     |      |  |
| V <sub>PVD2</sub>               | PVD threshold 2                | Rising edge                                         | 2.28 | 2.34 | 2.38     |      |  |
|                                 | DVD threehold 2                | Falling edge                                        | 2.39 | 2.44 | 2.48     | 1    |  |
| V <sub>PVD3</sub>               | PVD threshold 3                | Rising edge                                         | 2.47 | 2.54 | 2.58     |      |  |
|                                 |                                | Falling edge                                        | 2.57 | 2.64 | 2.69     |      |  |
| V <sub>PVD4</sub>               | PVD threshold 4                | Rising edge                                         | 2.68 | 2.74 | 2.79     |      |  |
|                                 |                                | Falling edge                                        | 2.77 | 2.83 | 2.88     |      |  |
| V <sub>PVD5</sub>               | PVD threshold 5                | Rising edge                                         | 2.87 | 2.94 | 2.99     |      |  |



#### 2. Oscillator bypassed (HSEBYP = 1 in RCC\_CR register).

| Symbol          | Parameter             | Conditions                                 |                                                    |                                            | Тур  | Max <sup>(1)</sup> | Unit           |
|-----------------|-----------------------|--------------------------------------------|----------------------------------------------------|--------------------------------------------|------|--------------------|----------------|
|                 |                       |                                            |                                                    | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 8.5  | 10                 |                |
|                 |                       |                                            | MSI clock = 65 kHz,                                | T <sub>A</sub> = 85 °C                     | 11.5 | 48                 |                |
|                 |                       |                                            | f <sub>HCLK</sub> = 32 kHz                         | T <sub>A</sub> = 105 °C                    | 15.5 | 53                 |                |
|                 |                       |                                            | T <sub>A</sub> = 125 °C                            | 27.5                                       | 130  |                    |                |
|                 |                       | All peripherals                            |                                                    | $T_A = -40 \text{ °C to } 25 \text{ °C}$   | 10   | 15                 |                |
|                 |                       | OFF, code<br>executed from                 | MSI clock= 65 kHz,                                 | T <sub>A</sub> = 85 °C                     | 15.5 | 50                 |                |
|                 |                       | RAM, Flash                                 | f <sub>HCLK</sub> = 65 kHz                         | T <sub>A</sub> = 105 °C                    | 19.5 | 54                 |                |
|                 |                       | switched off,<br>V <sub>DD</sub> from 1.65 |                                                    | T <sub>A</sub> = 125 °C                    | 31.5 | 130                |                |
|                 |                       | to 3.6 V                                   |                                                    | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 20   | 25                 |                |
|                 |                       |                                            |                                                    | T <sub>A</sub> = 55 °C                     | 23   | 50                 | -<br>-<br>- μΑ |
|                 |                       |                                            | MSI clock= 131 kHz,<br>f <sub>HCLK</sub> = 131 kHz | T <sub>A</sub> = 85 °C                     | 25.5 | 55                 |                |
|                 | Supply                |                                            |                                                    | T <sub>A</sub> = 105 °C                    | 29.5 | 64                 |                |
| I <sub>DD</sub> | current in            |                                            |                                                    | T <sub>A</sub> = 125 °C                    | 40   | 140                |                |
| (LP Run)        | Low-power<br>run mode | All peripherals<br>OFF, code               | MSI clock= 65 kHz,<br>f <sub>HCLK</sub> = 32 kHz   | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 22   | 28                 |                |
|                 | Turi mode             |                                            |                                                    | T <sub>A</sub> = 85 °C                     | 26   | 68                 |                |
|                 |                       |                                            |                                                    | T <sub>A</sub> = 105 °C                    | 31   | 75                 |                |
|                 |                       |                                            |                                                    | T <sub>A</sub> = 125 °C                    | 44   | 95                 | -              |
|                 |                       |                                            |                                                    | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 27.5 | 33                 |                |
|                 |                       |                                            | MSI clock = 65 kHz,                                | T <sub>A</sub> = 85 °C                     | 31.5 | 73                 |                |
|                 |                       | executed from<br>Flash, V <sub>DD</sub>    | f <sub>HCLK</sub> = 65 kHz                         | T <sub>A</sub> = 105 °C                    | 36.5 | 80                 |                |
|                 |                       | from 1.65 V to                             |                                                    | T <sub>A</sub> = 125 °C                    | 49   | 100                |                |
|                 |                       | 3.6 V                                      |                                                    | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 39   | 46                 |                |
|                 |                       |                                            | MSI clock =                                        | T <sub>A</sub> = 55 °C                     | 41   | 80                 | -              |
|                 |                       |                                            | 131 kHz,                                           | T <sub>A</sub> = 85 °C                     | 44   | 86                 |                |
|                 |                       |                                            | f <sub>HCLK</sub> = 131 kHz                        | T <sub>A</sub> = 105 °C                    | 49.5 | 100                |                |
|                 |                       |                                            |                                                    | T <sub>A</sub> = 125 °C                    | 60   | 120                |                |

#### Table 32. Current consumption in Low-power run mode

1. Guaranteed by characterization results at 125 °C, unless otherwise specified.



| ·           | Typical consumption, V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 25 °C |                                                       |                                                       |                               |                                |  |
|-------------|----------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------|--------------------------------|--|
| Peripheral  | Range 1,<br>V <sub>CORE</sub> =1.8 V<br>VOS[1:0] = 01                | Range 2,<br>V <sub>CORE</sub> =1.5 V<br>VOS[1:0] = 10 | Range 3,<br>V <sub>CORE</sub> =1.2 V<br>VOS[1:0] = 11 | Low-power<br>sleep and<br>run | Unit                           |  |
| All enabled | 283                                                                  | 225                                                   | 222.5                                                 | 212.5                         | µA/MHz<br>(f <sub>HCLK</sub> ) |  |
| PWR         | 2.5                                                                  | 2                                                     | 2                                                     | 1                             | µA/MHz<br>(f <sub>HCLK</sub> ) |  |

| Table 37. Perig | oheral current consum | ption in Run or Slee | p mode <sup>(1)</sup> (continued) |
|-----------------|-----------------------|----------------------|-----------------------------------|
|                 |                       |                      |                                   |

 Data based on differential I<sub>DD</sub> measurement between all peripherals OFF an one peripheral with clock enabled, in the following conditions: f<sub>HCLK</sub> = 32 MHz (range 1), f<sub>HCLK</sub> = 16 MHz (range 2), f<sub>HCLK</sub> = 4 MHz (range 3), f<sub>HCLK</sub> = 64kHz (Low-power run/sleep), f<sub>APB1</sub> = f<sub>HCLK</sub>, f<sub>APB2</sub> = f<sub>HCLK</sub>, default prescaler value for each peripheral. The CPU is in Sleep mode in both cases. No I/O pins toggling. Not tested in production.

2. HSI oscillator is OFF for this measure.

3. Current consumption is negligible and close to 0 µA.

| Symbol                     | Parinharal                   | Typical consum         | ption, T <sub>A</sub> = 25 °C | Unit   |
|----------------------------|------------------------------|------------------------|-------------------------------|--------|
| Symbol                     | Peripheral -                 | V <sub>DD</sub> =1.8 V | V <sub>DD</sub> =3.0 V        | – Unit |
| I <sub>DD(PVD / BOR)</sub> | -                            | 0.7                    | 1.2                           |        |
| I <sub>REFINT</sub>        | -                            | -                      | 1.4                           |        |
| -                          | LSE Low drive <sup>(2)</sup> | 0,1                    | 0,1                           |        |
| -                          | LPTIM1, Input 100 Hz         | 0,01                   | 0,01                          | μΑ     |
| -                          | LPTIM1, Input 1 MHz          | 6                      | 6                             |        |
| -                          | LPUART1                      | 0,2                    | 0,2                           |        |
| -                          | RTC                          | 0,3                    | 0,48                          |        |

## Table 38. Peripheral current consumption in Stop and Standby mode<sup>(1)</sup>

1. LPTIM peripheral cannot operate in Standby mode.

2. LSE Low drive consumption is the difference between an external clock on OSC32\_IN and a quartz between OSC32\_IN and OSC32\_OUT.-



#### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 1 to 25 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 42*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

|                      | Table 42. THE OScillator characteristics  |                               |     |     |     |          |  |  |  |
|----------------------|-------------------------------------------|-------------------------------|-----|-----|-----|----------|--|--|--|
| Symbol               | Parameter                                 | Conditions                    | Min | Тур | Мах | Unit     |  |  |  |
| f <sub>OSC_IN</sub>  | Oscillator frequency                      | -                             | 1   |     | 25  | MHz      |  |  |  |
| R <sub>F</sub>       | Feedback resistor                         | -                             | -   | 200 | -   | kΩ       |  |  |  |
| G <sub>m</sub>       | Maximum critical crystal transconductance | Startup                       | -   | -   | 700 | μΑ<br>/V |  |  |  |
| t <sub>SU(HSE)</sub> | Startup time                              | $V_{\text{DD}}$ is stabilized | -   | 2   | -   | ms       |  |  |  |

Table 42. HSE oscillator characteristics<sup>(1)</sup>

1. Guaranteed by design.

 Guaranteed by characterization results. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 21*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ . Refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website *www.st.com*.









Figure 24. V<sub>IH</sub>/V<sub>IL</sub> versus VDD (CMOS I/Os)





## **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 15$  mA with the non-standard V<sub>OL</sub>/V<sub>OH</sub> specifications given in *Table 57*.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD(Σ)</sub> (see *Table 21*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS(Σ)</sub> (see *Table 21*).





#### Figure 26. I/O AC characteristics definition

#### **NRST** pin characteristics 6.3.14

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub>, except when it is internally driven low (see Table 59).

Unless otherwise specified, the parameters given in Table 59 are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 23.

| Symbol                                | Parameter                                          | Conditions                                                                                       | Min      | Тур                               | Max      | Unit |
|---------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------|----------|-----------------------------------|----------|------|
| V <sub>IL(NRST)</sub> <sup>(1)</sup>  | NRST input low level voltage                       | -                                                                                                | $V_{SS}$ | -                                 | 0.8      |      |
| V <sub>IH(NRST)</sub> <sup>(1)</sup>  | NRST input high level voltage                      | -                                                                                                | 1.4      | -                                 | $V_{DD}$ |      |
| V <sub>OL(NRST)</sub> <sup>(1)</sup>  | NRST output low level                              | NRST output low level $I_{OL} = 2 \text{ mA}$<br>$2.7 \text{ V} < \text{V}_{DD} < 3.6 \text{ V}$ |          | -                                 | 0.4      | V    |
| ♥OL(NRST)`´                           | voltage                                            | I <sub>OL</sub> = 1.5 mA<br>1.65 V < V <sub>DD</sub> < 2.7 V                                     | -        | -                                 | 0.4      |      |
| V <sub>hys(NRST)</sub> <sup>(1)</sup> | NRST Schmitt trigger voltage<br>hysteresis         | -                                                                                                | -        | 10%V <sub>DD</sub> <sup>(2)</sup> | -        | mV   |
| R <sub>PU</sub>                       | Weak pull-up equivalent<br>resistor <sup>(3)</sup> | $V_{IN} = V_{SS}$                                                                                | 30       | 45                                | 60       | kΩ   |
| V <sub>F(NRST)</sub> <sup>(1)</sup>   | NRST input filtered pulse                          | -                                                                                                | -        | -                                 | 50       | ns   |
| V <sub>NF(NRST)</sub> <sup>(1)</sup>  | NRST input not filtered pulse                      | -                                                                                                | 350      | _                                 | -        | ns   |

| Table | 59.         | NRST | nin | characteristics |
|-------|-------------|------|-----|-----------------|
| Table | <b>UU</b> . |      |     | characteristics |

1. Guaranteed by design.

2. 200 mV minimum value

The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is around 10%. 3.



The analog spike filter is compliant with  $I^2C$  timings requirements only for the following voltage ranges:

- Fast mode Plus: 2.7 V ≤V<sub>DD</sub> ≤3.6 V and voltage scaling Range 1
- Fast mode:
  - 2 V  $\leq$ V<sub>DD</sub>  $\leq$ 3.6 V and voltage scaling Range 1 or Range 2.
  - V<sub>DD</sub> < 2 V, voltage scaling Range 1 or Range 2, C<sub>load</sub> < 200 pF.

In other ranges, the analog filter should be disabled. The digital filter can be used instead.

Note: In Standard mode, no spike filter is required.

| Table 6 | 8. I2C | analog | filter | characteristics <sup>(1)</sup> |
|---------|--------|--------|--------|--------------------------------|
|---------|--------|--------|--------|--------------------------------|

| Symbol          | Parameter                                                                 | Conditions | Min               | Мах                | Unit |
|-----------------|---------------------------------------------------------------------------|------------|-------------------|--------------------|------|
|                 |                                                                           | Range 1    |                   | 260 <sup>(3)</sup> |      |
| t <sub>AF</sub> | Maximum pulse width of spikes that<br>are suppressed by the analog filter | Range 2    | 50 <sup>(2)</sup> | -                  | ns   |
|                 |                                                                           | Range 3    |                   | -                  |      |

- 1. Guaranteed by characterization results.
- 2. Spikes with widths below  $t_{\mbox{AF}(\mbox{min})}$  are filtered.
- 3. Spikes with widths above  $t_{AF(max)}$  are not filtered

## **USART/LPUART** characteristics

The parameters given in the following table are guaranteed by design.

| Symbol               | Parameter                                                                                                                                                      | Conditions                                                    | Тур | Max   | Unit |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|-------|------|
|                      |                                                                                                                                                                | Stop mode with main regulator in Run mode, Range 2 or 3       | -   | 8.7   |      |
| <sup>t</sup> wuusart | Wakeup time needed to<br>calculate the maximum<br>USART/LPUART baudrate<br>allowing to wake up from<br>Stop mode when the<br>USART/LPUART is clocked<br>by HSI | Stop mode with main regulator in Run mode, Range 1            | -   | - 8.1 |      |
| Weeerati             |                                                                                                                                                                | Stop mode with main regulator in low-power mode, Range 2 or 3 | -   | 12    |      |
|                      |                                                                                                                                                                | Stop mode with main regulator in low-power mode, Range 1      | -   | 11.4  |      |

#### Table 69. USART/LPUART characteristics



## **SPI characteristics**

Unless otherwise specified, the parameters given in the following tables are derived from tests performed under ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 23*.

Refer to Section 6.3.12: I/O current injection characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO).

| Symbol                                       | Parameter Conditions Min             |                                                             | Тур     | Max   | Unit              |     |
|----------------------------------------------|--------------------------------------|-------------------------------------------------------------|---------|-------|-------------------|-----|
|                                              |                                      | Master mode                                                 |         |       | 16                |     |
|                                              |                                      | Slave mode<br>receiver                                      | -       | -     | 16                |     |
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub>    | SPI clock frequency                  | Slave mode<br>Transmitter<br>1.71 <v<sub>DD&lt;3.6V</v<sub> |         |       | 12 <sup>(2)</sup> | MHz |
|                                              |                                      | Slave mode<br>Transmitter<br>2.7 <v<sub>DD&lt;3.6V</v<sub>  | -       | -     | 16 <sup>(2)</sup> |     |
| Duty <sub>(SCK)</sub>                        | Duty cycle of SPI clock<br>frequency | Slave mode                                                  | 30      | 50    | 70                | %   |
| t <sub>su(NSS)</sub>                         | NSS setup time                       | Slave mode, SPI<br>presc = 2                                | 4*Tpclk | -     | -                 |     |
| t <sub>h(NSS)</sub>                          | NSS hold time                        | Slave mode, SPI<br>presc = 2                                | 2*Tpclk | -     | -                 |     |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time                | Master mode                                                 | Tpclk-2 | Tpclk | Tpclk+<br>2       |     |
| t <sub>su(MI)</sub>                          | Data input actur time                | Master mode                                                 | 0       | -     | -                 |     |
| t <sub>su(SI)</sub>                          | Data input setup time                | Slave mode                                                  | 3       | -     | -                 |     |
| t <sub>h(MI)</sub>                           | Data input hold time                 | Master mode                                                 | 7       | -     | -                 |     |
| t <sub>h(SI)</sub>                           |                                      | Slave mode                                                  | 3.5     | -     | -                 | ns  |
| t <sub>a(SO</sub>                            | Data output access time              | Slave mode                                                  | 15      | -     | 36                |     |
| t <sub>dis(SO)</sub>                         | Data output disable time             | Slave mode                                                  | 10      | -     | 30                |     |
| +                                            |                                      | Slave mode<br>1.65 V <v<sub>DD&lt;3.6 V</v<sub>             | -       | 18    | 41                |     |
| t <sub>v(SO)</sub>                           | Data output valid time               | Slave mode<br>2.7 V <v<sub>DD&lt;3.6 V</v<sub>              | -       | 18    | 25                |     |
| t <sub>v(MO)</sub>                           | ]                                    | Master mode                                                 | -       | 4     | 7                 |     |
| t <sub>h(SO)</sub>                           | Data output hold time                | Slave mode                                                  | 10      | -     | -                 |     |
| t <sub>h(MO)</sub>                           |                                      | Master mode                                                 | 0       | -     | -                 |     |

| Table 70. SPI characteristics | s in voltage Range 1 <sup>(1)</sup> |
|-------------------------------|-------------------------------------|
|-------------------------------|-------------------------------------|

1. Guaranteed by characterization results.

2. The maximum SPI clock frequency in slave transmitter mode is determined by the sum of  $t_{v(SO)}$  and  $t_{su(MI)}$  which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having  $t_{su(MI)} = 0$  while Duty<sub>(SCK)</sub> = 50%.



| Symbol                                       | Parameter                            | Conditions                                               | Min     | Тур   | Max              | Unit |
|----------------------------------------------|--------------------------------------|----------------------------------------------------------|---------|-------|------------------|------|
|                                              |                                      | Master mode                                              |         |       | 8                |      |
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub>    | SPI clock frequency                  | Slave mode Transmitter<br>1.65 <v<sub>DD&lt;3.6V</v<sub> | -       | -     | 8                | MHz  |
| -C(SCR)                                      |                                      | Slave mode Transmitter<br>2.7 <v<sub>DD&lt;3.6V</v<sub>  |         |       | 8 <sup>(2)</sup> |      |
| Duty <sub>(SCK)</sub>                        | Duty cycle of SPI clock<br>frequency | Slave mode                                               | 30      | 50    | 70               | %    |
| t <sub>su(NSS)</sub>                         | NSS setup time                       | Slave mode, SPI presc = 2                                | 4*Tpclk | -     | -                |      |
| t <sub>h(NSS)</sub>                          | NSS hold time                        | Slave mode, SPI presc = 2                                | 2*Tpclk | -     | -                |      |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time                | Master mode                                              | Tpclk-2 | Tpclk | Tpclk+2          |      |
| t <sub>su(MI)</sub>                          | Data input actur time                | Master mode                                              | 0       | -     | -                |      |
| t <sub>su(SI)</sub>                          | Data input setup time                | Slave mode                                               | 3       | -     | -                |      |
| t <sub>h(MI)</sub>                           | Data input hold time                 | Master mode                                              | 11      | -     | -                |      |
| t <sub>h(SI)</sub>                           | Data input hold time                 | Slave mode                                               | 4.5     | -     | -                | ns   |
| t <sub>a(SO</sub>                            | Data output access time              | Slave mode                                               | 18      | -     | 52               |      |
| t <sub>dis(SO)</sub>                         | Data output disable time             | Slave mode                                               | 12      | -     | 42               |      |
| t <sub>v(SO)</sub>                           | Data output valid time               | Slave mode                                               | -       | 20    | 56.5             |      |
| t <sub>v(MO)</sub>                           |                                      | Master mode                                              | -       | 5     | 9                |      |
| t <sub>h(SO)</sub>                           | Data output hold time                | Slave mode                                               | 13      | -     | -                |      |
| t <sub>h(MO)</sub>                           |                                      | Master mode                                              | 3       | -     | -                |      |

1. Guaranteed by characterization results.

2. The maximum SPI clock frequency in slave transmitter mode is determined by the sum of  $t_{v(SO)}$  and  $t_{su(MI)}$  which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having  $t_{su(MI)} = 0$  while Duty<sub>(SCK)</sub> = 50%.





Figure 34. SPI timing diagram - master mode<sup>(1)</sup>

1. Measurement points are done at CMOS levels:  $0.3V_{\text{DD}}$  and  $0.7V_{\text{DD}}$ 



# 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status *are available at www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

# 7.1 LQFP64 package information



Figure 37. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline

1. Drawing is not to scale.



# Table 75. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ballgrid array package mechanical data (continued)

| Symbol | millimeters |     |       |     | inches <sup>(1)</sup> |        |
|--------|-------------|-----|-------|-----|-----------------------|--------|
| Symbol | Min         | Тур | Max   | Min | Тур                   | Мах    |
| ddd    | -           | -   | 0.080 | -   | -                     | 0.0031 |
| eee    | -           | -   | 0.150 | -   | -                     | 0.0059 |
| fff    | -           | -   | 0.050 | -   | -                     | 0.0020 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

# Figure 41. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball ,grid array recommended footprint



#### Table 76. TFBGA64 recommended PCB design rules (0.5 mm pitch BGA)

| Dimension    | Recommended values                                              |
|--------------|-----------------------------------------------------------------|
| Pitch        | 0.5                                                             |
| Dpad         | 0.27 mm                                                         |
| Dsm          | 0.35 mm typ. (depends on the soldermask registration tolerance) |
| Solder paste | 0.27 mm aperture diameter.                                      |

Note:Non solder mask defined (NSMD) pads are recommended.4 to 6 mils solder paste screen printing process.



#### **Device marking for UFQFPN32**

The following figure gives an example of topside marking versus pin 1 position identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.





Figure 57. Thermal resistance

# 7.8.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org.



# 8 Part numbering

| Table 85. STM32L051x6/8 or                                  | dering infor | mation | sche | eme |   |   |   |    |
|-------------------------------------------------------------|--------------|--------|------|-----|---|---|---|----|
| Example:                                                    | STM32 L      | 051    | R    | 8   | Т | 6 | D | TR |
| Device family                                               |              |        |      |     |   |   |   |    |
| STM32 = ARM-based 32-bit microcontroller                    |              |        |      |     |   |   |   |    |
| Product type                                                |              |        |      |     |   |   |   |    |
| L = Low power                                               |              |        |      |     |   |   |   |    |
| Device subfamily                                            |              |        |      |     |   |   |   |    |
| 051 = Access line                                           |              |        |      |     |   |   |   |    |
| Pin count                                                   |              |        |      |     |   |   |   |    |
| K = 32 pins                                                 |              |        |      |     |   |   |   |    |
| T = 36 pins                                                 |              |        |      |     |   |   |   |    |
| C = 48/49 pins                                              |              |        |      |     |   |   |   |    |
| R = 64 pins                                                 |              |        |      |     |   |   |   |    |
| Flash memory size                                           |              |        |      |     |   |   |   |    |
| 6 = 32 Kbytes                                               |              |        |      |     |   |   |   |    |
| 8 = 64 Kbytes                                               |              |        |      |     |   |   |   |    |
| Package                                                     |              |        |      |     |   |   |   |    |
| T = LQFP                                                    |              |        |      |     |   |   |   |    |
| H = TFBGA                                                   |              |        |      |     |   |   |   |    |
| U = UFQFPN                                                  |              |        |      |     |   |   |   |    |
| Y = Standard WLCSP pins                                     |              |        |      |     |   |   |   |    |
| F = Thin WLCSP pins                                         |              |        |      |     |   |   |   |    |
| Temperature range                                           |              |        |      |     |   |   |   |    |
| 6 = Industrial temperature range, -40 to 85 °C              |              |        |      |     |   |   |   |    |
| 7 = Industrial temperature range, -40 to 105 °C             |              |        |      |     |   |   |   |    |
| 3 = Industrial temperature range, $-40$ to 125 °C           |              |        |      |     |   |   |   |    |
| Options                                                     |              |        |      |     |   |   |   |    |
| No character = $V_{DD}$ range: 1.8 to 3.6 V and BOR enabled |              |        |      |     |   |   |   |    |
| D = $V_{DD}$ range: 1.65 to 3.6 V and BOR disabled          |              |        |      |     |   |   |   |    |
| Packing                                                     |              |        |      |     |   |   |   |    |

TR = tape and reel No character = tray or tube

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.

DocID025938 Rev 7



# 9 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13-Feb-2014 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 29-Apr-2014 | 2        | <ul> <li>Added WLCSP36 package. Updated Table 2: Ultra-low-power<br/>STM32L051x6/x8 device features and peripheral counts</li> <li>Updated Table 5: Functionalities depending on the working mode (from<br/><i>Run/active down to standby</i>). Added Section 3.2: Interconnect matrix.</li> <li>Updated Tigure 4: STM32L051x6/8 TFBGA64 ballout - 5x 5 mm</li> <li>Replaced TTa I/O structure by TC, updated PA0/4/5, PC5/14, BOOT0<br/>and NRST I/O structure in Table 15: STM32L051x6/8 pin definitions.</li> <li>Updated Table 23: General operating conditions, Table 20: Voltage<br/>characteristics and Table 26: Embedded internal reference voltage.</li> <li>Updated Table 27: Current consumption in Run mode, code with data<br/>processing running from Flash, Table 29: Current consumption in Run<br/>mode, code with data processing running from RAM, Table 31: Current<br/>consumption in Sleep mode, Table 32: Current consumption in Low-<br/>power run mode, Table 33: Current consumption in Low-power sleep<br/>mode, Table 34: Typical and maximum current consumptions in Stop<br/>mode and Table 35: Typical and maximum current consumptions in<br/>Standby mode. Added Figure 14: IDD vs VDD, at TA= 25/55/85/105 °C,<br/>Run mode, code running from Flash memory, Range 2, HSE, 1WS,<br/>Figure 15: IDD vs VDD, at TA= 25/55/85/105 °C, Run mode, code<br/>running from Flash memory, Range 2, HSI16, 1WS, Figure 16: IDD vs<br/>VDD, at TA= 25/55/85/105/125 °C, Cow-power run mode, code running<br/>from RAM, Range 3, MSI (Range 0) at 64 KHz, 0 WS, Figure 17: IDD<br/>vs VDD, at TA= 25/55/85/105/125 °C, Stop mode with RTC enabled<br/>and running on LSE Low drive and Figure 18: IDD vs VDD, at TA=<br/>25/55/85/105/125 °C, Stop mode with RTC disabled, all clocks OFF.</li> <li>Updated Table 53: ESD absolute maximum ratings, Table 55: I/O<br/>current injection susceptibility and Table 56: I/O static characteristics,<br/>and added Figure 24: VIH/VIL versus VDD (CMOS I/Os) and Figure 25:<br/>VIH/VIL versus VDD (TTL I/Os). Updated Table 57: Output voltage<br/>characteristics definition.</li> <li>Updated Table 60: ADC characteristi</li></ul> |

## Table 86. Document revision history

