Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 27 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | Data Converters | A/D 10x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-LQFP | | Supplier Device Package | 32-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l051k8t6 | | | | | | Therma | al characteristics | | |-----|-----------|------------------------------------|-----| | | Therma | al characteristics | 122 | | 7.8 | | | 400 | | 7.7 | UFQFF | PN32 package information | | | 7.6 | LQFP3 | 2 package information | | | 7.5 | Thin W | LCSP36 package information | | | 7.4 | Standa | rd WLCSP36 package information | | | 7.3 | LQFP4 | 8 package information | 108 | | 7.2 | TFBGA | A64 package information | 105 | | 7.1 | LQFP6 | 34 package information | 101 | | Pac | kage info | ormation | 101 | | | 6.3.19 | Communications interfaces | 92 | | | 6.3.18 | Timer characteristics | 92 | | | 6.3.17 | Comparators | 91 | | | 6.3.16 | Temperature sensor characteristics | 90 | | | 6.3.15 | 12-bit ADC characteristics | 85 | | | | | | # List of tables | Table 1. | Device summary | . 1 | |-----------|-------------------------------------------------------------------------------|-----| | Table 2. | Ultra-low-power STM32L051x6/x8 device features and peripheral counts | | | Table 3. | Functionalities depending on the operating power supply range | | | Table 5. | Functionalities depending on the working mode | | | | (from Run/active down to standby) | 16 | | Table 4. | CPU frequency range depending on dynamic voltage scaling | | | Table 6. | STM32L0xx peripherals interconnect matrix | | | Table 7. | Temperature sensor calibration values | | | Table 8. | Internal voltage reference measured values | | | Table 9. | Timer feature comparison | | | Table 10. | Comparison of I2C analog and digital filters | | | Table 11. | STM32L051x6/8 I <sup>2</sup> C implementation | | | Table 12. | USART implementation | | | Table 13. | SPI/I2S implementation | | | Table 14. | Legend/abbreviations used in the pinout table | | | Table 15. | STM32L051x6/8 pin definitions | | | Table 16. | Alternate function port A | | | Table 17. | Alternate function port B | | | Table 18. | Alternate function port C | | | Table 19. | Alternate function port D | | | Table 20. | Voltage characteristics | | | Table 21. | Current characteristics | | | Table 22. | Thermal characteristics | | | Table 23. | General operating conditions | | | Table 24. | Embedded reset and power control block characteristics | | | Table 25. | Embedded internal reference voltage calibration values | | | Table 26. | Embedded internal reference voltage | | | Table 27. | Current consumption in Run mode, code with data processing running from Flash | | | Table 28. | Current consumption in Run mode vs code type, | | | | code with data processing running from Flash | 56 | | Table 29. | Current consumption in Run mode, code with data processing running from RAM | | | Table 30. | Current consumption in Run mode vs code type, | | | | code with data processing running from RAM | 58 | | Table 31. | Current consumption in Sleep mode | | | Table 32. | Current consumption in Low-power run mode | | | Table 33. | Current consumption in Low-power sleep mode | | | Table 34. | Typical and maximum current consumptions in Stop mode | | | Table 35. | Typical and maximum current consumptions in Standby mode | | | Table 36. | Average current consumption during Wakeup | | | Table 37. | Peripheral current consumption in Run or Sleep mode | 64 | | Table 38. | Peripheral current consumption in Stop and Standby mode | | | Table 39. | Low-power mode wakeup timings | | | Table 40. | High-speed external user clock characteristics | 67 | | Table 41. | Low-speed external user clock characteristics | | | Table 42. | HSE oscillator characteristics | | | Table 43. | LSE oscillator characteristics | | | Table 44. | 16 MHz HSI16 oscillator characteristics | | | Table 45. | LSI oscillator characteristics | | | Table 46. | MSI oscillator characteristics | 72 | |-----------|-------------------------------------------------------------------------|-------| | Table 47. | PLL characteristics | 74 | | Table 48. | RAM and hardware registers | 74 | | Table 49. | Flash memory and data EEPROM characteristics | 74 | | Table 50. | Flash memory and data EEPROM endurance and retention | 75 | | Table 51. | EMS characteristics | 76 | | Table 52. | EMI characteristics | 77 | | Table 53. | ESD absolute maximum ratings | 78 | | Table 54. | Electrical sensitivities | 78 | | Table 55. | I/O current injection susceptibility | 79 | | Table 56. | I/O static characteristics | 80 | | Table 57. | Output voltage characteristics | 82 | | Table 58. | I/O AC characteristics | 83 | | Table 59. | NRST pin characteristics | 84 | | Table 60. | ADC characteristics | 85 | | Table 61. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 16 MHz | 87 | | Table 62. | ADC accuracy | 87 | | Table 63. | Temperature sensor calibration values | 90 | | Table 64. | Temperature sensor characteristics | 90 | | Table 65. | Comparator 1 characteristics | 91 | | Table 66. | Comparator 2 characteristics | 91 | | Table 67. | TIMx characteristics | 92 | | Table 68. | I2C analog filter characteristics | 93 | | Table 69. | USART/LPUART characteristics | 93 | | Table 70. | SPI characteristics in voltage Range 1 | 94 | | Table 71. | SPI characteristics in voltage Range 2 | 95 | | Table 72. | SPI characteristics in voltage Range 3 | 96 | | Table 73. | I2S characteristics | 99 | | Table 74. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat | | | | package mechanical data | . 102 | | Table 75. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball | | | | grid array package mechanical data | . 105 | | Table 76. | TFBGA64 recommended PCB design rules (0.5 mm pitch BGA) | | | Table 77. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data | . 109 | | Table 78. | Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale | | | | mechanical data | | | Table 79. | Standard WLCSP36 recommended PCB design rules | . 112 | | Table 80. | Thin WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale | | | | package mechanical data | | | Table 81. | WLCSP36 recommended PCB design rules | | | Table 82. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package mechanical data | . 117 | | Table 83. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat | | | | package mechanical data | | | Table 84. | Thermal characteristics | | | Table 85. | STM32L051x6/8 ordering information scheme | | | Table 86. | Document revision history | . 125 | Figure 1. STM32L051x6/8 block diagram | (non Kunactive down to standay) (continued). | | | | | | | | | | |----------------------------------------------|-----------------|------------------------------------------------|-----------------|----------------|-------------------------------------------|--------------------------------------|--------------------------------------------|----------------------------------------|--| | | | Run/Active Sleep power power | | Low- | Stop | | Standby | | | | IPs | Run/Active | | | power<br>sleep | | Wakeup<br>capability | | Wakeup<br>capability | | | | | Down to<br>37 µA/MHz<br>(from Flash<br>memory) | Down to<br>8 μA | | 0.4 μA (No<br>RTC) V <sub>DD</sub> =1.8 V | | 0.28 μA (No<br>RTC) V <sub>DD</sub> =1.8 V | | | | Consumption V <sub>DD</sub> =1.8 to 3.6 V | ' 1/1/11/1/14/7 | | | Down to | | B μA (with<br>V <sub>DD</sub> =1.8 V | | 5 μA (with<br>) V <sub>DD</sub> =1.8 V | | | (Typ) | | | | 4.5 µA | | 4 μA (No<br>) V <sub>DD</sub> =3.0 V | | 29 μΑ (No<br>) V <sub>DD</sub> =3.0 V | | | | | | | | - | (with RTC)<br><sub>OD</sub> =3.0 V | | 5 μA (with<br>) V <sub>DD</sub> =3.0 V | | Table 5. Functionalities depending on the working mode (from Run/active down to standby) (continued)(1) - 2. Some peripherals with wakeup from Stop capability can request HSI to be enabled. In this case, HSI is woken up by the peripheral, and only feeds the peripheral which requested it. HSI is automatically put off when the peripheral does not need it anymore. - 3. UART and LPUART reception is functional in Stop mode. It generates a wakeup interrupt on Start. To generate a wakeup on address match or received frame event, the LPUART can run on LSE clock while the UART has to wake up or keep running the HSI clock. - 4. I2C address detection is functional in Stop mode. It generates a wakeup interrupt in case of address match. It will wake up the HSI during reception. #### 3.2 Interconnect matrix Several peripherals are directly interconnected. This allows autonomous communication between peripherals, thus saving CPU resources and power consumption. In addition, these hardware connections allow fast and predictable latency. Depending on peripherals, these interconnections can operate in Run, Sleep, Low-power run, Low-power sleep and Stop modes. | Interconnect source | Interconnect<br>destination | Interconnect action | Run | Sleep | Low-<br>power<br>run | Low-<br>power<br>sleep | Stop | |---------------------|-----------------------------|-------------------------------------------------------------------|-----|-------|----------------------|------------------------|------| | COMPx | TIM2,TIM21,<br>TIM22 | Timer input channel,<br>trigger from analog<br>signals comparison | Y | Y | Υ | Y | - | | OOIVII X | LPTIM | Timer input channel,<br>trigger from analog<br>signals comparison | Y | Y | Y | Y | Y | | TIMx | TIMx | Timer triggered by other | Υ | Υ | Υ | Υ | - | Table 6. STM32L0xx peripherals interconnect matrix DocID025938 Rev 7 18/131 timer Legend: <sup>&</sup>quot;Y" = Yes (enable). "O" = Optional can be enabled/disabled by software) "-" = Not available internal reference voltage ( $V_{REFINT}$ ) in Stop mode. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ or $V_{BOR}$ , without the need for any external reset circuit. Note: The start-up time at power-on is typically 3.3 ms when BOR is active at power-up, the start-up time at power-on can be decreased down to 1 ms typically for devices with BOR inactive at power-up. The devices feature an embedded programmable voltage detector (PVD) that monitors the $V_{DD/VDDA}$ power supply and compares it to the $V_{PVD}$ threshold. This PVD offers 7 different levels between 1.85 V and 3.05 V, chosen by software, with a step around 200 mV. An interrupt can be generated when $V_{DD/VDDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD/VDDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.4.3 Voltage regulator The regulator has three operation modes: main (MR), low power (LPR) and power down. - MR is used in Run mode (nominal regulation) - LPR is used in the Low-power run, Low-power sleep and Stop modes - Power down is used in Standby mode. The regulator output is high impedance, the kernel circuitry is powered down, inducing zero consumption but the contents of the registers and RAM are lost except for the standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE crystal 32 KHz oscillator, RCC\_CSR). ## 3.5 Clock management The clock controller distributes the clocks coming from different oscillators to the core and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness. It features: #### Clock prescaler To get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler. #### Safe clock switching Clock sources can be changed safely on the fly in Run mode through a configuration register. #### Clock management To reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. #### System clock source Three different clock sources can be used to drive the master clock SYSCLK: - 1-25 MHz high-speed external crystal (HSE), that can supply a PLL - 16 MHz high-speed internal RC oscillator (HSI), trimmable by software, that can supply a PLLMultispeed internal RC oscillator (MSI), trimmable by software, able to generate 7 frequencies (65 kHz, 131 kHz, 262 kHz, 524 kHz, 1.05 MHz, 2.1 MHz, 4.2 MHz). When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be trimmed by software down to a ±0.5% accuracy. ### Auxiliary clock source Two ultra-low-power clock sources that can be used to drive the real-time clock: To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. | Calibration value name | Description | Memory address | | | |------------------------|--------------------------------------------------------------------------|---------------------------|--|--| | TSENSE_CAL1 | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3 V | 0x1FF8 007A - 0x1FF8 007B | | | | TSENSE_CAL2 | TS ADC raw data acquired at temperature of 130 °C V <sub>DDA</sub> = 3 V | 0x1FF8 007E - 0x1FF8 007F | | | Table 7. Temperature sensor calibration values ### 3.12.1 Internal voltage reference (V<sub>REFINT</sub>) The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and Comparators. $V_{REFINT}$ is internally connected to the ADC\_IN17 input channel. It enables accurate monitoring of the $V_{DD}$ value (when no external voltage, $V_{REF+}$ , is available for ADC). The precise voltage of $V_{REFINT}$ is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 8. Internal voltage reference measured values | Calibration value name | Description | Memory address | |------------------------|------------------------------------------------------------------------|---------------------------| | VREFINT_CAL | Raw data acquired at<br>temperature of 25 °C<br>V <sub>DDA</sub> = 3 V | 0x1FF8 0078 - 0x1FF8 0079 | ## 3.13 Ultra-low-power comparators and reference voltage The STM32L051x6/8 embed two comparators sharing the same current bias and reference voltage. The reference voltage can be internal or external (coming from an I/O). - One comparator with ultra low consumption - One comparator with rail-to-rail inputs, fast or slow mode. - The threshold can be one of the following: - External I/O pins - Internal reference voltage (V<sub>REFINT</sub>) - submultiple of Internal reference voltage(1/4, 1/2, 3/4) for the rail to rail comparator. Both comparators can wake up the devices from Stop mode, and be combined into a window comparator. The internal reference voltage is available externally via a low-power / low-current output buffer (driving current capability of 1 µA typical). ## 3.14 System configuration controller The system configuration controller provides the capability to remap some alternate functions on different I/O ports. The highly flexible routing interface allows the application firmware to control the routing of different I/Os to the TIM2, TIM21, TIM22 and LPTIM timer input captures. It also controls the routing of internal analog signals to ADC, COMP1 and COMP2 and the internal reference voltage V<sub>REFINT</sub>. ## 3.15 Timers and watchdogs The ultra-low-power STM32L051x6/8 devices include three general-purpose timers, one low-power timer (LPTIM), one basic timer, two watchdog timers and the SysTick timer. Table 9 compares the features of the general-purpose and basic timers. | Timer | Counter resolution | Counter type | r type Prescaler factor DMA request generation | | Capture/compare channels | Complementary outputs | |-----------------|--------------------|----------------------|------------------------------------------------|-----|--------------------------|-----------------------| | TIM2 | 16-bit | Up, down,<br>up/down | Any integer between 1 and 65536 | Yes | 4 | No | | TIM21,<br>TIM22 | 16-bit | Up, down,<br>up/down | Any integer between 1 and 65536 | No | 2 | No | | TIM6 | 16-bit | Up | Any integer between 1 and 65536 | Yes | 0 | No | Table 9. Timer feature comparison ## 3.15.1 General-purpose timers (TIM2, TIM21 and TIM22) There are three synchronizable general-purpose timers embedded in the STM32L051x6/8 devices (see *Table 9* for differences). #### TIM<sub>2</sub> TIM2 is based on 16-bit auto-reload up/down counter. It includes a 16-bit prescaler. It features four independent channels each for input capture/output compare, PWM or one-pulse mode output. The TIM2 general-purpose timers can work together or with the TIM21 and TIM22 general-purpose timers via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. TIM2 has independent DMA request generation. This timer is capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. #### TIM21 and TIM22 TIM21 and TIM22 are based on a 16-bit auto-reload up/down counter. They include a 16-bit prescaler. They have two independent channels for input capture/output compare, PWM or Table 18. Alternate function port C | 45/ | | | Table 18. Alternate | function port C | | |-------------------|--------|------|---------------------------------|-----------------|----------------------------| | 45/131 | | | AF0 | AF1 | AF2 | | | P | ort | LPUART1/LPTIM/TIM21/12/EVENTOUT | - | SPI2/I2S2/LPUART1/EVENTOUT | | | | PC0 | LPTIM1_IN1 | - | EVENTOUT | | | | PC1 | LPTIM1_OUT | - | EVENTOUT | | | | PC2 | LPTIM1_IN2 | - | SPI2_MISO/I2S2_MCK | | | | PC3 | LPTIM1_ETR | - | SPI2_MOSI/I2S2_SD | | | | PC4 | EVENTOUT | - | LPUART1_TX | | | Port C | PC5 | | - | LPUART1_RX | | | | PC6 | TIM22_CH1 | - | - | | | | PC7 | TIM22_CH2 | - | - | | Doc | | PC8 | TIM22_ETR | - | - | | DocID025938 Rev 7 | | PC9 | TIM21_ETR | - | - | | 2593 | | PC10 | LPUART1_TX | - | - | | 8 Re | | PC11 | LPUART1_RX | - | - | | 9v 7 | | PC12 | - | - | - | | | | PC13 | - | - | - | | | | PC14 | - | - | - | | | | PC15 | - | - | - | ### Table 19. Alternate function port D | | Port | | AF0 | AF1 | |---|--------|-----|----------------|-----| | | | | LPUART1 | - | | Ī | Port D | PD2 | LPUART1_RTS_DE | - | #### Low-speed external clock generated from a crystal/ceramic resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 43*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions <sup>(2)</sup> | Min <sup>(2)</sup> | Тур | Max | Unit | | |-------------------------------------|-------------------------------------------|-------------------------------------------------|--------------------|--------|------|--------|--| | f <sub>LSE</sub> | LSE oscillator frequency | | - | 32.768 | - | kHz | | | | | LSEDRV[1:0]=00 lower driving capability | - | - | 0.5 | | | | G | Maximum critical crystal transconductance | LSEDRV[1:0]= 01 medium low driving capability | - | - | 0.75 | µA/V | | | G <sub>m</sub> | | LSEDRV[1:0] = 10 medium high driving capability | - | - | 1.7 | - μΑνν | | | | | LSEDRV[1:0]=11 higher driving capability | - | - | 2.7 | | | | t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time | V <sub>DD</sub> is stabilized | - | 2 | ı | s | | Table 43. LSE oscillator characteristics<sup>(1)</sup> Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 22. Typical application with a 32.768 kHz crystal Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one. <sup>1.</sup> Guaranteed by design. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". Guaranteed by characterization results. t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. To increase speed, address a lower-drive quartz with a high- driver mode. ### Low-speed internal (LSI) RC oscillator Table 45. LSI oscillator characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------------------------------|-----|-----|-----|------| | f <sub>LSI</sub> <sup>(1)</sup> | LSI frequency | 26 | 38 | 56 | kHz | | D <sub>LSI</sub> <sup>(2)</sup> | LSI oscillator frequency drift<br>0°C ≤T <sub>A</sub> ≤85°C | -10 | - | 4 | % | | t <sub>su(LSI)</sub> <sup>(3)</sup> | LSI oscillator startup time | - | - | 200 | μs | | I <sub>DD(LSI)</sub> (3) | LSI oscillator power consumption | - | 400 | 510 | nA | - 1. Guaranteed by test in production. - 2. This is a deviation for an individual part, once the initial frequency has been measured. - 3. Guaranteed by design. ## Multi-speed internal (MSI) RC oscillator Table 46. MSI oscillator characteristics | Symbol | Parameter | Condition | Тур | Max | Unit | | |---------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------|-------|------|-------|--| | | | MSI range 0 | 65.5 | - | | | | | | MSI range 1 | 131 | - | kHz | | | | | MSI range 2 262 | | - | KI IZ | | | f <sub>MSI</sub> | Frequency after factory calibration, done at $V_{DD}$ = 3.3 V and $T_A$ = 25 °C | MSI range 3 524 - | | | | | | | BB A | MSI range 4 | 1.05 | - | | | | | | MSI range 5 | 2.1 | - | MHz | | | | | MSI range 6 | 4.2 | - | | | | ACC <sub>MSI</sub> | Frequency error after factory calibration | - | ±0.5 | - | % | | | | MSI oscillator frequency drift<br>0 °C ≤T <sub>A</sub> ≤85 °C | - | ±3 | - | | | | | | MSI range 0 | - 8.9 | +7.0 | % | | | | | MSI range 1 | - 7.1 | +5.0 | | | | D <sub>TEMP(MSI)</sub> <sup>(1)</sup> | | MSI range 2 - 6.4 MSI range 3 - 6.2 | - 6.4 | +4.0 | | | | | MSI oscillator frequency drift<br>V <sub>DD</sub> = 3.3 V, − 40 °C ≤T <sub>A</sub> ≤110 °C | | +3.0 | | | | | | TOD STORY, STORY STORY | MSI range 4 - 5.2 | | +3.0 | | | | | | MSI range 5 | - 4.8 | +2.0 | | | | | | MSI range 6 - 4.7 + | | | | | | D <sub>VOLT(MSI)</sub> <sup>(1)</sup> | MSI oscillator frequency drift<br>1.65 V ≤V <sub>DD</sub> ≤3.6 V, T <sub>A</sub> = 25 °C | - | - | 2.5 | %/V | | ### 6.3.12 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. #### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of $-5 \mu A/+0 \mu A$ range), or other functional failure (for example reset occurrence oscillator frequency deviation). The test results are given in the Table 55. Table 55. I/O current injection susceptibility | | | Functional s | | | |------------------|------------------------------------------------------------------|--------------------|--------------------|------| | Symbol | Description | Negative injection | Positive injection | Unit | | | Injected current on BOOT0 | -0 | NA | | | I <sub>INJ</sub> | Injected current on PA0, PA4, PA5, PA11, PA12, PC15, PH0 and PH1 | -5 | 0 | mA | | | Injected current on any other FT, FTf pins | -5 <sup>(1)</sup> | NA | | | | Injected current on any other pins | -5 <sup>(1)</sup> | +5 | | It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. Figure 24. V<sub>IH</sub>/V<sub>IL</sub> versus VDD (CMOS I/Os) #### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to $\pm 8$ mA, and sink or source up to $\pm 15$ mA with the non-standard $V_{OL}/V_{OH}$ specifications given in *Table 57*. In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*: - The sum of the currents sourced by all the I/Os on $V_{DD}$ , plus the maximum Run consumption of the MCU sourced on $V_{DD}$ , cannot exceed the absolute maximum rating $I_{VDD(\Sigma)}$ (see *Table 21*). - The sum of the currents sunk by all the I/Os on $V_{SS}$ plus the maximum Run consumption of the MCU sunk on $V_{SS}$ cannot exceed the absolute maximum rating $I_{VSS(\Sigma)}$ (see *Table 21*). ### Equation 1: R<sub>AIN</sub> max formula $$R_{AIN} < \frac{T_{S}}{f_{ADC} \times C_{ADC} \times ln(2^{N+2})} - R_{ADC}$$ The simplified formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). Table 61. R<sub>AIN</sub> max for f<sub>ADC</sub> = 16 MHz<sup>(1)</sup> | | | B may for | | $R_{AIN}$ max for standard channels (k $\Omega$ ) | | | | | | |----------------------------|------------------------|---------------------------------------------|-------------------------|---------------------------------------------------|-------------------------|-------------------------|--------------------------|------------------------------------------------------------|-----------------------------------------------------------| | T <sub>s</sub><br>(cycles) | t <sub>S</sub><br>(µs) | R <sub>AIN</sub> max for fast channels (kΩ) | V <sub>DD</sub> > 2.7 V | V <sub>DD</sub> > 2.4 V | V <sub>DD</sub> > 2.0 V | V <sub>DD</sub> > 1.8 V | V <sub>DD</sub> > 1.75 V | V <sub>DD</sub> > 1.65 V<br>and<br>T <sub>A</sub> > -10 °C | V <sub>DD</sub> > 1.65 V<br>and<br>T <sub>A</sub> > 25 °C | | 1.5 | 0.09 | 0.5 | < 0.1 | NA | NA | NA | NA | NA | NA | | 3.5 | 0.22 | 1 | 0.2 | < 0.1 | NA | NA | NA | NA | NA | | 7.5 | 0.47 | 2.5 | 1.7 | 1.5 | < 0.1 | NA | NA | NA | NA | | 12.5 | 0.78 | 4 | 3.2 | 3 | 1 | NA | NA | NA | NA | | 19.5 | 1.22 | 6.5 | 5.7 | 5.5 | 3.5 | NA | NA | NA | < 0.1 | | 39.5 | 2.47 | 13 | 12.2 | 12 | 10 | NA | NA | NA | 5 | | 79.5 | 4.97 | 27 | 26.2 | 26 | 24 | < 0.1 | NA | NA | 19 | | 160.5 | 10.03 | 50 | 49.2 | 49 | 47 | 32 | < 0.1 | < 0.1 | 42 | <sup>1.</sup> Guaranteed by design. Table 62. ADC accuracy<sup>(1)(2)(3)</sup> | Symbol | Parameter Conditions | | Min | Тур | Max | Unit | |--------|------------------------------------------------------------------------------------|--------------------------------------------------------|------|------|-----|------| | ET | Total unadjusted error | | - | 2 | 4 | | | EO | Offset error | | - | 1 | 2.5 | | | EG | Gain error | | - | 1 | 2 | LSB | | EL | Integral linearity error | | - | 1.5 | 2.5 | | | ED | Differential linearity error | | - | 1 | 1.5 | | | | Effective number of bits | 1.65 V < V <sub>DDA</sub> = V <sub>RFF+</sub> < 3.6 V, | 10.2 | 11 | | bits | | ENOB | Effective number of bits (16-bit mode oversampling with ratio =256) <sup>(4)</sup> | range 1/2/3 | 11.3 | 12.1 | - | | | SINAD | Signal-to-noise distortion | | 63 | 69 | - | | | | Signal-to-noise ratio | | 63 | 69 | - | dB | | SNR | Signal-to-noise ratio (16-bit mode oversampling with ratio =256) <sup>(4)</sup> | | 70 | 76 | - | | | THD | Total harmonic distortion | | - | -85 | -73 | | ### **Device marking for TFBGA64** The following figure gives an example of topside marking versus ball A 1 position identifier location. Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below. Figure 42. TFBGA64 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. Table 78. Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale mechanical data (continued) | Symbol | | millimeters | | | inches <sup>(1)</sup> | | |--------|-----|----------------------|-------|-----|-----------------------|-------| | Symbol | Min | Тур | Max | Min | Тур | Max | | F | - | 0.305 <sup>(3)</sup> | - | - | 0.012 | - | | G | - | 0.440 <sup>(3)</sup> | - | - | 0.017 | - | | aaa | - | - | 0.100 | - | - | 0.004 | | bbb | - | - | 0.100 | - | - | 0.004 | | ccc | - | - | 0.100 | - | - | 0.004 | | ddd | - | - | 0.050 | - | - | 0.002 | | eee | - | - | 0.050 | - | - | 0.002 | - 1. Values in inches are converted from mm and rounded to the 3rd decimal place. - 2. Nominal dimension rounded to the 3rd decimal place results from process capability. - 3. Calculated dimensions are rounded to the 3rd decimal place. Figure 47. Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale recommended footprint Table 79. Standard WLCSP36 recommended PCB design rules | Dimension | Recommended values | |----------------|-----------------------------------------------| | Pitch | 0.4 mm | | Dpad | 260 µm max. (circular)<br>220 µm recommended | | Dsm | 300 μm min. (for 260 μm diameter pad) | | PCB pad design | Non-solder mask defined via underbump allowed | ### **Device marking for standard WLCSP36** The following figure gives an example of topside marking versus ball A 1 position identifier location. Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below. Ball A1 identifier Product identification<sup>(1)</sup> Date code = Year + week Y MSv39319V1 Figure 48. Standard WLCSP36 marking example (package top view) Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. ### 7.8 Thermal characteristics The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $T_J \max = T_A \max + (P_D \max \times \Theta_{JA})$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in ° C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \sum (V_{OL} \times I_{OL}) + \sum ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | |---------------|---------------------------------------------------------------------------|-------|------| | | Thermal resistance junction-ambient TFBGA64 - 5 x 5 mm / 0.5 mm pitch | 61 | | | | Thermal resistance junction-ambient<br>LQFP64 - 10 x 10 mm / 0.5 mm pitch | 45 | | | | Thermal resistance junction-ambient Standard WLCSP36 - 0.4 mm pitch | 63 | | | $\Theta_{JA}$ | Thermal resistance junction-ambient Thin WLCSP36 - 0.4 mm pitch | 59 | °C/W | | | Thermal resistance junction-ambient LQFP48 - 7 x 7 mm / 0.5 mm pitch | 55 | | | | Thermal resistance junction-ambient LQFP32 - 7 x 7 mm / 0.8 mm pitch | 57 | | | | Thermal resistance junction-ambient UFQFPN32 - 5 x 5 mm / 0.5 mm pitch | 38 | | **Table 84. Thermal characteristics** # 8 Part numbering Table 85. STM32L051x6/8 ordering information scheme TR = tape and reel No character = tray or tube For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office. #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved