Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 27 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | Data Converters | A/D 10x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-UFQFN Exposed Pad | | Supplier Device Package | 32-UFQFPN (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l051k8u6dtr | | | Therma | al characteristics | | |-----|-----------|------------------------------------|-----| | | Therma | al characteristics | 122 | | 7.8 | | | 400 | | 7.7 | UFQFF | PN32 package information | | | 7.6 | LQFP3 | 2 package information | | | 7.5 | Thin W | LCSP36 package information | | | 7.4 | Standa | rd WLCSP36 package information | | | 7.3 | LQFP4 | 8 package information | 108 | | 7.2 | TFBGA | A64 package information | 105 | | 7.1 | LQFP6 | 34 package information | 101 | | Pac | kage info | ormation | 101 | | | 6.3.19 | Communications interfaces | 92 | | | 6.3.18 | Timer characteristics | 92 | | | 6.3.17 | Comparators | 91 | | | 6.3.16 | Temperature sensor characteristics | 90 | | | 6.3.15 | 12-bit ADC characteristics | 85 | | | | | | # List of figures | Figure 1. | STM32L051x6/8 block diagram | | |-------------|----------------------------------------------------------------------------------------------|-----| | Figure 2. | Clock tree | | | Figure 3. | STM32L051x6/8 LQFP64 pinout - 10 x 10 mm | | | Figure 4. | STM32L051x6/8 TFBGA64 ballout - 5x 5 mm | | | Figure 5. | STM32L051x6/8 LQFP48 pinout - 7 x 7 mm | | | Figure 6. | STM32L051x6/8 WLCSP36 ballout | | | Figure 7. | STM32L051x6/8 LQFP32 pinout | | | Figure 8. | STM32L051x6/8 UFQFPN32 pinout | | | Figure 9. | Memory map | 46 | | Figure 10. | Pin loading conditions | 47 | | Figure 11. | Pin input voltage | 47 | | Figure 12. | Power supply scheme | | | Figure 13. | Current consumption measurement scheme | 48 | | Figure 14. | IDD vs VDD, at TA= 25/55/85/105 °C, Run mode, code running from | | | | Flash memory, Range 2, HSE, 1WS | 57 | | Figure 15. | IDD vs VDD, at TA= 25/55/85/105 °C, Run mode, code running from | | | | Flash memory, Range 2, HSI16, 1WS | 57 | | Figure 16. | IDD vs VDD, at TA= 25/55/ 85/105/125 °C, Low-power run mode, code running | | | | from RAM, Range 3, MSI (Range 0) at 64 KHz, 0 WS | 61 | | Figure 17. | IDD vs VDD, at TA= 25/55/ 85/105/125 °C, Stop mode with RTC enabled | | | _ | and running on LSE Low drive | 62 | | Figure 18. | IDD vs VDD, at TA= 25/55/85/105/125 °C, Stop mode with RTC disabled, | | | _ | all clocks OFF | 62 | | Figure 19. | High-speed external clock source AC timing diagram | 67 | | Figure 20. | Low-speed external clock source AC timing diagram | | | Figure 21. | HSE oscillator circuit diagram | | | Figure 22. | Typical application with a 32.768 kHz crystal | | | Figure 23. | HSI16 minimum and maximum value versus temperature | | | Figure 24. | VIH/VIL versus VDD (CMOS I/Os) | | | Figure 25. | VIH/VIL versus VDD (TTL I/Os) | | | Figure 26. | I/O AC characteristics definition | | | Figure 27. | Recommended NRST pin protection | | | Figure 28. | ADC accuracy characteristics | | | Figure 29. | Typical connection diagram using the ADC | | | Figure 30. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | | | Figure 31. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | | | Figure 32. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 33. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | 97 | | Figure 34. | SPI timing diagram - master mode <sup>(1)</sup> | 98 | | Figure 35. | SPI timing diagram - master mode <sup>(1)</sup> | 100 | | Figure 36. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | 100 | | Figure 37. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | | | Figure 38. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat recommended footprint | | | Figure 39. | LQFP64 marking example (package top view) | | | Figure 40. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch thin profile fine pitch ball | | | . iguio 40. | grid array package outline | 105 | | Figure 41. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball | | | . 19410 111 | ,grid array recommended footprint | 106 | | | | | ## 1 Introduction The ultra-low-power STM32L051x6/8 are offered in 7 different package types: from 32 pins to 64 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family. These features make the ultra-low-power STM32L051x6/8 microcontrollers suitable for a wide range of applications: - Gas/water meters and industrial sensors - Healthcare and fitness equipment - · Remote control and user interface - PC peripherals, gaming, GPS equipment - Alarm system, wired and wireless sensors, video intercom This STM32L051x6/8 datasheet should be read in conjunction with the STM32L0x1xx reference manual (RM0377). For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M0+ core please refer to the Cortex<sup>®</sup>-M0+ Technical Reference Manual, available from the www.arm.com website. Figure 1 shows the general block diagram of the device family. #### **Functional overview** 3 #### 3.1 Low-power modes The ultra-low-power STM32L051x6/8 support dynamic voltage scaling to optimize its power consumption in Run mode. The voltage from the internal low-drop regulator that supplies the logic can be adjusted according to the system's maximum operating frequency and the external voltage supply. There are three power consumption ranges: - Range 1 ( $V_{DD}$ range limited to 1.71-3.6 V), with the CPU running at up to 32 MHz - Range 2 (full V<sub>DD</sub> range), with a maximum CPU frequency of 16 MHz - Range 3 (full $V_{DD}$ range), with a maximum CPU frequency limited to 4.2 MHz Seven low-power modes are provided to achieve the best compromise between low-power consumption, short startup time and available wakeup sources: ### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. Sleep mode power consumption at 16 MHz is about 1 mA with all peripherals off. #### Low-power run mode This mode is achieved with the multispeed internal (MSI) RC oscillator set to the lowspeed clock (max 131 kHz), execution from SRAM or Flash memory, and internal regulator in low-power mode to minimize the regulator's operating current. In Lowpower run mode, the clock frequency and the number of enabled peripherals are both limited. ### Low-power sleep mode This mode is achieved by entering Sleep mode with the internal voltage regulator in low-power mode to minimize the regulator's operating current. In Low-power sleep mode, both the clock frequency and the number of enabled peripherals are limited; a typical example would be to have a timer running at 32 kHz. When wakeup is triggered by an event or an interrupt, the system reverts to the Run mode with the regulator on. #### Stop mode with RTC The Stop mode achieves the lowest power consumption while retaining the RAM and register contents and real time clock. All clocks in the V<sub>CORE</sub> domain are stopped, the PLL, MSI RC, HSE crystal and HSI RC oscillators are disabled. The LSE or LSI is still running. The voltage regulator is in the low-power mode. Some peripherals featuring wakeup capability can enable the HSI RC during Stop mode to detect their wakeup condition. The device can be woken up from Stop mode by any of the EXTI line, in 3.5 µs, the processor can serve the interrupt or resume the code. The EXTI line source can be any GPIO. It can be the PVD output, the comparator 1 event or comparator 2 event (if internal reference voltage is on), it can be the RTC alarm/tamper/timestamp/wakeup events, the USART/I2C/LPUART/LPTIMER wakeup events. Table 15. STM32L051x6/8 pin definitions (continued) | | | Pin Nu | umber | | - 101 0 | | , p | | | is (continued) | | |--------|---------|--------|------------------------|--------|----------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------|-------------------------| | LQFP64 | TFBGA64 | LQFP48 | WLCSP36 <sup>(1)</sup> | LQFP32 | UFQFPN32 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | 48 | E5 | 36 | - | - | - | VDDIO2 | S | | 1 | - | - | | 49 | A7 | 37 | B2 | 24 | 24 | PA14 | I/O | FT | - | SWCLK,<br>USART2_TX | | | 50 | A6 | 38 | A2 | 25 | 25 | PA15 | I/O | FT | 1 | SPI1_NSS,<br>TIM2_ETR,<br>EVENTOUT,<br>USART2_RX,<br>TIM2_CH1 | , | | 51 | В7 | - | - | - | - | PC10 | I/O | FT | ı | LPUART1_TX | - | | 52 | В6 | - | - | - | - | PC11 | I/O | FT | ı | LPUART1_RX | - | | 53 | C5 | - | - | - | - | PC12 | I/O | FT | - | - | - | | 54 | B5 | - | - | - | - | PD2 | I/O | FT | - | LPUART1_RTS_DE | - | | 55 | A5 | 39 | В3 | 26 | 26 | PB3 | I/O | FT | 1 | SPI1_SCK,<br>TIM2_CH2,<br>EVENTOUT | COMP2_INN | | 56 | A4 | 40 | A3 | 27 | 27 | PB4 | I/O | FT | 1 | SPI1_MISO,<br>EVENTOUT,<br>TIM22_CH1 | COMP2_INP | | 57 | C4 | 41 | C4 | 28 | 28 | PB5 | I/O | FT | - | SPI1_MOSI,<br>LPTIM1_IN1,<br>I2C1_SMBA,<br>TIM22_CH2 | COMP2_INP | | 58 | D3 | 42 | B4 | 29 | 29 | PB6 | I/O | FTf | i | USART1_TX,<br>I2C1_SCL,<br>LPTIM1_ETR | COMP2_INP | | 59 | C3 | 43 | A4 | 30 | 30 | PB7 | I/O | FTf | i | USART1_RX,<br>I2C1_SDA,<br>LPTIM1_IN2 | COMP2_INP,<br>PVD_IN | | 60 | B4 | 44 | C5 | 31 | 31 | воото | В | | - | - | - | | 61 | ВЗ | 45 | B5 | - | 32 | PB8 | I/O | FTf | - | I2C1_SCL | - | | 62 | А3 | 46 | - | - | - | PB9 | I/O | FTf | - | EVENTOUT,<br>I2C1_SDA,<br>SPI2_NSS/I2S2_WS | - | Table 17. Alternate function port B | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | |--------|------|-----------------------------------------|----------|--------------------------------------------|-----------|-------------------------------------|----------------------|-------------------------| | Port | | SPI1/SPI2/I2S2/<br>USART1/<br>EVENTOUT/ | I2C1 | LPUART1/LPTIM<br>/TIM2/SYS_AF/<br>EVENTOUT | 12C1 | I2C1/TIM22/<br>EVENTOUT/<br>LPUART1 | SPI2/I2S2/I2C2 | I2C2/TIM21/<br>EVENTOUT | | | PB0 | EVENTOUT | - | - | - | - | - | - | | | PB1 | - | - | - | - | LPUART1_RTS_<br>DE | - | - | | | PB2 | - | - | LPTIM1_OUT | - | - | - | - | | | PB3 | SPI1_SCK | - | TIM2_CH2 | - | EVENTOUT | - | - | | | PB4 | SPI1_MISO | - | EVENTOUT | - | TIM22_CH1 | - | - | | | PB5 | SPI1_MOSI | - | LPTIM1_IN1 | I2C1_SMBA | TIM22_CH2 | - | - | | | PB6 | USART1_TX | I2C1_SCL | LPTIM1_ETR | - | - | - | - | | | PB7 | USART1_RX | I2C1_SDA | LPTIM1_IN2 | - | - | - | - | | Port B | PB8 | - | - | - | - | I2C1_SCL | - | - | | | PB9 | - | - | EVENTOUT | - | I2C1_SDA | SPI2_NSS/I2S2_<br>WS | - | | | PB10 | - | - | TIM2_CH3 | - | LPUART1_TX | SPI2_SCK | I2C2_SCL | | | PB11 | EVENTOUT | - | TIM2_CH4 | - | LPUART1_RX | - | I2C2_SDA | | | PB12 | SPI2_NSS/I2S2_WS | - | LPUART1_RTS_<br>DE | - | - | - | EVENTOUT | | | PB13 | SPI2_SCK/I2S2_CK | - | - | - | LPUART1_CTS | I2C2_SCL | TIM21_CH1 | | | PB14 | SPI2_MISO/I2S2_MCK | - | RTC_OUT | - | LPUART1_RTS_<br>DE | I2C2_SDA | TIM21_CH2 | | | PB15 | SPI2_MOSI/I2S2_SD | - | RTC_REFIN | - | | - | - | **Table 21. Current characteristics** | Symbol | Ratings | Max. | Unit | |----------------------------------|--------------------------------------------------------------------------------------------------|----------------------|------| | $\Sigma I_{VDD}^{(2)}$ | Total current into sum of all V <sub>DD</sub> power lines (source) <sup>(1)</sup> | 105 | | | ΣI <sub>VSS</sub> <sup>(2)</sup> | Total current out of sum of all V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 105 | | | ΣI <sub>VDDIO2</sub> | Total current into V <sub>DDIO2</sub> power line (source) | 25 | | | I <sub>VDD(PIN)</sub> | Maximum current into each V <sub>DD</sub> power pin (source) <sup>(1)</sup> | 100 | | | I <sub>VSS(PIN)</sub> | Maximum current out of each V <sub>SS</sub> ground pin (sink) <sup>(1)</sup> | 100 | | | _ | Output current sunk by any I/O and control pin except FTf pins | 16 | | | I <sub>IO</sub> | Output current sunk by FTf pins | 22 | | | | Output current sourced by any I/O and control pin | -16 | mA | | | Total output current sunk by sum of all IOs and control pins except PA11 and PA12 <sup>(2)</sup> | 90 | | | $\Sigma I_{IO(PIN)}$ | Total output current sunk by PA11 and PA12 | 25 | | | | Total output current sourced by sum of all IOs and control pins <sup>(2)</sup> | -90 | | | 1 | Injected current on FT, FTf, RST and B pins | -5/+0 <sup>(3)</sup> | | | I <sub>INJ(PIN)</sub> | Injected current on TC pin | ± 5 <sup>(4)</sup> | | | ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ± 25 | | - All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages. - Positive current injection is not possible on these I/Os. A negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 20* for maximum allowed input voltage values. - A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 20: Voltage characteristics* for the maximum allowed input voltage values. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). **Table 22. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | Table 23. General operating conditions (continued) | Symbol | Parameter | Conditions | Min | Max | Unit | |--------|--------------------------------------|-------------------------------------|-----|-----|------| | Та | | Maximum power dissipation (range 6) | -40 | 85 | | | | Temperature range | Maximum power dissipation (range 7) | -40 | 105 | | | | | Maximum power dissipation (range 3) | -40 | 125 | °C | | | Junction temperature range (range 6) | -40 °C ≤T <sub>A</sub> ≤85 ° | -40 | 105 | | | TJ | Junction temperature range (range 7) | -40 °C ≤T <sub>A</sub> ≤105 °C | -40 | 125 | | | | Junction temperature range (range 3) | -40 °C ≤T <sub>A</sub> ≤125 °C | -40 | 130 | | <sup>1.</sup> It is recommended to power $V_{DD}$ and $V_{DDA}$ from the same source. A maximum difference of 300 mV between $V_{DD}$ and $V_{DDA}$ can be tolerated during power-up and normal operation. <sup>2.</sup> To sustain a voltage higher than $V_{DD}$ +0.3V, the internal pull-up/pull-down resistors must be disabled. <sup>3.</sup> If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_J$ max (see *Table 22: Thermal characteristics on page 50*). IDD (mA) 3.00 2.50 2.00 1.50 1.00 0.50 VDD (V) 0 1.80E+00 2.00E+00 2.20E+00 2.40E+00 2.60E+00 2.80E+00 3.00E+00 3.20E+00 3.40E+00 3.60E+00 Dhrystone 2.1 - 1 WS - 55°C Dhrystone 2.1- 1 WS - 85°C Dhrystone 2.1- 1 WS – 25°C Dhrystone 2.1- 1 WS - 105°C MSv34792V1 Figure 14. $I_{DD}$ vs $V_{DD}$ , at $T_A$ = 25/55/85/105 °C, Run mode, code running from Flash memory, Range 2, HSE, 1WS Table 35. Typical and maximum current consumptions in Standby mode | Symbol | Parameter | Conditi | Тур | Max <sup>(1)</sup> | Unit | | |-----------------|--------------------------------|-----------------------------------------|--------------------------------------------|--------------------|------|------| | | | | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 1.3 | 1.7 | | | | | | T <sub>A</sub> = 55 °C | - | 2.9 | | | | | Independent watchdog<br>and LSI enabled | T <sub>A</sub> = 85 °C | - | 3.3 | - μΑ | | | Supply current in Standby mode | u 20. 0 | T <sub>A</sub> = 105 °C | - | 4.1 | | | I <sub>DD</sub> | | | T <sub>A</sub> = 125 °C | - | 8.5 | | | (Standby) | | | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 0.29 | 0.6 | | | | | | T <sub>A</sub> = 55 °C | 0.32 | 0.9 | | | | | Independent watchdog<br>and LSI OFF | T <sub>A</sub> = 85 °C | 0.5 | 2.3 | | | | | | T <sub>A</sub> = 105 °C | 0.94 | 3 | | | | | | T <sub>A</sub> = 125 °C | 2.6 | 7 | | <sup>1.</sup> Guaranteed by characterization results at 125 $^{\circ}$ C, unless otherwise specified Table 36. Average current consumption during Wakeup | Symbol | parameter | System frequency | Current<br>consumption<br>during wakeup | Unit | |------------------------------------------|---------------------------------------------|----------------------|-----------------------------------------|------| | | | HSI | 1 | | | | Supply current during Wakeup from Stop mode | HSI/4 | 0,7 | | | I <sub>DD</sub> (Wakeup from<br>Stop) | | MSI clock = 4,2 MHz | 0,7 | mA | | | | MSI clock = 1,05 MHz | 0,4 | | | | | MSI clock = 65 KHz | 0,1 | | | I <sub>DD</sub> (Reset) | Reset pin pulled down | - | 0,21 | | | I <sub>DD</sub> (Power-up) | BOR ON | - | 0,23 | | | I <sub>DD</sub> (Wakeup from<br>StandBy) | With Fast wakeup set | MSI clock = 2,1 MHz | 0,5 | | | | With Fast wakeup disabled | MSI clock = 2,1 MHz | 0,12 | | #### 6.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. ### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 51*. They are based on the EMS levels and classes defined in application note AN1709. | 100000000000000000000000000000000000000 | | | | | | | |-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--| | Symbol | Parameter | Conditions | Level/<br>Class | | | | | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP64, $T_A$ = +25 °C, $f_{HCLK}$ = 32 MHz conforms to IEC 61000-4-2 | 3B | | | | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD} = 3.3 \text{ V, LQFP64, T}_{A} = +25 ^{\circ}\text{C,}$<br>$f_{HCLK} = 32 ^{\circ}\text{MHz}$<br>conforms to IEC 61000-4-4 | 4A | | | | Table 51. EMS characteristics ### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical data corruption (control registers...) ### Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the oscillator pins for 1 second. Figure 29. Typical connection diagram using the ADC - 1. Refer to Table 60: ADC characteristics for the values of RAIN, RADC and CADC. - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. ### General PCB design guidelines Power supply decoupling should be performed as shown in *Figure 30* or *Figure 31*, depending on whether $V_{REF+}$ is connected to $V_{DDA}$ or not. The 10 nF capacitors should be ceramic (good quality). They should be placed as close as possible to the chip. Figure 30. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ) #### 6.3.18 Timer characteristics #### **TIM timer characteristics** The parameters given in the *Table 67* are guaranteed by design. Refer to Section 6.3.13: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). | Symbol | Parameter | Conditions | Min | Max | Unit | | | | |------------------------|---------------------------------------------------------|-------------------------------|--------|-------------------------|----------------------|--|--|--| | 4 | Timer resolution time | | 1 | - | t <sub>TIMxCLK</sub> | | | | | <sup>t</sup> res(TIM) | Time resolution time | f <sub>TIMxCLK</sub> = 32 MHz | 31.25 | - | ns | | | | | f <sub>EXT</sub> | Timer external clock frequency on CH1 | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | | | | | to CH4 | f <sub>TIMxCLK</sub> = 32 MHz | 0 | 16 | MHz | | | | | Res <sub>TIM</sub> | Timer resolution | - | | 16 | bit | | | | | | 16-bit counter clock period when | - | 1 | 65536 | t <sub>TIMxCLK</sub> | | | | | t <sub>COUNTER</sub> | internal clock is selected (timer's prescaler disabled) | f <sub>TIMxCLK</sub> = 32 MHz | 0.0312 | 2048 | μs | | | | | t <sub>MAX_COUNT</sub> | Maximum possible count | - | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | | | | | Iviaximum possible count | f <sub>TIMxCLK</sub> = 32 MHz | - | 134.2 | S | | | | Table 67. TIMx characteristics<sup>(1)</sup> ### 6.3.19 Communications interfaces ### I<sup>2</sup>C interface characteristics The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s. The I<sup>2</sup>C timing requirements are guaranteed by design when the I<sup>2</sup>C peripheral is properly configured (refer to the reference manual for details). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and VDDIOx is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement (refer to Section 6.3.13: I/O port characteristics for the I2C I/Os characteristics). All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter (see *Table 68* for the analog filter characteristics). <sup>1.</sup> TIMx is used as a general term to refer to the TIM2, TIM6, TIM21, and TIM22 timers. The analog spike filter is compliant with I<sup>2</sup>C timings requirements only for the following voltage ranges: - Fast mode Plus: 2.7 V ≤V<sub>DD</sub> ≤3.6 V and voltage scaling Range 1 - Fast mode: - 2 V ≤V<sub>DD</sub> ≤3.6 V and voltage scaling Range 1 or Range 2. - V<sub>DD</sub> < 2 V, voltage scaling Range 1 or Range 2, C<sub>load</sub> < 200 pF. In other ranges, the analog filter should be disabled. The digital filter can be used instead. Note: In Standard mode, no spike filter is required. Table 68. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | Range 1 | | 260 <sup>(3)</sup> | ns | | | | Range 2 | 50 <sup>(2)</sup> | - | | | | | Range 3 | | - | | - 1. Guaranteed by characterization results. - 2. Spikes with widths below $t_{\text{AF}(\text{min})}$ are filtered. - 3. Spikes with widths above $t_{AF(max)}$ are not filtered ### **USART/LPUART** characteristics The parameters given in the following table are guaranteed by design. Table 69. USART/LPUART characteristics | Symbol | Parameter | Conditions | Тур | Max | Unit | |----------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|------|------| | <sup>t</sup> wuusart | Wakeup time needed to calculate the maximum USART/LPUART baudrate allowing to wake up from | Stop mode with main regulator in Run mode, Range 2 or 3 | - | 8.7 | µs | | | | Stop mode with main regulator in Run mode, Range 1 | - | 8.1 | | | | Stop mode when the<br>USART/LPUART is clocked<br>by HSI | Stop mode with main regulator in low-power mode, Range 2 or 3 | - | 12 | | | | | Stop mode with main regulator in low-power mode, Range 1 | - | 11.4 | | Table 72. SPI characteristics in voltage Range 3 (1) | Symbol | Parameter | Conditions Mir | | Тур | Max | Unit | |-----------------------|-----------------------------------|---------------------------|---------|-------|------------------|-------| | f <sub>SCK</sub> | CDI plank fraguancy | Master mode | | | 2 | MHz | | 1/t <sub>c(SCK)</sub> | SPI clock frequency | Slave mode | | - | 2 <sup>(2)</sup> | IVITZ | | Duty <sub>(SCK)</sub> | Duty cycle of SPI clock frequency | Slave mode | 30 50 | | 70 | % | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode, SPI presc = 2 | 4*Tpclk | - | - | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode, SPI presc = 2 | 2*Tpclk | - | - | | | t <sub>w(SCKH)</sub> | SCK high and low time | Master mode | Tpclk-2 | Tpclk | Tpclk+2 | | | t <sub>su(MI)</sub> | Data input setup time | Master mode | 1.5 | - | - | | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 6 | - | - | | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 13.5 | - | - | | | t <sub>h(SI)</sub> | Data input hold time | Slave mode | 16 | - | - | ns | | t <sub>a(SO</sub> | Data output access time | Slave mode | 30 | - | 70 | | | t <sub>dis(SO)</sub> | Data output disable time | Slave mode | 40 | - | 80 | | | t <sub>v(SO)</sub> | Data output valid time | Slave mode | - | 30 | 70 | | | t <sub>v(MO)</sub> | Data satpat raila timo | Master mode | - | 7 | 9 | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode | 25 | - | - | | | t <sub>h(MO)</sub> | Data output noid time | Master mode | 8 | - | - | | <sup>1.</sup> Guaranteed by characterization results. The maximum SPI clock frequency in slave transmitter mode is determined by the sum of t<sub>v(SO)</sub> and t<sub>su(MI)</sub> which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having t<sub>su(MI)</sub> = 0 while Duty<sub>(SCK)</sub> = 50%. Figure 32. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . # 7 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status *are available at www.st.com*. ECOPACK<sup>®</sup> is an ST trademark. ## 7.1 LQFP64 package information Figure 37. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline 1. Drawing is not to scale. Table 78. Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale mechanical data (continued) | Symbol | | millimeters | | inches <sup>(1)</sup> | | | |--------|-----|----------------------|-------|-----------------------|-------|-------| | | Min | Тур | Max | Min | Тур | Max | | F | - | 0.305 <sup>(3)</sup> | - | - | 0.012 | - | | G | - | 0.440 <sup>(3)</sup> | - | - | 0.017 | - | | aaa | - | - | 0.100 | - | - | 0.004 | | bbb | - | - | 0.100 | - | - | 0.004 | | ccc | - | - | 0.100 | - | - | 0.004 | | ddd | - | - | 0.050 | - | - | 0.002 | | eee | - | - | 0.050 | - | - | 0.002 | - 1. Values in inches are converted from mm and rounded to the 3rd decimal place. - 2. Nominal dimension rounded to the 3rd decimal place results from process capability. - 3. Calculated dimensions are rounded to the 3rd decimal place. Figure 47. Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale recommended footprint Table 79. Standard WLCSP36 recommended PCB design rules | Dimension | Recommended values | | | |----------------|-----------------------------------------------|--|--| | Pitch | 0.4 mm | | | | Dpad | 260 µm max. (circular)<br>220 µm recommended | | | | Dsm | 300 μm min. (for 260 μm diameter pad) | | | | PCB pad design | Non-solder mask defined via underbump allowed | | | Table 83. UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat package mechanical data | Symbol | | millimeters | | inches <sup>(1)</sup> | | | |--------|-------|-------------|-------|-----------------------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | A3 | - | 0.152 | - | - | 0.0060 | - | | b | 0.180 | 0.230 | 0.280 | 0.0071 | 0.0091 | 0.0110 | | D | 4.900 | 5.000 | 5.100 | 0.1929 | 0.1969 | 0.2008 | | D1 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 | | D2 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 | | E | 4.900 | 5.000 | 5.100 | 0.1929 | 0.1969 | 0.2008 | | E1 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 | | E2 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 | | ddd | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 55. UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat recommended footprint 1. Dimensions are expressed in millimeters. #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved