Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 51 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | Data Converters | A/D 16x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l051r6t6 | # **List of figures** | Figure 1. | STM32L051x6/8 block diagram | | |-------------|----------------------------------------------------------------------------------------------|-----| | Figure 2. | Clock tree | | | Figure 3. | STM32L051x6/8 LQFP64 pinout - 10 x 10 mm | | | Figure 4. | STM32L051x6/8 TFBGA64 ballout - 5x 5 mm | | | Figure 5. | STM32L051x6/8 LQFP48 pinout - 7 x 7 mm | | | Figure 6. | STM32L051x6/8 WLCSP36 ballout | | | Figure 7. | STM32L051x6/8 LQFP32 pinout | | | Figure 8. | STM32L051x6/8 UFQFPN32 pinout | | | Figure 9. | Memory map | 46 | | Figure 10. | Pin loading conditions | 47 | | Figure 11. | Pin input voltage | 47 | | Figure 12. | Power supply scheme | | | Figure 13. | Current consumption measurement scheme | 48 | | Figure 14. | IDD vs VDD, at TA= 25/55/85/105 °C, Run mode, code running from | | | | Flash memory, Range 2, HSE, 1WS | 57 | | Figure 15. | IDD vs VDD, at TA= 25/55/85/105 °C, Run mode, code running from | | | | Flash memory, Range 2, HSI16, 1WS | 57 | | Figure 16. | IDD vs VDD, at TA= 25/55/ 85/105/125 °C, Low-power run mode, code running | | | | from RAM, Range 3, MSI (Range 0) at 64 KHz, 0 WS | 61 | | Figure 17. | IDD vs VDD, at TA= 25/55/ 85/105/125 °C, Stop mode with RTC enabled | | | _ | and running on LSE Low drive | 62 | | Figure 18. | IDD vs VDD, at TA= 25/55/85/105/125 °C, Stop mode with RTC disabled, | | | _ | all clocks OFF | 62 | | Figure 19. | High-speed external clock source AC timing diagram | 67 | | Figure 20. | Low-speed external clock source AC timing diagram | | | Figure 21. | HSE oscillator circuit diagram | | | Figure 22. | Typical application with a 32.768 kHz crystal | | | Figure 23. | HSI16 minimum and maximum value versus temperature | | | Figure 24. | VIH/VIL versus VDD (CMOS I/Os) | | | Figure 25. | VIH/VIL versus VDD (TTL I/Os) | | | Figure 26. | I/O AC characteristics definition | | | Figure 27. | Recommended NRST pin protection | | | Figure 28. | ADC accuracy characteristics | | | Figure 29. | Typical connection diagram using the ADC | | | Figure 30. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | | | Figure 31. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | | | Figure 32. | SPI timing diagram - slave mode and CPHA = 0 | | | Figure 33. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | 97 | | Figure 34. | SPI timing diagram - master mode <sup>(1)</sup> | 98 | | Figure 35. | SPI timing diagram - master mode <sup>(1)</sup> | 100 | | Figure 36. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | 100 | | Figure 37. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | | | Figure 38. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat recommended footprint | | | Figure 39. | LQFP64 marking example (package top view) | | | Figure 40. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch thin profile fine pitch ball | | | . iguio 40. | grid array package outline | 105 | | Figure 41. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball | | | . 19410 111 | ,grid array recommended footprint | 106 | | | | | | Figure 42. | TFBGA64 marking example (package top view) | | |--------------|-------------------------------------------------------------------------|-----| | Figure 43. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline | | | Figure 44. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat recommended footprint | 109 | | Figure 45. | LQFP48 marking example (package top view) | 110 | | Figure 46. | Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale | | | J | package outline | 111 | | Figure 47. | Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale | | | J | recommended footprint | 112 | | Figure 48. | Standard WLCSP36 marking example (package top view) | | | Figure 49. | Thin WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale | | | J | package outline | 114 | | Figure 50. | Thin WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale | | | J | package recommended footprint | 115 | | Figure 51. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package outline | | | Figure 52. | LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat recommended footprint | | | Figure 53. | LQFP32 marking example (package top view) | | | Figure 54. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat | | | i iguic o-i. | package outline | 110 | | Figure 55. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat | 113 | | rigule 55. | · · · · · · · · · · · · · · · · · · · | 400 | | F: | recommended footprint | | | Figure 56. | UFQFPN32 marking example (package top view) | | | Figure 57. | Thermal resistance | 123 | ## 1 Introduction The ultra-low-power STM32L051x6/8 are offered in 7 different package types: from 32 pins to 64 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family. These features make the ultra-low-power STM32L051x6/8 microcontrollers suitable for a wide range of applications: - Gas/water meters and industrial sensors - Healthcare and fitness equipment - · Remote control and user interface - PC peripherals, gaming, GPS equipment - Alarm system, wired and wireless sensors, video intercom This STM32L051x6/8 datasheet should be read in conjunction with the STM32L0x1xx reference manual (RM0377). For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M0+ core please refer to the Cortex<sup>®</sup>-M0+ Technical Reference Manual, available from the www.arm.com website. Figure 1 shows the general block diagram of the device family. ## 3.6 Low-power real-time clock and backup registers The real time clock (RTC) and the 5 backup registers are supplied in all modes including standby mode. The backup registers are five 32-bit registers used to store 20 bytes of user application data. They are not reset by a system reset, or when the device wakes up from Standby mode. The RTC is an independent BCD timer/counter. Its main features are the following: - Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format - Automatically correction for 28, 29 (leap year), 30, and 31 day of the month - Two programmable alarms with wake up from Stop and Standby mode capability - Periodic wakeup from Stop and Standby with programmable resolution and period - On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. - Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. - Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy - 2 anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection. - Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection. The RTC clock sources can be: - A 32.768 kHz external crystal - A resonator or oscillator - The internal low-power RC oscillator (typical frequency of 37 kHz) - The high-speed external clock # 3.7 General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions, and can be individually remapped using dedicated alternate function registers. All GPIOs are high current capable. Each GPIO output, speed can be slowed (40 MHz, 10 MHz, 2 MHz, 400 kHz). The alternate function configuration of I/Os can be locked if needed following a specific sequence in order to avoid spurious writing to the I/O registers. The I/O controller is connected to a dedicated IO bus with a toggling speed of up to 32 MHz. #### **Extended interrupt/event controller (EXTI)** The extended interrupt/event controller consists of 28 edge detector lines used to generate interrupt/event requests. Each line can be individually configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 51 GPIOs can be connected to the 16 configurable interrupt/event lines. The 12 other lines are connected to PVD, RTC, USARTs, LPUART, LPTIMER or comparator events. #### 3.16.2 Universal synchronous/asynchronous receiver transmitter (USART) The two USART interfaces (USART1, USART2) are able to communicate at speeds of up to 4 Mbit/s. They provide hardware management of the CTS, RTS and RS485 driver enable (DE) signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. They also support SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability, auto baud rate feature and has a clock domain independent from the CPU clock, allowing to wake up the MCU from Stop mode using baudrates up to 42 Kbaud. All USART interfaces can be served by the DMA controller. *Table 12* for the supported modes and features of USART interfaces. USART modes/features<sup>(1)</sup> **USART1 and USART2** Hardware flow control for modem Χ Χ Continuous communication using DMA Multiprocessor communication Χ Synchronous mode (2) Х Smartcard mode Χ Single-wire half-duplex communication Х IrDA SIR ENDEC block Χ Х I IN mode Dual clock domain and wakeup from Stop mode Χ Χ Receiver timeout interrupt Χ Modbus communication Χ Auto baud rate detection (4 modes) Χ **Driver Enable** **Table 12. USART implementation** #### 3.16.3 Low-power universal asynchronous receiver transmitter (LPUART) The devices embed one Low-power UART. The LPUART supports asynchronous serial communication with minimum power consumption. It supports half duplex single wire communication and modem operations (CTS/RTS). It allows multiprocessor communication. The LPUART has a clock domain independent from the CPU clock. It can wake up the system from Stop mode using baudrates up to 46 Kbaud. The Wakeup events from Stop mode are programmable and can be: - Start bit detection - Or any received data frame - Or a specific programmed data frame <sup>1.</sup> X = supported. <sup>2.</sup> This mode allows using the USART as an SPI master. Table 14. Legend/abbreviations used in the pinout table | Nar | ne | Abbreviation | Definition | | | | |---------------|----------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|--| | Pin n | ame | | ed in brackets below the pin name, the pin function during ne as the actual pin name | | | | | | | S | Supply pin | | | | | Pin t | уре | I | Input only pin | | | | | | | I/O | Input / output pin | | | | | | | FT | 5 V tolerant I/O | | | | | | | FTf | 5 V tolerant I/O, FM+ capable | | | | | I/O stru | ucture | TC | Standard 3.3V I/O | | | | | | | В | Dedicated BOOT0 pin | | | | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | | | | Not | es | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset. | | | | | | Pin functions | Alternate functions | Functions selected throu | gh GPIOx_AFR registers | | | | | Firrurictions | Additional functions | Functions directly selected | ed/enabled through peripheral registers | | | | Table 15. STM32L051x6/8 pin definitions | | | Pin Nu | umber | | | | | | | | | |--------|---------|--------|------------------------|--------|----------|---------------------------------------|----------|---------------|-------|---------------------|--------------------------------------------| | LQFP64 | TFBGA64 | LQFP48 | WLCSP36 <sup>(1)</sup> | LQFP32 | UFQFPN32 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | 1 | B2 | 1 | - | - | - | VDD | S | - | - | - | - | | 2 | A2 | 2 | - | - | - | PC13 | I/O | FT | - | - | RTC_TAMP1/<br>RTC_TS/<br>RTC_OUT/<br>WKUP2 | | 3 | A1 | 3 | A6 | 2 | 2 | PC14-<br>OSC32_IN<br>(PC14) | I/O | FT | - | - | OSC32_IN | | 4 | B1 | 4 | В6 | 3 | 3 | PC15-<br>OSC32_OUT<br>(PC15) | I/O | тс | - | - | OSC32_OUT | Table 15. STM32L051x6/8 pin definitions (continued) | | | Pin N | umber | | | | - | | | is (continued) | | |--------|---------|--------|------------------------|--------|----------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------|-------------------------| | LQFP64 | TFBGA64 | LQFP48 | WLCSP36 <sup>(1)</sup> | LQFP32 | UFQFPN32 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions | Additional<br>functions | | 33 | H8 | 25 | - | - | - | PB12 | I/O | FT | - | SPI2_NSS/I2S2_WS,<br>LPUART1_RTS_DE,<br>EVENTOUT | - | | 34 | G8 | 26 | - | - | - | PB13 | I/O | FTf | - | SPI2_SCK/I2S2_CK,<br>LPUART1_CTS,<br>I2C2_SCL,<br>TIM21_CH1 | - | | 35 | F8 | 27 | - | - | 1 | PB14 | I/O | FTf | - | SPI2_MISO/I<br>2S2_MCK,<br>RTC_OUT,<br>LPUART1_RTS_DE,<br>I2C2_SDA,<br>TIM21_CH2 | - | | 36 | F7 | 28 | - | - | - | PB15 | I/O | FT | - | SPI2_MOSI/I2S2_SD<br>, RTC_REFIN | - | | 37 | F6 | - | - | - | - | PC6 | I/O | FT | 1 | TIM22_CH1 | - | | 38 | E7 | ı | - | - | 1 | PC7 | I/O | FT | ı | TIM22_CH2 | - | | 39 | E8 | - | - | - | - | PC8 | I/O | FT | - | TIM22_ETR | - | | 40 | D8 | - | - | - | - | PC9 | I/O | FT | - | TIM21_ETR | - | | 41 | D7 | 29 | E1 | 18 | 18 | PA8 | I/O | FT | - | MCO, EVENTOUT,<br>USART1_CK | - | | 42 | C7 | 30 | D1 | 19 | 19 | PA9 | I/O | FT | - | MCO, USART1_TX | - | | 43 | C6 | 31 | C1 | 20 | 20 | PA10 | I/O | FT | - | USART1_RX | - | | 44 | C8 | 32 | C2 | 21 | 21 | PA11 | I/O | FT | - | SPI1_MISO,<br>EVENTOUT,<br>USART1_CTS,<br>COMP1_OUT | - | | 45 | В8 | 33 | B1 | 22 | 22 | PA12 | I/O | FT | - | SPI1_MOSI,<br>EVENTOUT,<br>USART1_RTS_DE,<br>COMP2_OUT | - | | 46 | A8 | 34 | A1 | 23 | 23 | PA13 | I/O | FT | - | SWDIO | - | | 47 | D5 | 35 | - | - | - | VSS | S | | - | - | - | Table 23. General operating conditions (continued) | Symbol | Parameter | Conditions | Min | Max | Unit | |--------|--------------------------------------|-------------------------------------|-----|-----|------| | Та | | Maximum power dissipation (range 6) | -40 | 85 | | | | Temperature range | Maximum power dissipation (range 7) | -40 | 105 | | | | | -40 | 125 | °C | | | | Junction temperature range (range 6) | -40 °C ≤T <sub>A</sub> ≤85 ° | -40 | 105 | | | - | Junction temperature range (range 7) | -40 °C ≤T <sub>A</sub> ≤105 °C | -40 | 125 | | | | Junction temperature range (range 3) | -40 °C ≤T <sub>A</sub> ≤125 °C | -40 | 130 | | <sup>1.</sup> It is recommended to power $V_{DD}$ and $V_{DDA}$ from the same source. A maximum difference of 300 mV between $V_{DD}$ and $V_{DDA}$ can be tolerated during power-up and normal operation. <sup>2.</sup> To sustain a voltage higher than $V_{DD}$ +0.3V, the internal pull-up/pull-down resistors must be disabled. <sup>3.</sup> If $T_A$ is lower, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_J$ max (see *Table 22: Thermal characteristics on page 50*). Table 27. Current consumption in Run mode, code with data processing running from Flash | Symbol | Parameter | Co | nditions | f <sub>HCLK</sub> | Тур | Max <sup>(1)</sup> | Unit | |-----------------|-------------------------------------------------------|--------------------------------------------------|----------------------------------------------------|-------------------|-------|--------------------|------| | | | | | 1 MHz | 165 | 230 | | | | | | Range 3, V <sub>CORE</sub> =1.2 V<br>VOS[1:0]=11 | 2 MHz | 290 | 360 | μΑ | | | | | | 4 MHz | 555 | 630 | | | | | f <sub>HSE</sub> = f <sub>HCLK</sub> up to | | 4 MHz | 0.665 | 0.74 | | | I <sub>DD</sub> | | 16 MHz included,<br>$f_{HSE} = f_{HCLK}/2$ above | Range 2, V <sub>CORE</sub> =1.5 V,<br>VOS[1:0]=10, | 8 MHz | 1.3 | 1.4 | mA | | | Supply<br>current in<br>Run mode,<br>code<br>executed | 16 MHz (PLL ON) <sup>(2)</sup> | | 16 MHz | 2.6 | 2.8 | | | | | | Range 1, V <sub>CORE</sub> =1.8 V,<br>VOS[1:0]=01 | 8 MHz | 1.55 | 1.7 | | | (Run<br>from | | | | 16 MHz | 3.1 | 3.4 | | | Flash) | | | | 32 MHz | 6.3 | 6.8 | | | | from Flash | | | 65 kHz | 36.5 | 110 | | | | | MSI clock | Range 3, V <sub>CORE</sub> =1.2 V,<br>VOS[1:0]=11 | 524 kHz | 99.5 | 190 | μΑ | | | | | | 4.2 MHz | 620 | 700 | | | | | HSI clock | Range 2, V <sub>CORE</sub> =1.5 V,<br>VOS[1:0]=10, | 16 MHz | 2.6 | 2.9 | mΛ | | | | | Range 1, V <sub>CORE</sub> =1.8 V,<br>VOS[1:0]=01 | 32 MHz | 6.25 | 7 | - mA | <sup>1.</sup> Guaranteed by characterization results at 125 °C, unless otherwise specified. Table 28. Current consumption in Run mode vs code type, code with data processing running from Flash | Symbol | Parameter | | Conditions | | f <sub>HCLK</sub> | Тур | Unit | |-------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------|-------------------|------|------| | | | | | Dhrystone | | 555 | μΑ | | | | | | CoreMark | | 585 | | | | | | Range 3,<br>V <sub>CORE</sub> =1.2 V, | Fibonacci | 4 MHz | 440 | | | | Supply<br>current in<br>Run mode,<br>code<br>executed<br>from Flash | f <sub>HSE</sub> = f <sub>HCLK</sub> up to<br>16 MHz included,<br>f <sub>HSE</sub> = f <sub>HCLK</sub> /2 above<br>16 MHz (PLL ON) <sup>(1)</sup> | VOS[1:0]=11 | while(1) | | 355 | | | I <sub>DD</sub><br>(Run | | | | while(1), prefetch<br>OFF | | 353 | | | from<br>Flash) | | | | Dhrystone | | 6.3 | | | i iasii) | | TO WIT 12 (T LL ON) | | CoreMark | ] | 6.3 | mA | | | | | Range 1,<br>V <sub>CORE</sub> =1.8 V, | Fibonacci | 32 MHz | 6.55 | | | | | | VOS[1:0]=01 | while(1) | | 5.4 | | | | | | | while(1), prefetch<br>OFF | | 5.2 | | <sup>1.</sup> Oscillator bypassed (HSEBYP = 1 in RCC\_CR register). <sup>2.</sup> Oscillator bypassed (HSEBYP = 1 in RCC\_CR register). IDD (mA) 3.00 2.50 2.00 1.50 1.00 0.50 VDD (V) 0 1.80E+00 2.00E+00 2.20E+00 2.40E+00 2.60E+00 2.80E+00 3.00E+00 3.20E+00 3.40E+00 3.60E+00 Dhrystone 2.1 - 1 WS - 55°C Dhrystone 2.1- 1 WS - 85°C Dhrystone 2.1- 1 WS – 25°C Dhrystone 2.1- 1 WS - 105°C MSv34792V1 Figure 14. $I_{DD}$ vs $V_{DD}$ , at $T_A$ = 25/55/85/105 °C, Run mode, code running from Flash memory, Range 2, HSE, 1WS ## 6.3.5 Wakeup time from low-power mode The wakeup times given in the following table are measured with the MSI or HSI16 RC oscillator. The clock source used to wake up the device depends on the current operating mode: - Sleep mode: the clock source is the clock that was set before entering Sleep mode - Stop mode: the clock source is either the MSI oscillator in the range configured before entering Stop mode, the HSI16 or HSI16/4. - Standby mode: the clock source is the MSI oscillator running at 2.1 MHz All timings are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 23*. Table 39. Low-power mode wakeup timings | Symbol | Parameter | Conditions | Тур | Max | Unit | | |----------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------|-----|-----------------|--| | t <sub>WUSLEEP</sub> | Wakeup from Sleep mode | f <sub>HCLK</sub> = 32 MHz | 7 | 8 | | | | | Wakeup from Low-power sleep mode, | f <sub>HCLK</sub> = 262 kHz<br>Flash memory enabled | 7 | 8 | Number of clock | | | twusleep_lp | f <sub>HCLK</sub> = 262 kHz | f <sub>HCLK</sub> = 262 kHz<br>Flash memory switched OFF | 9 | 10 | cycles | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 4.2 MHz | 5.0 | 8 | | | | | Wakeup from Stop mode, regulator in Run mode | f <sub>HCLK</sub> = f <sub>HSI</sub> = 16 MHz | 4.9 | 7 | | | | | | f <sub>HCLK</sub> = f <sub>HSI</sub> /4 = 4 MHz | 8.0 | 11 | | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 4.2 MHz<br>Voltage range 1 | 5.0 | 8 | | | | | | $f_{HCLK} = f_{MSI} = 4.2 \text{ MHz}$<br>Voltage range 2 | | | | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 4.2 MHz<br>Voltage range 3 | 5.0 | 8 | - | | | | Wakeup from Stop mode, regulator in low-power mode | f <sub>HCLK</sub> = f <sub>MSI</sub> = 2.1 MHz | 7.3 | 13 | | | | t <sub>WUSTOP</sub> | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 1.05 MHz | 13 | 23 | μs | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 524 kHz | 28 | 38 | | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 262 kHz | 51 | 65 | | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 131 kHz | 100 | 120 | | | | | | f <sub>HCLK</sub> = MSI = 65 kHz | 190 | 260 | | | | | | f <sub>HCLK</sub> = f <sub>HSI</sub> = 16 MHz | 4.9 | 7 | | | | | | $f_{HCLK} = f_{HSI}/4 = 4 \text{ MHz}$ | 8.0 | 11 | | | | | | f <sub>HCLK</sub> = f <sub>HSI</sub> = 16 MHz | 4.9 | 7 | | | | | Wakeup from Stop mode, regulator in low-<br>power mode, code running from RAM | $f_{HCLK} = f_{HSI}/4 = 4 \text{ MHz}$ | $K = f_{HSI}/4 = 4 \text{ MHz}$ 7.9 10 | | | | | | | f <sub>HCLK</sub> = f <sub>MSI</sub> = 4.2 MHz | 4.7 | 8 | | | | t | Wakeup from Standby mode, FWU bit = 1 | f <sub>HCLK</sub> = MSI = 2.1 MHz | 65 | 130 | μs | | | twustdby | Wakeup from Standby mode, FWU bit = 0 | f <sub>HCLK</sub> = MSI = 2.1 MHz | 2.2 | 3 | ms | | #### 6.3.7 Internal clock source characteristics The parameters given in *Table 44* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 23*. ## High-speed internal 16 MHz (HSI16) RC oscillator Table 44. 16 MHz HSI16 oscillator characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------|-------------------|------|------------------|------| | f <sub>HSI16</sub> | Frequency | V <sub>DD</sub> = 3.0 V | - | 16 | - | MHz | | TRIM <sup>(1)(2)</sup> | HSI16 user- | Trimming code is not a multiple of 16 | - | ±0.4 | 0.7 | % | | TRIM` '` ' | trimmed resolution | Trimming code is a multiple of 16 | - | - | ±1.5 | % | | | | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = 25 °C | -1 <sup>(3)</sup> | - | 1 <sup>(3)</sup> | % | | | Accuracy of the factory-calibrated HSI16 oscillator | $V_{DDA}$ = 3.0 V, $T_{A}$ = 0 to 55 °C | -1.5 | - | 1.5 | % | | ۸۵۵ | | $V_{DDA}$ = 3.0 V, $T_{A}$ = -10 to 70 °C | -2 | - | 2 | % | | ACC <sub>HSI16</sub> | | $V_{DDA}$ = 3.0 V, $T_{A}$ = -10 to 85 °C | -2.5 | - | 2 | % | | | | $V_{DDA}$ = 3.0 V, $T_{A}$ = -10 to 105 °C | -4 | - | 2 | % | | | | V <sub>DDA</sub> = 1.65 V to 3.6 V<br>T <sub>A</sub> = -40 to 125 °C | -5.45 | - | 3.25 | % | | t <sub>SU(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator startup time | - | - | 3.7 | 6 | μs | | I <sub>DD(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator power consumption | - | ı | 100 | 140 | μΑ | <sup>1.</sup> The trimming step differs depending on the trimming code. It is usually negative on the codes which are multiples of 16 (0x00, 0x10, 0x20, 0x30...0xE0). - 2. Guaranteed by characterization results. - 3. Guaranteed by test in production. Figure 23. HSI16 minimum and maximum value versus temperature ## Equation 1: R<sub>AIN</sub> max formula $$R_{AIN} < \frac{T_{S}}{f_{ADC} \times C_{ADC} \times ln(2^{N+2})} - R_{ADC}$$ The simplified formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). Table 61. R<sub>AIN</sub> max for f<sub>ADC</sub> = 16 MHz<sup>(1)</sup> | | | R <sub>AIN</sub> max for fast channels (kΩ) | R <sub>AIN</sub> max for standard channels (kΩ) | | | | | | | | |------------------------------------|------------------------|---------------------------------------------|-------------------------------------------------|-------------------------|-------------------------|-------------------------|--------------------------|------------------------------------------------------------|-----------------------------------------------------------|--| | T <sub>s</sub> t <sub>S</sub> (μs) | t <sub>S</sub><br>(µs) | | V <sub>DD</sub> > 2.7 V | V <sub>DD</sub> > 2.4 V | V <sub>DD</sub> > 2.0 V | V <sub>DD</sub> > 1.8 V | V <sub>DD</sub> > 1.75 V | V <sub>DD</sub> > 1.65 V<br>and<br>T <sub>A</sub> > -10 °C | V <sub>DD</sub> > 1.65 V<br>and<br>T <sub>A</sub> > 25 °C | | | 1.5 | 0.09 | 0.5 | < 0.1 | NA | NA | NA | NA | NA | NA | | | 3.5 | 0.22 | 1 | 0.2 | < 0.1 | NA | NA | NA | NA | NA | | | 7.5 | 0.47 | 2.5 | 1.7 | 1.5 | < 0.1 | NA | NA | NA | NA | | | 12.5 | 0.78 | 4 | 3.2 | 3 | 1 | NA | NA | NA | NA | | | 19.5 | 1.22 | 6.5 | 5.7 | 5.5 | 3.5 | NA | NA | NA | < 0.1 | | | 39.5 | 2.47 | 13 | 12.2 | 12 | 10 | NA | NA | NA | 5 | | | 79.5 | 4.97 | 27 | 26.2 | 26 | 24 | < 0.1 | NA | NA | 19 | | | 160.5 | 10.03 | 50 | 49.2 | 49 | 47 | 32 | < 0.1 | < 0.1 | 42 | | <sup>1.</sup> Guaranteed by design. Table 62. ADC accuracy<sup>(1)(2)(3)</sup> | Symbol | Parameter Conditions | | Min | Тур | Max | Unit | |--------|------------------------------------------------------------------------------------|--------------------------------------------------------|------|------|-----|------| | ET | Total unadjusted error | | - | 2 | 4 | | | EO | Offset error | Offset error | | 1 | 2.5 | | | EG | Gain error | | - | 1 | 2 | LSB | | EL | Integral linearity error | | - | 1.5 | 2.5 | | | ED | Differential linearity error | ifferential linearity error | | 1 | 1.5 | | | | Effective number of bits | 1.65 V < V <sub>DDA</sub> = V <sub>RFF+</sub> < 3.6 V, | 10.2 | 11 | | bits | | ENOB | Effective number of bits (16-bit mode oversampling with ratio =256) <sup>(4)</sup> | range 1/2/3 | 11.3 | 12.1 | - | | | SINAD | Signal-to-noise distortion | | 63 | 69 | - | | | | Signal-to-noise ratio | | 63 | 69 | - | | | SNR | Signal-to-noise ratio (16-bit mode oversampling with ratio =256) <sup>(4)</sup> | | | 76 | - | dB | | THD | Total harmonic distortion | | - | -85 | -73 | | The analog spike filter is compliant with I<sup>2</sup>C timings requirements only for the following voltage ranges: - Fast mode Plus: 2.7 V ≤V<sub>DD</sub> ≤3.6 V and voltage scaling Range 1 - Fast mode: - 2 V ≤V<sub>DD</sub> ≤3.6 V and voltage scaling Range 1 or Range 2. - V<sub>DD</sub> < 2 V, voltage scaling Range 1 or Range 2, C<sub>load</sub> < 200 pF. In other ranges, the analog filter should be disabled. The digital filter can be used instead. Note: In Standard mode, no spike filter is required. Table 68. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|------------|-------------------|--------------------|------| | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | Range 1 | | 260 <sup>(3)</sup> | ns | | | | Range 2 | 50 <sup>(2)</sup> | - | | | | | Range 3 | | - | | - 1. Guaranteed by characterization results. - 2. Spikes with widths below $t_{\text{AF}(\text{min})}$ are filtered. - 3. Spikes with widths above $t_{AF(max)}$ are not filtered #### **USART/LPUART** characteristics The parameters given in the following table are guaranteed by design. Table 69. USART/LPUART characteristics | Symbol | Parameter Conditions | | Тур | Max | Unit | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|------|------| | | Wakeup time needed to calculate the maximum USART/LPUART baudrate allowing to wake up from Stop mode when the USART/LPUART is clocked by HSI | Stop mode with main regulator in Run mode, Range 2 or 3 | - | 8.7 | μs | | t <sub>WUUSART</sub> | | Stop mode with main regulator in Run mode, Range 1 | - | 8.1 | | | | | Stop mode with main regulator in low-power mode, Range 2 or 3 | - | 12 | | | | | Stop mode with main regulator in low-power mode, Range 1 | - | 11.4 | | #### **Device marking for LQFP64** The following figure gives an example of topside marking versus pin 1 position identifier location. Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below. Figure 39. LQFP64 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. #### **Device marking for TFBGA64** The following figure gives an example of topside marking versus ball A 1 position identifier location. Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below. Figure 42. TFBGA64 marking example (package top view) 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. ## 7.4 Standard WLCSP36 package information Figure 46. Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale package outline - 1. Drawing is not to scale. - 2. b dimensions is measured at the maximum bump diameter parallel to primary datum ${\sf Z}$ Table 78. Standard WLCSP36 - 2.61 x 2.88 mm, 0.4 mm pitch wafer level chip scale mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | |--------|-------------|----------------------|------|-----------------------|-------|-------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | Α | - | - | 0.59 | - | - | 0.023 | | | A1 | - | 0.18 | - | - | 0.007 | - | | | A2 | - | 0.38 | - | - | 0.015 | - | | | A3 | - | 0.025 <sup>(2)</sup> | - | - | 0.001 | - | | | b | 0.22 | 0.25 | 0.28 | 0.009 | 0.010 | 0.011 | | | D | 2.59 | 2.61 | 2.63 | 0.102 | 0.103 | 0.104 | | | Е | 2.86 | 2.88 | 2.90 | 0.112 | 0.113 | 0.114 | | | е | - | 0.40 | - | - | 0.016 | - | | | e1 | - | 2.00 | - | - | 0.079 | - | | | e2 | - | 2.00 | - | - | 0.079 | - | | Table 83. UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | |--------|-------------|-------|-------|-----------------------|--------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | Α | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | | A3 | - | 0.152 | - | - | 0.0060 | - | | | b | 0.180 | 0.230 | 0.280 | 0.0071 | 0.0091 | 0.0110 | | | D | 4.900 | 5.000 | 5.100 | 0.1929 | 0.1969 | 0.2008 | | | D1 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 | | | D2 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 | | | E | 4.900 | 5.000 | 5.100 | 0.1929 | 0.1969 | 0.2008 | | | E1 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 | | | E2 | 3.400 | 3.500 | 3.600 | 0.1339 | 0.1378 | 0.1417 | | | е | - | 0.500 | - | - | 0.0197 | - | | | L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 | | | ddd | - | - | 0.080 | - | - | 0.0031 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 55. UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat recommended footprint 1. Dimensions are expressed in millimeters. Figure 57. Thermal resistance ## 7.8.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org. #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved