



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | C251                                                                       |
| Core Size                  | 8/16-Bit                                                                   |
| Speed                      | 24MHz                                                                      |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, Microwire, SPI, UART/USART                      |
| Peripherals                | POR, PWM, WDT                                                              |
| Number of I/O              | 32                                                                         |
| Program Memory Size        | 32KB (32K x 8)                                                             |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | <u>.</u>                                                                   |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                                |
| Data Converters            |                                                                            |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Through Hole                                                               |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                   |
| Supplier Device Package    | 40-PDIL                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/tsc87251g2d-24ia |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong









| Table 2 | Product Name | Signal Description | (Continued) |
|---------|--------------|--------------------|-------------|
|---------|--------------|--------------------|-------------|

|                | 2. Product Name Signal Description (Continued) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                       |  |
|----------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|
| Signal<br>Name | Туре                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Alternate<br>Function |  |
| NMI            | I                                              | Non Maskable Interrupt<br>Holding this pin high for 24 oscillator periods triggers an interrupt.<br>When using the Product Name as a pin-for-pin replacement for a 8xC51<br>product, NMI can be unconnected without loss of compatibility or power<br>consumption increase (on-chip pull-down).<br>Not available on DIP package.                                                                                                                                                                                                               | -                     |  |
| P0.0:7         | I/O                                            | <b>Port 0</b><br>P0 is an 8-bit open-drain bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high impedance inputs. To avoid any paraitic current consumption, Floating P0 inputs must be polarized to $V_{DD}$ or $V_{SS}$ .                                                                                                                                                                                                                                                                          | AD7:0                 |  |
| P1.0:7         | I/O                                            | <b>Port 1</b><br>P1 is an 8-bit bidirectional I/O port with internal pull-ups. P1 provides interrupt capability for a keyboard interface.                                                                                                                                                                                                                                                                                                                                                                                                      | _                     |  |
| P2.0:7         | I/O                                            | Port 2<br>P2 is an 8-bit bidirectional I/O port with internal pull-ups.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | A15:8                 |  |
| P3.0:7         | I/O                                            | <b>Port 3</b><br>P3 is an 8-bit bidirectional I/O port with internal pull-ups.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _                     |  |
| PROG#          | I                                              | <b>Programming Pulse input</b><br>The programming pulse is applied to this input for programming the on-chip<br>EPROM/OTPROM.                                                                                                                                                                                                                                                                                                                                                                                                                  | Ι                     |  |
| PSEN#          | 0                                              | Program Store Enable/Read signal output<br>PSEN# is asserted for a memory address range that depends on bits RD0<br>and RD1 in UCONFIG0 byte (see ).                                                                                                                                                                                                                                                                                                                                                                                           | _                     |  |
| RD#            | 0                                              | Read or 17 <sup>th</sup> Address Bit (A16)<br>Read signal output to external data memory depending on the values of<br>bits RD0 and RD1 in UCONFIG0 byte (see Table 13, Page 20).                                                                                                                                                                                                                                                                                                                                                              | P3.7                  |  |
| RST            | I                                              | <b>Reset input to the chip</b><br>Holding this pin high for 64 oscillator periods while the oscillator is running<br>resets the device. The Port pins are driven to their reset conditions when a<br>voltage greater than $V_{IH1}$ is applied, whether or not the oscillator is running.<br>This pin has an internal pull-down resistor which allows the device to be<br>reset by connecting a capacitor between this pin and VDD.<br>Asserting RST when the chip is in Idle mode or Power-Down mode returns<br>the chip to normal operation. | _                     |  |
| RXD            | I/O                                            | <b>Receive Serial Data</b><br>RXD sends and receives data in serial I/O mode 0 and receives data in<br>serial I/O modes 1, 2 and 3.                                                                                                                                                                                                                                                                                                                                                                                                            | P3.0                  |  |
| SCL            | I/O                                            | TWI Serial Clock<br>When TWI controller is in master mode, SCL outputs the serial clock to<br>slave peripherals. When TWI controller is in slave mode, SCL receives<br>clock from the master controller.                                                                                                                                                                                                                                                                                                                                       | P1.6                  |  |
| SCK            | I/O                                            | <b>SPI Serial Clock</b><br>When SPI is in master mode, SCK outputs clock to the slave peripheral.<br>When SPI is in slave mode, SCK receives clock from the master controller.                                                                                                                                                                                                                                                                                                                                                                 | P1.6                  |  |
| SDA            | I/O                                            | TWI Serial Data<br>SDA is the bidirectional TWI data line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | P1.7                  |  |
| SS#            | I                                              | SPI Slave Select Input<br>When in Slave mode, SS# enables the slave mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P1.4                  |  |

| Table 2.         Product Name Signal Description (Continued) |      |                                                                                                                                                                                                                                                                                                                                                   |                       |
|--------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| Signal<br>Name                                               | Туре | Description                                                                                                                                                                                                                                                                                                                                       | Alternate<br>Function |
| T1:0                                                         | I/O  | <b>Timer 1:0 External Clock Inputs</b><br>When timer 1:0 operates as a counter, a falling edge on the T1:0 pin increments the count.                                                                                                                                                                                                              | -                     |
| T2                                                           | I/O  | <b>Timer 2 Clock Input/Output</b><br>For the timer 2 capture mode, T2 is the external clock input. For the Timer 2 clock-out mode, T2 is the clock output.                                                                                                                                                                                        | P1.0                  |
| T2EX                                                         | I    | <b>Timer 2 External Input</b><br>In timer 2 capture mode, a falling edge initiates a capture of the timer 2<br>registers. In auto-reload mode, a falling edge causes the timer 2 register to<br>be reloaded. In the up-down counter mode, this signal determines the<br>count direction: 1 = up, 0 = down.                                        | P1.1                  |
| тхр                                                          | 0    | <b>Transmit Serial Data</b><br>TXD outputs the shift clock in serial I/O mode 0 and transmits data in serial<br>I/O modes 1, 2 and 3.                                                                                                                                                                                                             | P3.1                  |
| VDD                                                          | PWR  | <b>Digital Supply Voltage</b><br>Connect this pin to +5V or +3V supply voltage.                                                                                                                                                                                                                                                                   | -                     |
| VPP                                                          | I    | <b>Programming Supply Voltage</b><br>The programming supply voltage is applied to this input for programming<br>the on-chip EPROM/OTPROM.                                                                                                                                                                                                         | -                     |
| VSS                                                          | GND  | Circuit Ground<br>Connect this pin to ground.                                                                                                                                                                                                                                                                                                     | -                     |
| VSS1                                                         | GND  | Secondary Ground 1<br>This ground is provided to reduce ground bounce and improve power<br>supply bypassing. Connection of this pin to ground is recommended.<br>However, when using the TSC80251G2D as a pin-for-pin replacement for a<br>8xC51 product, VSS1 can be unconnected without loss of compatibility.<br>Not available on DIP package. | Ι                     |
| VSS2                                                         | GND  | Secondary Ground 2<br>This ground is provided to reduce ground bounce and improve power<br>supply bypassing. Connection of this pin to ground is recommended.<br>However, when using the TSC80251G2D as a pin-for-pin replacement for a<br>8xC51 product, VSS2 can be unconnected without loss of compatibility.<br>Not available on DIP package. | _                     |
| WAIT#                                                        | I    | <b>Real-time Synchronous Wait States Input</b><br>The real-time WAIT# input is enabled by setting RTWE bit in WCON<br>(S:A7h). During bus cycles, the external memory system can signal<br>'system ready' to the microcontroller in real time by controlling the WAIT#<br>input signal.                                                           | P1.6                  |
| WCLK                                                         | 0    | Wait Clock Output<br>The real-time WCLK output is enabled by setting RTWCE bit in WCON<br>(S:A7h). When enabled, the WCLK output produces a square wave signal<br>with a period of one half the oscillator frequency.                                                                                                                             | P1.7                  |
| WR#                                                          | 0    | <b>Write</b><br>Write signal output to external memory.                                                                                                                                                                                                                                                                                           | P3.6                  |
| XTAL1                                                        | I    | Input to the on-chip inverting oscillator amplifier<br>To use the internal oscillator, a crystal/resonator circuit is connected to this<br>pin. If an external oscillator is used, its output is connected to this pin.<br>XTAL1 is the clock source for internal timing.                                                                         | -                     |

 Table 2.
 Product Name Signal Description (Continued)



### **Address Spaces**

The TSC80251G2D derivatives implement four different address spaces:

- On-chip ROM program/code memory (not present in ROMless devices)
- On-chip RAM data memory
- Special Function Registers (SFRs)
- Configuration array

#### **Program/Code Memory** The TSC83251G2D and TSC87251G2D implement 32 KB of on-chip program/code memory. Figure 4 shows the split of the internal and external program/code memory spaces. If EA# is tied to a high level, the 32-Kbyte on-chip program memory is mapped in the lower part of segment FF: where the C251 core jumps after reset. The rest of the program/code memory space is mapped to the external memory. If EA# is tied to a low level, the internal program/code memory is not used and all the accesses are directed to the external memory.

The TSC83251G2D products provide the internal program/code memory in a masked ROM memory while the TSC87251G2D products provide it in an EPROM memory. For the TSC80251G2D products, there is no internal program/code memory and EA# must be tied to a low level.





Note:

Special care should be taken when the Program Counter (PC) increments:

If the program executes exclusively from on-chip code memory (not from external memory), beware of executing code from the upper eight bytes of the on-chip ROM (FF:7FF8h-FF:7FFh). Because of its pipeline capability, the TSC80251G2D derivative may attempt to prefetch code from external memory (at an address above FF:7FFFh) and thereby disrupt I/O Ports 0 and 2. Fetching code constants from these 8 bytes does not affect Ports 0 and 2.

When PC reaches the end of segment FF:, it loops to the reset address FF:0000h (for



## Table 7. System Management SFRs

| Mnemonic | Name             |
|----------|------------------|
| PCON     | Power Control    |
| POWM     | Power Management |

| Mnemonic | Name                                        |
|----------|---------------------------------------------|
| CKRL     | Clock Reload                                |
| WCON     | Synchronous Real-Time Wait State<br>Control |

## Table 8. Interrupt SFRs

| Mnemonic | Name                              |
|----------|-----------------------------------|
| IE0      | Interrupt Enable Control 0        |
| IE1      | Interrupt Enable Control 1        |
| IPH0     | Interrupt Priority Control High 0 |

| Table 9. Keyb | oard Interface | SFRs |
|---------------|----------------|------|
|---------------|----------------|------|

| Mnemonic | Name                          |
|----------|-------------------------------|
| P1IE     | Port 1 Input Interrupt Enable |
| P1F      | Port 1 Flag                   |

| IPH1 | Interrupt Priority Control High 1 |
|------|-----------------------------------|
| IPL1 | Interrupt Priority Control Low 1  |
|      |                                   |
|      |                                   |

Interrupt Priority Control Low 0

Mnemonic Name

IPL0

| Mnemonic | Name                   |
|----------|------------------------|
| P1LS     | Port 1 Level Selection |



### **Configuration Bytes**

The TSC80251G2D derivatives provide user design flexibility by configuring certain operating features at device reset. These features fall into the following categories:

- external memory interface (Page mode, address bits, programmed wait states and the address range for RD#, WR#, and PSEN#)
- source mode/binary mode opcodes
- selection of bytes stored on the stack by an interrupt
- mapping of the upper portion of on-chip code memory to region 00:

Two user configuration bytes UCONFIG0 (see Table 11) and UCONFIG1 (see Table 12) provide the information.

When EA# is tied to a low level, the configuration bytes are fetched from the external address space. The TSC80251G2D derivatives reserve the top eight bytes of the memory address space (FF:FFF8h-FF:FFFh) for an external 8-byte configuration array. Only two bytes are actually used: UCONFIG0 at FF:FFF8h and UCONFIG1 at FF:FFF9h.

For the mask ROM devices, configuration information is stored in on-chip memory (see ROM Verifying). When EA# is tied to a high level, the configuration information is retrieved from the on-chip memory instead of the external address space and there is no restriction in the usage of the external memory.





| <dest>,<br/>Mnemonic <src><sup>(2)</sup></src></dest> |                  |                                                         | Binary Mode |                  | Source Mode |                  |
|-------------------------------------------------------|------------------|---------------------------------------------------------|-------------|------------------|-------------|------------------|
|                                                       |                  | Comments                                                | Bytes       | States           | Bytes       | States           |
|                                                       | Rmd, Rms         | Register with register                                  | 3           | 2                | 2           | 1                |
|                                                       | WRjd,<br>WRjs    | Word register with word register                        | 3           | 3                | 2           | 2                |
| DRkd,<br>DRks                                         | ,                | Dword register with dword register                      | 3           | 5                | 2           | 4                |
|                                                       | Rm, #data        | Register with immediate data                            | 4           | 3                | 3           | 2                |
| СМР                                                   | WRj,<br>#data16  | Word register with immediate 16-bit data                | 5           | 4                | 4           | 3                |
|                                                       | DRk,<br>#0data16 | Dword register with zero-extended 16-bit immediate data | 5           | 6                | 4           | 5                |
|                                                       | DRk,<br>#1data16 | Dword register with one-extended 16-bit immediate data  | 5           | 6                | 4           | 5                |
|                                                       | Rm, dir8         | Direct address (on-chip RAM or SFR) with byte register  | 4           | 3 <sup>(1)</sup> | 3           | 2 <sup>(1)</sup> |
|                                                       | WRj, dir8        | Direct address (on-chip RAM or SFR) with word register  | 4           | 4                | 3           | 3                |
|                                                       | Rm, dir16        | Direct address (64K) with byte register                 | 5           | 3 <sup>(2)</sup> | 4           | 2 <sup>(2)</sup> |
|                                                       | WRj, dir16       | Direct address (64K) with word register                 | 5           | 4 <sup>(3)</sup> | 4           | 3 <sup>(3)</sup> |
|                                                       | Rm, at WRj       | Indirect address (64K) with byte register               | 4           | 3 <sup>(2)</sup> | 3           | 2 <sup>(2)</sup> |
|                                                       | Rm, at DRk       | Indirect address (16M) with byte register               | 4           | 4 <sup>(2)</sup> | 3           | 3(2)             |

### Table 22. Summary of Compare Instructions

Notes: 1. If this instruction addresses an I/O Port (Px, x = 0-3), add 1 to the number of states. Add 2 if it addresses a Peripheral SFR.

- 2. If this instruction addresses external memory location, add N+2 to the number of states (N: number of wait states).
- 3. If this instruction addresses external memory location, add 2(N+2) to the number of states (N: number of wait states).



| Table 29. | Summar | of Conditional Jump Instructions ( | (1/2) |
|-----------|--------|------------------------------------|-------|
|-----------|--------|------------------------------------|-------|

|          | onal on statu<br>HEN (PC) ←                  | sJcc rel(PC) $\leftarrow$ (PC) + size (instr);<br>- (PC) + rel |             |                    |             |                    |
|----------|----------------------------------------------|----------------------------------------------------------------|-------------|--------------------|-------------|--------------------|
|          |                                              |                                                                | Binary Mode |                    | Source Mode |                    |
| Mnemonic | <dest>,<br/><src><sup>(1)</sup></src></dest> | Comments                                                       | Bytes       | States             | Bytes       | States             |
| JC       | rel                                          | Jump if carry                                                  | 2           | 1/4 <sup>(3)</sup> | 2           | 1/4 <sup>(3)</sup> |
| JNC      | rel                                          | Jump if not carry                                              | 2           | 1/4 <sup>(3)</sup> | 2           | 1/4 <sup>(3)</sup> |
| JE       | rel                                          | Jump if equal                                                  | 3           | 2/5 <sup>(3)</sup> | 2           | 1/4 <sup>(3)</sup> |
| JNE      | rel                                          | Jump if not equal                                              | 3           | 2/5 <sup>(3)</sup> | 2           | 1/4 <sup>(3)</sup> |
| JG       | rel                                          | Jump if greater than                                           | 3           | 2/5 <sup>(3)</sup> | 2           | 1/4 <sup>(3)</sup> |
| JLE      | rel                                          | Jump if less than, or equal                                    | 3           | 2/5 <sup>(3)</sup> | 2           | 1/4 <sup>(3)</sup> |
| JSL      | rel                                          | Jump if less than (signed)                                     | 3           | 2/5 <sup>(3)</sup> | 2           | 1/4 <sup>(3)</sup> |
| JSLE     | rel                                          | Jump if less than, or equal (signed)                           | 3           | 2/5 <sup>(3)</sup> | 2           | 1/4 <sup>(3)</sup> |
| JSG      | rel                                          | Jump if greater than (signed)                                  | 3           | 2/5 <sup>(3)</sup> | 2           | 1/4 <sup>(3)</sup> |
| JSGE     | rel                                          | Jump if greater than or equal (signed)                         | 3           | 2/5 <sup>(3)</sup> | 2           | 1/4 <sup>(3)</sup> |

Notes: 1. A shaded cell denotes an instruction in the C51 Architecture.

2. States are given as jump not-taken/taken.

3. In internal execution only, add 1 to the number of states of the 'jump taken' if the destination address is internal and odd.

#### Lock Bit System

The TSC87251G2D products implement 3 levels of security for User's program as described in Table 33. The TSC83251G2D products implement only the first level of security.

Level 0 is the level of an erased part and does not enable any security features.

Level 1 locks the programming of the User's internal Code Memory, the Configuration Bytes and the Encryption Array.

Level 2 locks the verifying of the User's internal Code Memory. It is always possible to verify the Configuration Bytes and the Lock Bits. It is not possible to verify the Encryption Array.

Level 3 locks the external execution.

| Level | Lock bits<br>LB[2:0] | Internal<br>Execution | External<br>Execution | Verification          | Programming | External<br>PROM read<br>(MOVC) |
|-------|----------------------|-----------------------|-----------------------|-----------------------|-------------|---------------------------------|
| 0     | 000                  | Enable                | Enable                | Enable <sup>(1)</sup> | Enable      | Enable <sup>(2)</sup>           |
| 1     | 001                  | Enable                | Enable                | Enable <sup>(1)</sup> | Disable     | Disable                         |
| 2     | 01x <sup>(3)</sup>   | Enable                | Enable                | Disable               | Disable     | Disable                         |
| 3     | 1xx <sup>(3)</sup>   | Enable                | Disable               | Disable               | Disable     | Disable                         |

Table 33. Lock Bits Programming

Notes: 1. Returns encrypted data if Encryption Array is programmed.

2. Returns non encrypted data.

3. x means don't care. Level 2 always enables level 1, and level 3 always enables levels 1 and 2.

The security level may be verified according to Table 34.

#### Table 34. Lock Bits Verifying

| Level | Lock bits Data <sup>(1)</sup> |
|-------|-------------------------------|
| 0     | xxxxx000                      |
| 1     | xxxxx001                      |
| 2     | xxxxx01x                      |
| 3     | xxxxx1xx                      |

Note: 1. x means don't care.

#### **Encryption Array**

The TSC83251G2D and TSC87251G2D products include a 128-byte Encryption Array located in non-volatile memory outside the memory address space. During verification of the on-chip code memory, the seven low-order address bits also address the Encryption Array. As the byte of the code memory is read, it is exclusive-NOR'ed (XNOR) with the key byte from the Encryption Array. If the Encryption Array is not programmed (still all 1s), the user program code is placed on the data bus in its original, unencrypted form. If the Encryption Array is programmed with key bytes, the user program code is encrypted and cannot be used without knowledge of the key byte sequence.



• PSEN# and the other control signals have to be released to complete a sequence of programming operations or a sequence of programming and verifying operations.



 Table 36.
 Programming Modes

| ROM Area <sup>(1)</sup> | RST | EA#/VPP         | PSEN<br># | ALE/PROG# <sup>(2)</sup> | P0  | P2   | P1(MSB) P3(LSB)                                 |
|-------------------------|-----|-----------------|-----------|--------------------------|-----|------|-------------------------------------------------|
| On-chip Code<br>Memory  | 1   | V <sub>PP</sub> | 0         | 1 Pulse                  | 68h | Data | 16-bit Address<br>0000h-7FFFh (32<br>kilobytes) |
| Configuration<br>Bytes  | 1   | V <sub>PP</sub> | 0         | 1 Pulse                  | 69h | Data | CONFIG0: FFF8h<br>CONFIG1: FFF9h                |
| Lock Bits               | 1   | V <sub>PP</sub> | 0         | 1 Pulse                  | 6Bh | х    | LB0: 0001h<br>LB1: 0002h<br>LB2: 0003h          |
| Encryption Array        | 1   | V <sub>PP</sub> | 0         | 1 Pulse                  | 6Ch | Data | 0000h-007Fh                                     |

Notes: 1. Signature Bytes are not user-programmable.

2. The ALE/PROG# pulse waveform is shown in Figure 23 page 59.

## **Verify Algorithm**

Figure 7 shows the hardware setup needed to verify the TSC87251G2D EPROM/OTPROM or TSC83251G2D ROM areas:

- The chip has to be put under reset and maintained in this state until the completion of the verifying sequence.
- PSEN# and the other control signals (ALE and Port 0) have to be set to a high level.
- Then PSEN# has to be to forced to a low level after two clock cycles or more and it
  has to be maintained in this state until the completion of the verifying sequence (see
  below).
- The voltage on the EA# pin must be set to V<sub>DD</sub> and ALE must be set to a high level.
- The Verifying Mode is selected according to the code applied on Port 0. It has to be applied until the completion of this verifying operation.
- The verifying address is applied on Ports 1 and 3 which are respectively the MSB and the LSB of the address.



|                                  |                                            | 12  | MHz | 16 I | MHz |                      |
|----------------------------------|--------------------------------------------|-----|-----|------|-----|----------------------|
| Symbol                           | Parameter                                  | Min | Max | Min  | Max | Unit                 |
| T <sub>osc</sub>                 | 1/F <sub>osc</sub>                         | 83  |     | 62   |     | ns                   |
| T <sub>LHLL</sub>                | ALE Pulse Width                            | 72  |     | 52   |     | ns <sup>(2)</sup>    |
| T <sub>AVLL</sub>                | Address Valid to ALE Low                   | 71  |     | 51   |     | ns <sup>(2)</sup>    |
| T <sub>LLAX</sub>                | Address hold after ALE Low                 | 14  |     | 6    |     | ns                   |
| T <sub>RLRH</sub> <sup>(1)</sup> | RD#/PSEN# Pulse Width                      | 163 |     | 121  |     | ns <sup>(3)</sup>    |
| T <sub>WLWH</sub>                | WR# Pulse Width                            | 165 |     | 124  |     | ns <sup>(3)</sup>    |
| T <sub>LLRL</sub> <sup>(1)</sup> | ALE Low to RD#/PSEN# Low                   | 17  |     | 11   |     | ns                   |
| T <sub>LHAX</sub>                | ALE High to Address Hold                   | 90  |     | 57   |     | ns <sup>(2)</sup>    |
| T <sub>RLDV</sub> <sup>(1)</sup> | RD#/PSEN# Low to Valid Data                |     | 133 |      | 92  | ns <sup>(3)</sup>    |
| T <sub>RHDX</sub> <sup>(1)</sup> | Data Hold After RD#/PSEN# High             | 0   |     | 0    |     | ns                   |
| T <sub>RHAX</sub> <sup>(1)</sup> | Address Hold After RD#/PSEN# High          | 0   |     | 0    |     | ns                   |
| T <sub>RLAZ</sub> <sup>(1)</sup> | RD#/PSEN# Low to Address Float             |     | 0   |      | 0   | ns                   |
| T <sub>RHDZ1</sub>               | Instruction Float After RD#/PSEN# High     |     | 59  |      | 48  | ns                   |
| T <sub>RHDZ2</sub>               | Data Float After RD#/PSEN# High            |     | 225 |      | 175 | ns                   |
| T <sub>RHLH1</sub>               | RD#/PSEN# high to ALE High (Instruction)   | 60  |     | 47   |     | ns                   |
| T <sub>RHLH2</sub>               | RD#/PSEN# high to ALE High (Data)          | 226 |     | 172  |     | ns                   |
| T <sub>WHLH</sub>                | WR# High to ALE High                       | 226 |     | 172  |     | ns                   |
| T <sub>AVDV1</sub>               | Address (P0) Valid to Valid Data In        |     | 289 |      | 160 | ns <sup>(2)(3)</sup> |
| T <sub>AVDV2</sub>               | Address (P2) Valid to Valid Data In        |     | 296 |      | 211 | ns <sup>(2)(3)</sup> |
| T <sub>AVDV3</sub>               | Address (P0) Valid to Valid Instruction In |     | 144 |      | 98  | ns <sup>(3)</sup>    |
| T <sub>AXDX</sub>                | Data Hold after Address Hold               | 0   |     | 0    |     | ns                   |
| T <sub>AVRL</sub> <sup>(1)</sup> | Address Valid to RD# Low                   | 111 |     | 64   |     | ns <sup>(2)</sup>    |
| T <sub>AVWL1</sub>               | Address (P0) Valid to WR# Low              | 111 |     | 64   |     | ns <sup>(2)</sup>    |
| T <sub>AVWL2</sub>               | Address (P2) Valid to WR# Low              | 158 |     | 116  |     | ns <sup>(2)</sup>    |
| T <sub>WHQX</sub>                | Data Hold after WR# High                   | 82  |     | 66   |     | ns                   |
| T <sub>QVWH</sub>                | Data Valid to WR# High                     | 135 |     | 103  |     | ns <sup>(3)</sup>    |
| T <sub>WHAX</sub>                | WR# High to Address Hold                   | 168 |     | 125  |     | ns                   |

Table 40. Bus Cycles AC Timings;  $V_{DD}$  = 2.7 to 5.5 V,  $T_A$  = -40 to 85°C

Notes: 1. Specification for PSEN# are identical to those for RD#.

2. If a wait state is added by extending ALE, add  $2 \cdot T_{OSC}$ . 3. If wait states are added by extending RD#/PSEN#/WR#, add  $2N \cdot T_{OSC}$  (N = 1..3).





### AC Characteristics - Real-Time Asynchronous Wait State

#### **Definition of Symbols**

**Table 43.** Real-Time Asynchronous Wait Timing Symbol Definitions

| Signals |               |  |
|---------|---------------|--|
| S       | PSEN#/RD#/WR# |  |
| Y       | AWAIT#        |  |

| Conditions |                 |  |
|------------|-----------------|--|
| L          | Low             |  |
| V          | Valid           |  |
| х          | No Longer Valid |  |

#### Timings

**Table 44.** Real-Time Asynchronous Wait AC Timings;  $V_{DD}$  = 2.7 to 5.5 V,  $T_A$  = -40 to 85°C

| Symbol            | Parameter                         | Min                          | Мах                   | Unit              |
|-------------------|-----------------------------------|------------------------------|-----------------------|-------------------|
| T <sub>SLYV</sub> | PSEN#/RD#/WR# Low to Wait Set-up  |                              | T <sub>OSC</sub> - 10 | ns                |
| T <sub>SLYX</sub> | Wait Hold after PSEN#/RD#/WR# Low | (2N-1)·T <sub>OSC</sub> + 10 |                       | ns <sup>(1)</sup> |

Note: 1. N is the number of wait states added (N $\geq$  1).

Waveforms

#### Figure 16. Real-time Asynchronous Wait State Timings



## AC Characteristics - Serial Port in Shift Register Mode

**Definition of Symbols** 

#### Table 45. Serial Port Timing Symbol Definitions

| Signals |          |  |  |  |
|---------|----------|--|--|--|
| D       | Data In  |  |  |  |
| Q       | Data Out |  |  |  |
| Х       | Clock    |  |  |  |

|   | Conditions      |  |  |  |  |
|---|-----------------|--|--|--|--|
| Н | High            |  |  |  |  |
| L | Low             |  |  |  |  |
| V | Valid           |  |  |  |  |
| Х | No Longer Valid |  |  |  |  |



#### Timings

## **Table 49.** SPI Interface AC Timing; $V_{DD}$ = 2.7 to 5.5 V, $T_A$ = -40 to 85°C

| Symbol                                | Parameter                              | Min | Max | Unit             |
|---------------------------------------|----------------------------------------|-----|-----|------------------|
|                                       | Slave Mode <sup>(1</sup>               | )   |     | 1                |
| Тснсн                                 | Clock Period                           | 8   |     | T <sub>OSC</sub> |
| T <sub>CHCX</sub>                     | Clock High Time                        | 3.2 |     | T <sub>osc</sub> |
| T <sub>CLCX</sub>                     | Clock Low Time                         | 3.2 |     | T <sub>osc</sub> |
| T <sub>SLCH</sub> , T <sub>SLCL</sub> | SS# Low to Clock edge                  | 200 |     | ns               |
| T <sub>IVCL</sub> , T <sub>IVCH</sub> | Input Data Valid to Clock Edge         | 100 |     | ns               |
| T <sub>CLIX</sub> , T <sub>CHIX</sub> | Input Data Hold after Clock Edge       | 100 |     | ns               |
| T <sub>CLOV,</sub> T <sub>CHOV</sub>  | Output Data Valid after Clock Edge     |     | 100 | ns               |
| T <sub>CLOX</sub> , T <sub>CHOX</sub> | Output Data Hold Time after Clock Edge | 0   |     | ns               |
| T <sub>CLSH</sub> , T <sub>CHSH</sub> | SS# High after Clock Edge              | 0   |     | ns               |
| T <sub>IVCL</sub> , T <sub>IVCH</sub> | Input Data Valid to Clock Edge         | 100 |     | ns               |
| T <sub>CLIX</sub> , T <sub>CHIX</sub> | Input Data Hold after Clock Edge       | 100 |     | ns               |
| T <sub>SLOV</sub>                     | SS# Low to Output Data Valid           |     | 130 | ns               |
| Т <sub>знох</sub>                     | Output Data Hold after SS# High        |     | 130 | ns               |
| T <sub>SHSL</sub>                     | SS# High to SS# Low                    | (2) |     |                  |
| T <sub>ILIH</sub>                     | Input Rise Time                        |     | 2   | μs               |
| T <sub>IHIL</sub>                     | Input Fall Time                        |     | 2   | μs               |
| Т <sub>огон</sub>                     | Output Rise time                       |     | 100 | ns               |
| Т <sub>ОНОL</sub>                     | Output Fall Time                       |     | 100 | ns               |
|                                       | Master Mode                            | (3) |     |                  |
| Тснсн                                 | Clock Period                           | 4   |     | T <sub>osc</sub> |
| Т <sub>снсх</sub>                     | Clock High Time                        | 1.6 |     | T <sub>osc</sub> |
| T <sub>CLCX</sub>                     | Clock Low Time                         | 1.6 |     | T <sub>osc</sub> |
| T <sub>IVCL</sub> , T <sub>IVCH</sub> | Input Data Valid to Clock Edge         | 50  |     | ns               |
| T <sub>CLIX</sub> , T <sub>CHIX</sub> | Input Data Hold after Clock Edge       | 50  |     | ns               |
| T <sub>CLOV,</sub> T <sub>CHOV</sub>  | Output Data Valid after Clock Edge     |     | 65  | ns               |
| T <sub>CLOX</sub> , T <sub>CHOX</sub> | Output Data Hold Time after Clock Edge | 0   |     | ns               |
| T <sub>ILIH</sub>                     | Input Data Rise Time                   |     | 2   | μs               |
| T <sub>IHIL</sub>                     | Input Data Fall Time                   |     | 2   | μs               |
| Т <sub>оloн</sub>                     | Output Data Rise time                  |     | 50  | ns               |
| Т <sub>оноь</sub>                     | Output Data Fall Time                  |     | 50  | ns               |

Notes: 1. Capacitive load on all pins = 200 pF in slave mode.

2. The value of this parameter depends on software.

3. Capacitive load on all pins = 100 pF in master mode.



### Figure 21. SPI Slave Waveforms (SSCPHA = 0)



Note: 1. Not Defined but generally the LSB of the character which has just been received.

#### Figure 22. SPI Slave Waveforms (SSCPHA = 1)



## **AC Characteristics - EPROM Programming and Verifying**

### **Definition of Symbols**

Table 50. EPROM Programming and Verifying Timing Symbol Definitions

| Signals |                            |  |  |
|---------|----------------------------|--|--|
| А       | Address                    |  |  |
| E       | Enable: mode set on Port 0 |  |  |
| G       | Program                    |  |  |
| Q       | Data Out                   |  |  |
| S       | Supply (V <sub>PP</sub> )  |  |  |

| Conditions |                 |  |  |  |
|------------|-----------------|--|--|--|
| н          | H High          |  |  |  |
| L          | Low             |  |  |  |
| V          | Valid           |  |  |  |
| Х          | No Longer Valid |  |  |  |
| Z          | Floating        |  |  |  |

# 58 AT/TSC8x251G2D

4135F-8051-11/06



# Absolute Maximum Rating and Operating Conditions

# Absolute Maximum Ratings

| Storage Temperature65 to +150°C              | *NOTICE: Stressing the device beyond the "Absolute Maxi-<br>mum Ratings" may cause permanent damage. |
|----------------------------------------------|------------------------------------------------------------------------------------------------------|
| Voltage on any other Pin to VSS0.5 to +6.5 V | These are stress ratings only. Operation beyond                                                      |
| I <sub>OL</sub> per I/O Pin 15 mA            | the "operating conditions" is not recommended<br>and extended exposure beyond the "Operating         |
| Power Dissipation 1.5 W                      | Conditions" may affect device reliability.                                                           |
| Ambient Temperature Under Bias               |                                                                                                      |
| Commercial0 to +70°C                         |                                                                                                      |
| Industrial40 to +85°C                        |                                                                                                      |
| Automotive40 to +85°C                        |                                                                                                      |
| V <sub>DD</sub>                              |                                                                                                      |
| High Speed versions                          |                                                                                                      |
| Low Voltage versions                         |                                                                                                      |

# **DC Characteristics**

# High Speed Versions - Commercial, Industrial, and Automotive

| Symbol           | Parameter                                                                                   | Min                                                                     | Typical <sup>(4)</sup> | Max                       | Units | Test Conditions                                                                                                       |
|------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------|---------------------------|-------|-----------------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>  | Input Low Voltage<br>(except EA#, SCL, SDA)                                                 | -0.5                                                                    |                        | 0.2·V <sub>DD</sub> - 0.1 | V     |                                                                                                                       |
| $V_{IL1}^{(5)}$  | Input Low Voltage<br>(SCL, SDA)                                                             | -0.5                                                                    |                        | 0.3·V <sub>DD</sub>       | V     |                                                                                                                       |
| $V_{\text{IL2}}$ | Input Low Voltage<br>(EA#)                                                                  | 0                                                                       |                        | 0.2·V <sub>DD</sub> - 0.3 | V     |                                                                                                                       |
| V <sub>IH</sub>  | Input high Voltage<br>(except XTAL1, RST, SCL, SDA)                                         | 0.2·V <sub>DD</sub> + 0.9                                               |                        | V <sub>DD</sub> + 0.5     | V     |                                                                                                                       |
| $V_{IH1}^{(5)}$  | Input high Voltage<br>(XTAL1, RST, SCL, SDA)                                                | 0.7·V <sub>DD</sub>                                                     |                        | V <sub>DD</sub> + 0.5     | V     |                                                                                                                       |
| V <sub>OL</sub>  | Output Low Voltage<br>(Ports 1, 2, 3)                                                       |                                                                         |                        | 0.3<br>0.45<br>1.0        | V     | $I_{OL} = 100 \ \mu A^{(1)(2)}$ $I_{OL} = 1.6 \ m A^{(1)(2)}$ $I_{OL} = 3.5 \ m A^{(1)(2)}$                           |
| V <sub>OL1</sub> | Output Low Voltage<br>(Ports 0, ALE, PSEN#, Port 2 in Page Mode during<br>External Address) |                                                                         |                        | 0.3<br>0.45<br>1.0        | V     | $I_{OL} = 200 \ \mu A^{(1)(2)}$ $I_{OL} = 3.2 \ m A^{(1)(2)}$ $I_{OL} = 7.0 \ m A^{(1)(2)}$                           |
| V <sub>OH</sub>  | Output high Voltage<br>(Ports 1, 2, 3, ALE, PSEN#)                                          | V <sub>DD</sub> - 0.3<br>V <sub>DD</sub> - 0.7<br>V <sub>DD</sub> - 1.5 |                        |                           | V     | $\begin{split} I_{OH} &= -10 \ \mu A^{(3)} \\ I_{OH} &= -30 \ \mu A^{(3)} \\ I_{OH} &= -60 \ \mu A^{(3)} \end{split}$ |
| V <sub>OH1</sub> | Output high Voltage<br>(Port 0, Port 2 in Page Mode during External Address)                | V <sub>DD</sub> - 0.3<br>V <sub>DD</sub> - 0.7<br>V <sub>DD</sub> - 1.5 |                        |                           | V     | I <sub>OH</sub> = -200 μA<br>I <sub>OH</sub> = -3.2 mA<br>I <sub>OH</sub> = -7.0 mA                                   |
| $V_{RET}$        | V <sub>DD</sub> data retention limit                                                        |                                                                         |                        | 1.8                       | V     |                                                                                                                       |
| I <sub>IL0</sub> | Logical 0 Input Current<br>(Ports 1, 2, 3)                                                  |                                                                         |                        | - 50                      | μA    | V <sub>IN</sub> = 0.45 V                                                                                              |
| I <sub>IL1</sub> | Logical 1 Input Current<br>(NMI)                                                            |                                                                         |                        | + 50                      | μA    | V <sub>IN</sub> = V <sub>DD</sub>                                                                                     |
| I <sub>LI</sub>  | Input Leakage Current<br>(Port 0)                                                           |                                                                         |                        | ± 10                      | μA    | 0.45 V < V <sub>IN</sub> < V <sub>DD</sub>                                                                            |
| I <sub>TL</sub>  | Logical 1-to-0 Transition Current<br>(Ports 1, 2, 3 - AWAIT#)                               |                                                                         |                        | - 650                     | μA    | V <sub>IN</sub> = 2.0 V                                                                                               |
| R <sub>RST</sub> | RST Pull-Down Resistor                                                                      | 40                                                                      | 110                    | 225                       | kΩ    |                                                                                                                       |
| CIO              | Pin Capacitance                                                                             |                                                                         | 10                     |                           | pF    | T <sub>A</sub> = 25°C                                                                                                 |
| I <sub>DD</sub>  | Operating Current                                                                           |                                                                         | 20<br>25<br>35         | 25<br>30<br>40            | mA    | $F_{OSC}$ = 12 MHz<br>$F_{OSC}$ = 16 MHz<br>$F_{OSC}$ = 24 MHz                                                        |
| I <sub>DL</sub>  | Idle Mode Current                                                                           |                                                                         | 5<br>6.5<br>9.5        | 8<br>10<br>14             | mA    | $F_{OSC}$ = 12 MHz<br>$F_{OSC}$ = 16 MHz<br>$F_{OSC}$ = 24 MHz                                                        |
| I <sub>PD</sub>  | Power-Down Current                                                                          |                                                                         | 2                      | 20                        | μA    | $V_{RET} < V_{DD} < 5.5 V$                                                                                            |
| $V_{PP}$         | Programming supply voltage                                                                  | 12.5                                                                    |                        | 13                        | V     | $T_A = 0$ to +40°C                                                                                                    |
| I <sub>PP</sub>  | Programming supply current                                                                  |                                                                         |                        | 75                        | mA    | T <sub>A</sub> = 0 to +40°C                                                                                           |



# Low Voltage Versions - Commercial & Industrial

| Table 56. | DC Characteristics; | V <sub>DD</sub> = 2.7 to | 5.5 V, T <sub>A</sub> : | = -40 to +85°C |
|-----------|---------------------|--------------------------|-------------------------|----------------|
|-----------|---------------------|--------------------------|-------------------------|----------------|

| Symbol              | Parameter                                                                                   | Min                       | Typical <sup>(4)</sup> | Max                       | Units | Test Conditions                                                                                                                                                                                                                    |
|---------------------|---------------------------------------------------------------------------------------------|---------------------------|------------------------|---------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>     | Input Low Voltage<br>(except EA#, SCL, SDA)                                                 | -0.5                      |                        | 0.2·V <sub>DD</sub> - 0.1 | V     |                                                                                                                                                                                                                                    |
| $V_{IL1}^{(5)}$     | Input Low Voltage<br>(SCL, SDA)                                                             | -0.5                      |                        | 0.3·V <sub>DD</sub>       | v     |                                                                                                                                                                                                                                    |
| V <sub>IL2</sub>    | Input Low Voltage<br>(EA#)                                                                  | 0                         |                        | 0.2·V <sub>DD</sub> - 0.3 | V     |                                                                                                                                                                                                                                    |
| V <sub>IH</sub>     | Input high Voltage<br>(except XTAL1, RST, SCL, SDA)                                         | 0.2·V <sub>DD</sub> + 0.9 |                        | V <sub>DD</sub> + 0.5     | V     |                                                                                                                                                                                                                                    |
| $V_{\rm IH1}^{(5)}$ | Input high Voltage<br>(XTAL1, RST, SCL, SDA)                                                | 0.7·V <sub>DD</sub>       |                        | V <sub>DD</sub> + 0.5     | v     |                                                                                                                                                                                                                                    |
| V <sub>OL</sub>     | Output Low Voltage<br>(Ports 1, 2, 3)                                                       |                           |                        | 0.45                      | v     | $I_{OL} = 0.8 \text{ mA}^{(1)(2)}$                                                                                                                                                                                                 |
| V <sub>OL1</sub>    | Output Low Voltage<br>(Ports 0, ALE, PSEN#, Port 2 in Page<br>Mode during External Address) |                           |                        | 0.45                      | v     | I <sub>OL</sub> = 1.6 mA <sup>(1)(2)</sup>                                                                                                                                                                                         |
| V <sub>OH</sub>     | Output high Voltage<br>(Ports 1, 2, 3, ALE, PSEN#)                                          | 0.9·V <sub>DD</sub>       |                        |                           | V     | I <sub>OH</sub> = -10 μA <sup>(3)</sup>                                                                                                                                                                                            |
| V <sub>OH1</sub>    | Output high Voltage<br>(Port 0, Port 2 in Page Mode during<br>External Address)             | 0.9·V <sub>DD</sub>       |                        |                           | v     | Ι <sub>ΟΗ</sub> = -40 μΑ                                                                                                                                                                                                           |
| $V_{RET}$           | V <sub>DD</sub> data retention limit                                                        |                           |                        | 1.8                       | V     |                                                                                                                                                                                                                                    |
| I <sub>ILO</sub>    | Logical 0 Input Current<br>(Ports 1, 2, 3 - AWAIT#)                                         |                           |                        | - 50                      | μA    | V <sub>IN</sub> = 0.45 V                                                                                                                                                                                                           |
| I <sub>IL1</sub>    | Logical 1 Input Current<br>(NMI)                                                            |                           |                        | + 50                      | μA    | V <sub>IN</sub> = V <sub>DD</sub>                                                                                                                                                                                                  |
| I <sub>LI</sub>     | Input Leakage Current<br>(Port 0)                                                           |                           |                        | ± 10                      | μΑ    | 0.45 V < V <sub>IN</sub> < V <sub>DD</sub>                                                                                                                                                                                         |
| I <sub>TL</sub>     | Logical 1-to-0 Transition Current<br>(Ports 1, 2, 3)                                        |                           |                        | - 650                     | μΑ    | V <sub>IN</sub> = 2.0 V                                                                                                                                                                                                            |
| R <sub>RST</sub>    | RST Pull-Down Resistor                                                                      | 40                        | 110                    | 225                       | kΩ    |                                                                                                                                                                                                                                    |
| C <sub>IO</sub>     | Pin Capacitance                                                                             |                           | 10                     |                           | pF    | T <sub>A</sub> = 25°C                                                                                                                                                                                                              |
| I <sub>DD</sub>     | Operating Current                                                                           |                           | 4<br>8<br>9<br>11      | 8<br>11<br>12<br>14       | mA    | $\begin{array}{l} 5 \mbox{ MHz, } V_{\rm DD} < 3.6 \mbox{ V} \\ 10 \mbox{ MHz, } V_{\rm DD} < 3.6 \mbox{ V} \\ 12 \mbox{ MHz, } V_{\rm DD} < 3.6 \mbox{ V} \\ 16 \mbox{ MHz, } V_{\rm DD} < 3.6 \mbox{ V} \end{array}$             |
| I <sub>DL</sub>     | Idle Mode Current                                                                           |                           | 0.5<br>1.5<br>2<br>3   | 1<br>4<br>5<br>7          | mA    | $\begin{array}{c} 5 \text{ MHz, } V_{\text{DD}} < 3.6 \text{ V} \\ 10 \text{ MHz, } V_{\text{DD}} < 3.6 \text{ V} \\ 12 \text{ MHz, } V_{\text{DD}} < 3.6 \text{ V} \\ 16 \text{ MHz, } V_{\text{DD}} < 3.6 \text{ V} \end{array}$ |
| I <sub>PD</sub>     | Power-Down Current                                                                          |                           | 1                      | 10                        | μA    | V <sub>RET</sub> < V <sub>DD</sub> < 3.6 V                                                                                                                                                                                         |

Notes: 1. Under steady-state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows:

Maximum IOL per port pin: 10 mA

Maximum IOL per 8-bit port: Port 0 26 mA

Ports 1-315 mA





Maximum Total IOL for all:Output Pins71 mA

If IOL exceeds the test conditions, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

- 2. Capacitive loading on Ports 0 and 2 may cause spurious noise pulses above 0.4 V on the low-level outputs of ALE and Ports 1, 2, and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins change from high to low. In applications where capacitive loading exceeds 100 pF, the noise pulses on these signals may exceed 0.8 V. It may be desirable to qualify ALE or other signals with a Schmitt Trigger or CMOS-level input logic.
- Capacitive loading on Ports 0 and 2 causes the V<sub>OH</sub> on ALE and PSEN# to drop below the specification when the address lines are stabilizing.
- 4. Typical values are obtained using  $V_{DD}$  = 3 V and  $T_A$  = 25°C. They are not tested and there is not guarantee on these values.
- The input threshold voltage of SCL and SDA meets the TWI specification, so an input voltage below 0.3 V<sub>DD</sub> will be recognized as a logic 0 while an input voltage above 0.7 V<sub>DD</sub> will be recognized as a logic 1.





Note: 1.The clock prescaler is not used:  $F_{OSC} = F_{XTAL}$ .

# $I_{DD}$ , $I_{DL}$ and $I_{PD}$ Test Conditions







| Part Number <sup>(1)</sup>        | ROM         | Description                            |  |  |
|-----------------------------------|-------------|----------------------------------------|--|--|
| Low Voltage Versions 2.7 to 5.5 V |             |                                        |  |  |
| TSC251G2Dxxx-L16CB                | 32K MaskROM | 16 MHz, Commercial 0° to 70°C, PLCC 44 |  |  |
| TSC251G2Dxxx-L16CE                | 32K MaskROM | 16 MHz, Commercial 0° to 70°C, VQFP 44 |  |  |
| AT251G2Dxxx-SLSUL                 | 32K MaskROM | 16 MHz, Industrial & Green, PLCC 44    |  |  |
| AT251G2Dxxx-RLTUL                 | 32K MaskROM | 16 MHz, Industrial & Green, VQFP 44    |  |  |

Note: 1. xxx: means ROM code, is Cxxx in case of encrypted code.



# **Options** (Please

- ROM code encryption • consult Atmel sales)
  - Tape & Reel or Dry Pack ٠
  - Known good dice ٠
  - Extended temperature range: -55°C to +125°C •

# **Product Markings**

**ROMIess versions** 

ATMEL Part number Mask ROM versions

ATMEL Customer Part number Part Number YYWW . Lot Number

OTP versions

ATMEL Part number

YYWW . Lot Number

YYWW . Lot Number