



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                          |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 72MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART, USB              |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                         |
| Number of I/O              | 42                                                                       |
| Program Memory Size        | 16KB (16K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 4K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                |
| Data Converters            | A/D 8x10b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 48-LQFP                                                                  |
| Supplier Device Package    | 48-LQFP (7x7)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1342fbd48-118 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 32-bit ARM Cortex-M3 microcontroller

# 5. Block diagram



### 32-bit ARM Cortex-M3 microcontroller

| Symbol             | Pin                      | Start<br>logic<br>input | Туре     | Reset<br>state<br>[1] | Description                                                                                |
|--------------------|--------------------------|-------------------------|----------|-----------------------|--------------------------------------------------------------------------------------------|
| PIO1_5/RTS/        | 45 <u>[3]</u>            | yes                     | I/O      | I; PU                 | PIO1_5 — General purpose digital input/output pin.                                         |
| CT32B0_CAP0        |                          |                         | 0        | -                     | RTS — Request To Send output for UART.                                                     |
|                    |                          |                         | I        | -                     | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                          |
| PIO1_6/RXD/        | 46 <u>[3]</u>            | yes                     | I/O      | I; PU                 | PIO1_6 — General purpose digital input/output pin.                                         |
| CT32B0_MAT0        |                          |                         | I        | -                     | <b>RXD</b> — Receiver input for UART.                                                      |
|                    |                          |                         | 0        | -                     | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                           |
| PIO1_7/TXD/        | 47 <u>[3]</u>            | yes                     | I/O      | I; PU                 | PIO1_7 — General purpose digital input/output pin.                                         |
| CT32B0_MAT1        |                          |                         | 0        | -                     | <b>TXD</b> — Transmitter output for UART.                                                  |
|                    |                          |                         | 0        | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                           |
| PIO1_8/CT16B1_CAP0 | <u>9[3]</u>              | yes                     | I/O      | I; PU                 | PIO1_8 — General purpose digital input/output pin.                                         |
|                    |                          |                         | I        | -                     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                                          |
| PIO1_9/CT16B1_MAT0 | 17 <u>[3]</u>            | yes                     | I/O      | I; PU                 | PIO1_9 — General purpose digital input/output pin.                                         |
|                    |                          |                         | 0        | -                     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                                           |
| PIO1_10/AD6/       | 30 <u>[5]</u>            | yes                     | I/O      | I; PU                 | PIO1_10 — General purpose digital input/output pin.                                        |
| CI16B1_MAI1        |                          |                         | I        | -                     | AD6 — A/D converter, input 6.                                                              |
|                    |                          |                         | 0        | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                           |
| PIO1_11/AD7        | 42 <u><sup>[5]</sup></u> | yes                     | I/O      | I; PU                 | PIO1_11 — General purpose digital input/output pin.                                        |
|                    |                          |                         | I        | -                     | AD7 — A/D converter, input 7.                                                              |
| PIO2_0/DTR/SSEL1   | 2 <sup>[3]</sup>         | yes                     | I/O      | I; PU                 | PIO2_0 — General purpose digital input/output pin.                                         |
|                    |                          |                         | 0        | -                     | <b>DTR</b> — Data Terminal Ready output for UART.                                          |
|                    |                          |                         | I/O      | -                     | SSEL1 — Slave Select for SSP1 (LPC1313FBD48/01 only).                                      |
| PIO2_1/DSR/SCK1    | 13 <u>[3]</u>            | yes                     | I/O      | I; PU                 | PIO2_1 — General purpose digital input/output pin.                                         |
|                    |                          |                         | I        | -                     | <b>DSR</b> — Data Set Ready input for UART.                                                |
|                    |                          |                         | I/O      | -                     | SCK1 — Serial clock for SSP1 (LPC1313FBD48/01 only).                                       |
| PIO2_2/DCD/MISO1   | 26 <u>[3]</u>            | yes                     | I/O      | I; PU                 | PIO2_2 — General purpose digital input/output pin.                                         |
|                    |                          |                         | 1        | -                     | <b>DCD</b> — Data Carrier Detect input for UART.                                           |
|                    |                          |                         | I/O      | -                     | <b>MISO1</b> — Master In Slave Out for SSP1 (LPC1313FBD48/01 only).                        |
| PIO2_3/RI/MOSI1    | 38 <u>[3]</u>            | yes                     | I/O      | I; PU                 | <b>PIO2_3</b> — General purpose digital input/output pin.                                  |
|                    |                          |                         | 1        | -                     | <b>RI</b> — Ring Indicator input for UART.                                                 |
|                    |                          |                         | I/O      | -                     | <b>MOSI1</b> — Master Out Slave In for SSP1 (LPC1313FBD48/01 only).                        |
| PIO2_4             | 18 <u>[3]</u>            | yes                     | I/O      | I; PU                 | <b>PIO2_4</b> — General purpose digital input/output pin (LPC1342/43 only).                |
| PIO2_4             | 19 <u>[3]</u>            | yes                     | I/O      | I; PU                 | PIO2_4 — General purpose digital input/output pin (LPC1313 only).                          |
| PIO2_5             | 21 <u>[3]</u>            | yes                     | I/O      | I; PU                 | <b>PIO2_5</b> — General purpose digital input/output pin (LPC1342/43 only).                |
| PIO2_5             | 20 <u>[3]</u>            | yes                     | I/O      | I; PU                 | PIO2_5 — General purpose digital input/output pin (LPC1313 only).                          |
| PIO2_6             | 1 <u>[3]</u>             | yes                     | I/O      | I; PU                 | PIO2_6 — General purpose digital input/output pin.                                         |
| PIO2_7             | 11 <u>[3]</u>            | yes                     | I/O      | I; PU                 | PIO2_7 — General purpose digital input/output pin.                                         |
| PIO2_8             | 12 <u><sup>[3]</sup></u> | yes                     | I/O      | I; PU                 | PIO2_8 — General purpose digital input/output pin.                                         |
| PIO2_9             | 24 <u><sup>[3]</sup></u> | yes                     | I/O      | I; PU                 | PIO2_9 — General purpose digital input/output pin.                                         |
| LPC1311_13_42_43   |                          |                         | All info | mation provide        | ed in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved. |

#### Table 3. LPC1313/42/43 LQFP48 pin description table ...continued

Product data sheet

32-bit ARM Cortex-M3 microcontroller

# 7. Functional description

### 7.1 Architectural overview

The ARM Cortex-M3 includes three AHB-Lite buses: the system bus, the I-code bus, and the D-code bus (see <u>Figure 1</u>). The I-code and D-code core buses are faster than the system bus and are used similarly to TCM interfaces: one bus dedicated for instruction fetch (I-code) and one bus for data access (D-code). The use of two core buses allows for simultaneous operations if concurrent operations target different devices.

# 7.2 ARM Cortex-M3 processor

The ARM Cortex-M3 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption. The ARM Cortex-M3 offers many new features, including a Thumb-2 instruction set, low interrupt latency, hardware multiply and divide, interruptible/continuable multiple load and store instructions, automatic state save and restore for interrupts, tightly integrated interrupt controller, and multiple core buses capable of simultaneous accesses.

Pipeline techniques are employed so that all parts of the processing and memory systems can operate continuously. Typically, while one instruction is being executed, its successor is being decoded, and a third instruction is being fetched from memory.

The ARM Cortex-M3 processor is described in detail in the *Cortex-M3 Technical Reference Manual* which is available on the official ARM website.

## 7.3 On-chip flash program memory

The LPC1311/13/42/43 contain 32 kB (LPC1313 and LPC1343), 16 kB (LPC1342), or 8 kB (LPC1311) of on-chip flash memory.

## 7.4 On-chip SRAM

The LPC1311/13/42/43 contain a total of 8 kB (LPC1343 and LPC1313) or 4 kB (LPC1342 and LPC1311) on-chip static RAM memory.

### 7.5 Memory map

The LPC1311/13/42/43 incorporate several distinct memory regions. <u>Figure 6</u> shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The AHB peripheral area is 2 MB in size and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kB of space. This allows simplifying the address decoding for each peripheral.

#### 32-bit ARM Cortex-M3 microcontroller



# 7.6 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M3. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

LPC1311\_13\_42\_43

#### 32-bit ARM Cortex-M3 microcontroller

- On the LPC1311/13/42/43, all GPIO pins (except PIO0\_4 and PIO0\_5) are pulled up to 2.6 V (V<sub>DD</sub> = 3.3 V) if their pull-up resistor is enabled in the IOCONFIG block.
- On the LPC1311/01 and LPC1313/01, all GPIO pins (except PIO0\_4 and PIO0\_5) are pulled up to 3.3 V ( $V_{DD}$  = 3.3 V) if their pull-up resistor is enabled in the IOCONFIG block.

# 7.9 USB interface (LPC1342/43 only)

The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a host and one or more (up to 127) peripherals. The host controller allocates the USB bandwidth to attached devices through a token-based protocol. The bus supports hot-plugging and dynamic configuration of the devices. All transactions are initiated by the host controller.

The LPC1342/43 USB interface is a device controller with on-chip PHY for device functions.

#### 7.9.1 Full-speed USB device controller

The device controller enables 12 Mbit/s data exchange with a USB Host controller. It consists of a register interface, serial interface engine, and endpoint buffer memory. The serial interface engine decodes the USB data stream and writes data to the appropriate endpoint buffer. The status of a completed USB transfer or error condition is indicated via status registers. An interrupt is also generated if enabled.

#### 7.9.1.1 Features

- Dedicated USB PLL available.
- Fully compliant with USB 2.0 specification (full speed).
- Supports 10 physical (5 logical) endpoints with up to 64 bytes buffer RAM per endpoint (see <u>Table 5</u>).
- Supports Control, Bulk, Isochronous, and Interrupt endpoints.
- Supports SoftConnect feature.
- Double buffer implementation for Bulk and Isochronous endpoints.

#### Table 5. USB device endpoint configuration

| Logical<br>endpoint | Physical endpoint | Endpoint type  | Direction | Packet size<br>(byte) | Double buffer |
|---------------------|-------------------|----------------|-----------|-----------------------|---------------|
| 0                   | 0                 | Control        | out       | 64                    | no            |
| 0                   | 1                 | Control        | in        | 64                    | no            |
| 1                   | 2                 | Interrupt/Bulk | out       | 64                    | no            |
| 1                   | 3                 | Interrupt/Bulk | in        | 64                    | no            |
| 2                   | 4                 | Interrupt/Bulk | out       | 64                    | no            |
| 2                   | 5                 | Interrupt/Bulk | in        | 64                    | no            |
| 3                   | 6                 | Interrupt/Bulk | out       | 64                    | yes           |
| 3                   | 7                 | Interrupt/Bulk | in        | 64                    | yes           |
| 4                   | 8                 | Isochronous    | out       | 512                   | yes           |
| 4                   | 9                 | Isochronous    | in        | 512                   | yes           |

#### 32-bit ARM Cortex-M3 microcontroller

### 7.14 General purpose external event counter/timers

The LPC1311/13/42/43 includes two 32-bit counter/timers and two 16-bit counter/timers. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes one capture input to trap the timer value when an input signal transitions, optionally generating an interrupt.

### 7.14.1 Features

- A 32-bit/16-bit counter/timer with a programmable 32-bit/16-bit prescaler.
- Counter or timer operation.
- One capture channel per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt.
- Four match registers per timer that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.

### 7.15 System tick timer

The ARM Cortex-M3 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval, normally set to 10 ms.

## 7.16 Watchdog timer

Remark: The standard Watchdog timer is available on parts LPC1311/13/42/43.

The purpose of the watchdog is to reset the microcontroller within a selectable time period. When enabled, the watchdog will generate a system reset if the user program fails to 'feed' (or reload) the watchdog within a predetermined amount of time.

### 7.16.1 Features

- Internally resets chip if not periodically reloaded.
- Debug mode.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect/incomplete feed sequence causes reset/interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.

LPC1311 13 42 43

#### 32-bit ARM Cortex-M3 microcontroller

### 7.18.5 Power control

The LPC1311/13/42/43 support a variety of power control features. There are three special modes of processor power reduction: Sleep mode, Deep-sleep mode, and Deep power-down mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.18.5.1 Power profiles (LPC1300L series, LPC1311/01 and LPC1313/01 only)

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the LPC1311/01 and the LPC1313/01 for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

#### 7.18.5.2 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

#### 7.18.5.3 Deep-sleep mode

In Deep-sleep mode, the chip is in Sleep mode, and in addition all analog blocks are shut down. As an exception, the user has the option to keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection. Deep-sleep mode allows for additional power savings.

Up to 40 pins total can serve as external wake-up pins to the start logic to wake up the chip from Deep-sleep mode (see <u>Section 7.19.1</u>).

Unless the watchdog oscillator is selected to run in Deep-sleep mode, the clock source should be switched to IRC before entering Deep-sleep mode, because the IRC can be switched on and off glitch-free.

#### 32-bit ARM Cortex-M3 microcontroller

There are three levels of Code Read Protection:

- 1. CRP1 disables access to chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors can not be erased.
- 2. CRP2 disables access to chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- Running an application with level CRP3 selected fully disables any access to chip via the SWD pins and the ISP. This mode effectively disables ISP override using PIO0\_1 pin, too. It is up to the user's application to provide (if needed) flash update mechanism using IAP calls or call reinvoke ISP command to enable flash update via UART.

#### CAUTION



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

### 7.19.5 Boot loader

The boot loader controls initial operation after reset and also provides the means to program the flash memory. This could be initial programming of a blank device, erasure and re-programming of a previously programmed device, or programming of the flash memory by the application program in a running system.

The boot loader code is executed every time the part is reset or powered up. The loader can either execute the ISP command handler or the user application code, or, on the LPC1342/43, it can program the flash image via an attached MSC device through USB (Windows operating system only). A LOW level during reset applied to the PIO0\_1 pin is considered as an external hardware request to start the ISP command handler or the USB device enumeration. The state of PIO0\_3 determines whether the UART or USB interface will be used (LPC1342/43 only).

#### 7.19.6 APB interface

The APB peripherals are located on one APB bus.

#### 7.19.7 AHB-Lite

The AHB-Lite connects the instruction (I-code) and data (D-code) CPU buses of the ARM Cortex-M3 to the flash memory, the main static RAM, and the boot ROM.

#### 7.19.8 External interrupt inputs

All GPIO pins can be level or edge sensitive interrupt inputs. In addition, start logic inputs serve as external interrupts (see <u>Section 7.19.1</u>).

#### 7.19.9 Memory mapping control

The Cortex-M3 incorporates a mechanism that allows remapping the interrupt vector table to alternate locations in the memory map. This is controlled via the Vector Table Offset Register contained in the NVIC.

32-bit ARM Cortex-M3 microcontroller

# 9. Static characteristics

#### Table 7. Static characteristics

 $T_{amb} = -40 \degree C$  to +85  $\degree C$ , unless otherwise specified.

| Symbol          | Parameter                               | Conditions                                                                                         |                            | Min     | Typ <u>[1]</u>     | Max              | Unit                 |
|-----------------|-----------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------|---------|--------------------|------------------|----------------------|
| $V_{DD}$        | supply voltage (core and external rail) |                                                                                                    | [2]                        | 2.0     | 3.3                | 3.6              | V                    |
| LPC1300         | ) series (LPC1311/13/42/                | 43) power consumption                                                                              |                            |         |                    |                  |                      |
| I <sub>DD</sub> | supply current                          | Active mode; $V_{DD} = 3.3 V$ ;<br>$T_{amb} = 25 $ °C; code                                        |                            |         |                    |                  |                      |
|                 |                                         | while(1){}                                                                                         |                            |         |                    |                  |                      |
|                 |                                         | executed from flash;                                                                               |                            |         |                    |                  |                      |
|                 |                                         | system clock = 12 MHz                                                                              | <u>[3][4][5]</u><br>[6][7] | -       | 4                  | -                | mA                   |
|                 |                                         | system clock = 72 MHz                                                                              | [4][5][6]<br>[8][7]        | -       | 17                 | -                | mA                   |
|                 |                                         | Sleep mode;<br>$V_{DD} = 3.3 \text{ V}; \text{ T}_{amb} = 25 \text{ °C};$<br>system clock = 12 MHz | <u>[3][4][5]</u><br>[6][7] | -       | 2                  | -                | mA                   |
|                 |                                         | Deep-sleep mode; $V_{DD} = 3.3 \text{ V};$<br>$T_{amb} = 25 \text{ °C}$                            | [4][9][7]                  | -       | 30                 | -                | μA                   |
|                 |                                         | Deep power-down mode;<br>V <sub>DD</sub> = 3.3 V; T <sub>amb</sub> = 25 °C                         | [10]                       | -       | 220                | -                | nA                   |
| LPC1300         | )L series (LPC1311/01, L                | PC1313/01) power consumption in I                                                                  | low-curre                  | ent mod | le <sup>[11]</sup> |                  |                      |
| I <sub>DD</sub> | supply current                          | Active mode; $V_{DD}$ = 3.3 V;<br>T <sub>amb</sub> = 25 °C; code                                   |                            |         |                    |                  |                      |
|                 |                                         | while(1){}                                                                                         |                            |         |                    |                  |                      |
|                 |                                         | executed from flash;                                                                               |                            |         |                    |                  |                      |
|                 |                                         | system clock = 12 MHz                                                                              | [3][4][5]<br>[6][7]        | -       | 2                  | -                | mA                   |
|                 |                                         | system clock = 72 MHz                                                                              | [4][5][6]<br>[8][7]        | -       | 13                 | -                | mA                   |
|                 |                                         | Sleep mode;<br>$V_{DD} = 3.3 \text{ V}; \text{ T}_{amb} = 25 \text{ °C};$<br>system clock = 12 MHz | <u>[3][4][5]</u><br>[6][7] | -       | 1                  | -                | mA                   |
|                 |                                         | Deep-sleep mode; $V_{DD}$ = 3.3 V;<br>T <sub>amb</sub> = 25 °C                                     | [4][9][7]                  | -       | 2                  | -                | μΑ                   |
|                 |                                         | Deep power-down mode;<br>$V_{DD} = 3.3 \text{ V}; T_{amb} = 25 \text{ °C}$                         | [10]                       | -       | 220                | -                | nA                   |
| Standard        | d port pins and RESET p                 | in; see <u>Figure 21, Figure 22, Figure</u>                                                        | 23, Figu                   | re 24   |                    |                  |                      |
| IIL             | LOW-level input current                 | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled                                            |                            | -       | 0.5                | 10               | nA                   |
| IIH             | HIGH-level input<br>current             | $V_I = V_{DD}$ ; on-chip pull-down resistor disabled                                               |                            | -       | 0.5                | 10               | nA                   |
| I <sub>OZ</sub> | OFF-state output current                | $V_O = 0 V$ ; $V_O = V_{DD}$ ; on-chip pull-up/down resistors disabled                             |                            | -       | 0.5                | 10               | nA                   |
| VI              | input voltage                           | pin configured to provide a digital function                                                       | [12][13]<br>[14]           | 0       | -                  | 5.0              | V                    |
| LPC1311_13_42   | _43                                     | All information provided in this document is subject to le                                         | egal disclaimers.          |         |                    | © NXP B.V. 2012. | All rights reserved. |

32-bit ARM Cortex-M3 microcontroller

| · anno           |                                            |                                                                                                  |                  |                |                |                 |      |
|------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------|------------------|----------------|----------------|-----------------|------|
| Symbol           | Parameter                                  | Conditions                                                                                       |                  | Min            | Typ <u>[1]</u> | Max             | Unit |
| Vo               | output voltage                             | output active                                                                                    |                  | 0              | -              | V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage                   |                                                                                                  |                  | $0.7V_{DD}$    | -              | -               | V    |
| V <sub>IL</sub>  | LOW-level input voltage                    |                                                                                                  |                  | -              | -              | $0.3V_{DD}$     | V    |
| V <sub>hys</sub> | hysteresis voltage                         |                                                                                                  |                  | 0.4            | -              | -               | V    |
| V <sub>OH</sub>  | HIGH-level output                          | 2.5 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V; I <sub>OH</sub> = -4 mA                               |                  | $V_{DD}-0.4$   | -              | -               | V    |
|                  | voltage                                    | $2.0~\text{V} \leq \text{V}_{\text{DD}}~<2.5~\text{V};~\text{I}_{\text{OH}}$ = –3 mA             |                  | $V_{DD}-0.4$   | -              | -               | V    |
| V <sub>OL</sub>  | LOW-level output                           | $2.5 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}; \text{ I}_{\text{OL}} = 4 \text{ mA}$ |                  | -              | -              | 0.4             | V    |
|                  | voltage                                    | $2.0~\text{V} \leq \text{V}_{\text{DD}}~<2.5~\text{V};~\text{I}_{\text{OL}}=3~\text{mA}$         |                  | -              | -              | 0.4             | V    |
| I <sub>OH</sub>  | HIGH-level output<br>current               | $2.5 V \le V_{DD} \le 3.6 V;$<br>$V_{OH} = V_{DD} - 0.4 V$                                       |                  | -4             | -              | -               | mA   |
|                  |                                            | $\begin{array}{l} 2.0 \; V \leq V_{DD} \; < 2.5 \; V; \\ V_{OH} = V_{DD} - 0.4 \; V \end{array}$ |                  | -3             | -              | -               | mA   |
| I <sub>OL</sub>  | LOW-level output                           | $2.5~\text{V} \leq \text{V}_{\text{DD}} \leq 3.6~\text{V};~\text{V}_{\text{OL}}$ = 0.4 V         |                  | 4              | -              | -               | mA   |
|                  | current                                    | $2.0~\text{V} \leq \text{V}_{\text{DD}} < 2.5~\text{V};~\text{V}_{\text{OL}}$ = 0.4 V            |                  | 3              | -              | -               | mA   |
| I <sub>OHS</sub> | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                                            | [15]             | -              | -              | -45             | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD}$                                                                                | [15]             | -              | -              | 50              | mA   |
| I <sub>pd</sub>  | pull-down current                          | V <sub>I</sub> = 5 V                                                                             |                  | 10             | 50             | 150             | μΑ   |
| I <sub>pu</sub>  | pull-up current                            | $V_{I} = 0 V$                                                                                    |                  | –15            | -50            | -85             | μΑ   |
|                  |                                            | $V_{DD} < V_I < 5 V$                                                                             |                  | 0              | 0              | 0               | μA   |
| High-dri         | ve output pin (PIO0_7);                    | see Figure 19 and Figure 21                                                                      |                  |                |                |                 |      |
| IIL              | LOW-level input current                    | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled                                          |                  | -              | 0.5            | 10              | nA   |
| I <sub>IH</sub>  | HIGH-level input<br>current                | $V_I = V_{DD}$ ; on-chip pull-down resistor disabled                                             |                  | -              | 0.5            | 10              | nA   |
| I <sub>OZ</sub>  | OFF-state output<br>current                | $V_{O} = 0 V$ ; $V_{O} = V_{DD}$ ; on-chip<br>pull-up/down resistors disabled                    |                  | -              | 0.5            | 10              | nA   |
| VI               | input voltage                              | pin configured to provide a digital function                                                     | [12][13]<br>[14] | 0              | -              | 5.0             | V    |
| Vo               | output voltage                             | output active                                                                                    |                  | 0              | -              | V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage                   |                                                                                                  |                  | $0.7V_{DD}$    | -              | -               | V    |
| V <sub>IL</sub>  | LOW-level input voltage                    |                                                                                                  |                  | -              | -              | $0.3V_{DD}$     | V    |
| V <sub>hys</sub> | hysteresis voltage                         |                                                                                                  |                  | 0.4            | -              | -               | V    |
| V <sub>OH</sub>  | HIGH-level output                          | $2.5~V \leq V_{DD} \leq 3.6~V;~I_{OH}$ = $-20~mA$                                                |                  | $V_{DD}-0.4$   | -              | -               | V    |
|                  | voltage                                    | 2.0 V $\leq$ V_{DD} < 2.5 V; I_{OH} = -12 mA                                                     |                  | $V_{DD} - 0.4$ | -              | -               | V    |
| V <sub>OL</sub>  | LOW-level output                           | $2.5 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}; \text{ I}_{OL} = 4 \text{ mA}$             |                  | -              | -              | 0.4             | V    |
| ,                | voltage                                    | $2.0 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}; \text{ I}_{\text{OI}} = 3 \text{ mA}$   |                  | -              | -              | 0.4             | V    |

#### Table 7. Static characteristics ...continued $T_{amb} = -40 \degree C$ to +85 $\degree C$ . unless otherwise specified.

LPC1311\_13\_42\_43

32-bit ARM Cortex-M3 microcontroller

### 9.1 BOD static characteristics for LPC1300 series

**Remark:** Applies to parts LPC1311/13/42/43 and all their packages.

| $I_{amb} = 25$                   | °С.               |                   |     |      |     |      |
|----------------------------------|-------------------|-------------------|-----|------|-----|------|
| Symbol                           | Parameter         | Conditions        | Min | Тур  | Мах | Unit |
| V <sub>th</sub> threshold voltag | threshold voltage | interrupt level 0 |     |      |     |      |
|                                  |                   | assertion         | -   | 1.69 | -   | V    |
|                                  |                   | de-assertion      | -   | 1.84 | -   | V    |
|                                  |                   | interrupt level 1 |     |      |     |      |
|                                  |                   | assertion         | -   | 2.29 | -   | V    |
|                                  |                   | de-assertion      | -   | 2.44 | -   | V    |
|                                  |                   | interrupt level 2 |     |      |     |      |
|                                  |                   | assertion         | -   | 2.59 | -   | V    |
|                                  |                   | de-assertion      | -   | 2.74 | -   | V    |
|                                  |                   | interrupt level 3 |     |      |     |      |
|                                  |                   | assertion         | -   | 2.87 | -   | V    |
|                                  |                   | de-assertion      | -   | 2.98 | -   | V    |
|                                  |                   | reset level 0     |     |      |     |      |
|                                  |                   | assertion         | -   | 1.49 | -   | V    |
|                                  |                   | de-assertion      | -   | 1.64 | -   | V    |
|                                  |                   |                   |     |      |     |      |

Table 9.BOD static characteristics $T_{amb} = 25 \circ C.$ 

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *LPC13xx* user manual.

#### 32-bit ARM Cortex-M3 microcontroller





### 32-bit ARM Cortex-M3 microcontroller





### 32-bit ARM Cortex-M3 microcontroller

| Peripheral | ical supply current in mA |        |        | Notes  |                                                                                                                                                    |
|------------|---------------------------|--------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------|
|            | n/a                       | 12 MHz | 48 MHz | 72 MHz |                                                                                                                                                    |
| GPIO       | -                         | 0.21   | 0.80   | 1.17   | GPIO pins configured as outputs and set to LOW. Direction<br>and pin state are maintained if the GPIO is disabled in the<br>SYSAHBCLKCFG register. |
| IOCONFIG   | -                         | 0.00   | 0.02   | 0.02   | -                                                                                                                                                  |
| I2C        | -                         | 0.03   | 0.12   | 0.17   | -                                                                                                                                                  |
| ROM        | -                         | 0.04   | 0.15   | 0.22   | -                                                                                                                                                  |
| SSP0       | -                         | 0.11   | 0.41   | 0.60   | -                                                                                                                                                  |
| SSP1       | -                         | 0.11   | 0.41   | 0.60   | On LPC1313FBD48/01 only.                                                                                                                           |
| UART       | -                         | 0.20   | 0.76   | 1.11   | -                                                                                                                                                  |
| WDT        | -                         | 0.01   | 0.05   | 0.08   | Main clock selected as clock source for the WDT.                                                                                                   |
| USB        | -                         | -      | 3.91   | -      | Main clock selected as clock source for the USB. USB_DP and USB_DM pulled LOW externally.                                                          |
| USB        | -                         | 1.84   | 4.19   | 5.71   | Dedicated USB PLL selected as clock source for the USB.<br>USB_DP and USB_DM pulled LOW externally.                                                |

#### Table 11. Power consumption for individual analog and digital blocks ... continued

# 9.6 Electrical pin characteristics



### 32-bit ARM Cortex-M3 microcontroller





LPC1311\_13\_42\_43

32-bit ARM Cortex-M3 microcontroller

# **10.** Dynamic characteristics

### 10.1 Power-up ramp conditions

#### Table 12. Power-up characteristics

| Symbol            | Parameter     | Conditions                                               |        | Min | Тур | Max | Unit |
|-------------------|---------------|----------------------------------------------------------|--------|-----|-----|-----|------|
| tr                | rise time     | at t = t <sub>1</sub> : 0 < V <sub>I</sub> $\leq$ 400 mV | [1]    | 0   | -   | 500 | ms   |
| t <sub>wait</sub> | wait time     |                                                          | [1][2] | 12  | -   | -   | μs   |
| VI                | input voltage | at t = $t_1$ on pin $V_{DD}$                             |        | 0   | -   | 400 | mV   |

[1] See Figure 25.

[2] The wait time specifies the time the power supply must be at levels below 400 mV before ramping up.



## 10.2 Flash memory

#### Table 13. Flash characteristics

 $T_{amb} = -40 \circ C$  to +85  $\circ C$ , unless otherwise specified.

| Symbol            | Parameter        | Conditions                                |     | Min   | Тур    | Max  | Unit   |
|-------------------|------------------|-------------------------------------------|-----|-------|--------|------|--------|
| N <sub>endu</sub> | endurance        |                                           | [1] | 10000 | 100000 | -    | cycles |
| t <sub>ret</sub>  | retention time   | powered                                   |     | 10    | -      | -    | years  |
|                   |                  | unpowered                                 |     | 20    | -      | -    | years  |
| t <sub>er</sub>   | erase time       | sector or multiple<br>consecutive sectors |     | 95    | 100    | 105  | ms     |
| t <sub>prog</sub> | programming time |                                           | [2] | 0.95  | 1      | 1.05 | ms     |

[1] Number of program/erase cycles.

[2] Programming times are given for writing 256 bytes from RAM to the flash. Data must be written to the flash in blocks of 256 bytes.

#### 32-bit ARM Cortex-M3 microcontroller

### 10.4 Internal oscillators

#### Table 15. Dynamic characteristics: IRC

 $T_{amb} = -40 \circ C$  to +85  $\circ C$ ; 2.7 V  $\leq V_{DD} \leq 3.6 V^{[1]}$ .

| Symbol               | Parameter                        | Conditions | Min   | Typ <u>[2]</u> | Max   | Unit |
|----------------------|----------------------------------|------------|-------|----------------|-------|------|
| f <sub>osc(RC)</sub> | internal RC oscillator frequency | -          | 11.88 | 12             | 12.12 | MHz  |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



#### Table 16. Dynamic characteristics: Watchdog oscillator

| Symbol    | Parameter                     | Conditions                                                 |        | Min | Typ[1] | Max | Unit |
|-----------|-------------------------------|------------------------------------------------------------|--------|-----|--------|-----|------|
| fosc(int) | internal oscillator frequency | DIVSEL = 0x1F, FREQSEL = 0x1 in the WDTOSCCTRL register;   | [2][3] | -   | 7.8    | -   | kHz  |
|           |                               | DIVSEL = 0x00, FREQSEL = 0xF in the<br>WDTOSCCTRL register | [2][3] | -   | 1700   | -   | kHz  |

[1] Typical ratings are not guaranteed. The values listed are at nominal supply voltages.

[2] The typical frequency spread over processing and temperature (T<sub>amb</sub> =  $-40 \text{ }^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ ) is ±40 %.

[3] See the LPC13xx user manual.

32-bit ARM Cortex-M3 microcontroller



In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (Figure 34), with an amplitude between 200 mV(RMS) and 1000 mV(RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected.

External components and models used in oscillation mode are shown in Figure 35 and in Table 21 and Table 22. Since the feedback resistance is integrated on chip, only a crystal and the capacitances  $C_{X1}$  and  $C_{X2}$  need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L,  $C_L$  and  $R_S$ ). Capacitance  $C_P$  in Figure 35 represents the parallel package capacitance and should not be larger than 7 pF. Parameters  $F_{OSC}$ ,  $C_L$ ,  $R_S$  and  $C_P$  are supplied by the crystal manufacturer.



LPC1311\_13\_42\_43

### 32-bit ARM Cortex-M3 microcontroller

# 11.4 Standard I/O pad configuration

Figure 36 shows the possible pin modes for standard I/O pins with analog input function:

- Digital output driver
- Digital input: Pull-up enabled/disabled
- Digital input: Pull-down enabled/disabled
- Digital input: Repeater mode enabled/disabled
- Analog input



#### 32-bit ARM Cortex-M3 microcontroller

| 12   | Package outline 65     |
|------|------------------------|
| 13   | Soldering 67           |
| 14   | Abbreviations 69       |
| 15   | Revision history 70    |
| 16   | Legal information 71   |
| 16.1 | Data sheet status 71   |
| 16.2 | Definitions 71         |
| 16.3 | Disclaimers 71         |
| 16.4 | Trademarks 72          |
| 17   | Contact information 72 |
| 18   | Contents 73            |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2012.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 6 June 2012 Document identifier: LPC1311\_13\_42\_43