



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                          |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 72MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART, USB              |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                         |
| Number of I/O              | 28                                                                       |
| Program Memory Size        | 16KB (16K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 4K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                |
| Data Converters            | A/D 8x10b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 32-VQFN Exposed Pad                                                      |
| Supplier Device Package    | 32-HVQFN (7x7)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1342fhn33-518 |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 32-bit ARM Cortex-M3 microcontroller

- Serial interfaces:
  - USB 2.0 full-speed device controller with on-chip PHY for device (LPC1342/43 only).
  - UART with fractional baud rate generation, modem, internal FIFO, and RS-485/EIA-485 support.
  - ◆ SSP controller with FIFO and multi-protocol capabilities.
  - ◆ Additional SSP controller on LPC1313FBD48/01.
  - ♦ I<sup>2</sup>C-bus interface supporting full I<sup>2</sup>C-bus specification and Fast-mode Plus with a data rate of 1 Mbit/s with multiple address recognition and monitor mode.
- Other peripherals:
  - Up to 42 General Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors.
  - Four general purpose counter/timers with a total of four capture inputs and 13 match outputs.
  - Programmable WatchDog Timer (WDT).
  - Programmable Windowed Watchdog Timer (WWDT) on LPC1311/01 and LPC1313/01.
  - System tick timer.
- Serial Wire Debug and Serial Wire Trace port.
- High-current output driver (20 mA) on one pin.
- High-current sink drivers (20 mA) on two I<sup>2</sup>C-bus pins in Fast-mode Plus.
- Integrated PMU (Power Management Unit) to minimize power consumption during Sleep, Deep-sleep, and Deep power-down modes.
- Power profiles residing in boot ROM allowing to optimize performance and minimize power consumption for any given application through one simple function call. (LPC1300L series, on LPC1311/01 and LPC1313/01 only.)
- Three reduced power modes: Sleep, Deep-sleep, and Deep power-down.
- Single power supply (2.0 V to 3.6 V).
- 10-bit ADC with input multiplexing among 8 pins.
- GPIO pins can be used as edge and level sensitive interrupt sources.
- Clock output function with divider that can reflect the system oscillator clock, IRC clock, CPU clock, or the watchdog clock.
- Processor wake-up from Deep-sleep mode via a dedicated start logic using up to 40 of the functional pins.
- Brownout detect with four separate thresholds for interrupt and one threshold for forced reset (four thresholds for forced reset on the LPC1311/01 and LPC1313/01 parts).
- Power-On Reset (POR).
- Integrated oscillator with an operating range of 1 MHz to 25 MHz.
- 12 MHz internal RC oscillator trimmed to 1 % accuracy over the entire temperature and voltage range that can optionally be used as a system clock.
- Programmable watchdog oscillator with a frequency range of 7.8 kHz to 1.8 MHz.
- System PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the system oscillator or the internal RC oscillator.
- For USB (LPC1342/43), a second, dedicated PLL is provided.
- Code Read Protection (CRP) with different security levels.

LPC1311 13 42 43

#### 32-bit ARM Cortex-M3 microcontroller

## 5. Block diagram



32-bit ARM Cortex-M3 microcontroller

## 6. Pinning information

### 6.1 Pinning



#### 32-bit ARM Cortex-M3 microcontroller



32-bit ARM Cortex-M3 microcontroller

# 7. Functional description

### 7.1 Architectural overview

The ARM Cortex-M3 includes three AHB-Lite buses: the system bus, the I-code bus, and the D-code bus (see <u>Figure 1</u>). The I-code and D-code core buses are faster than the system bus and are used similarly to TCM interfaces: one bus dedicated for instruction fetch (I-code) and one bus for data access (D-code). The use of two core buses allows for simultaneous operations if concurrent operations target different devices.

### 7.2 ARM Cortex-M3 processor

The ARM Cortex-M3 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption. The ARM Cortex-M3 offers many new features, including a Thumb-2 instruction set, low interrupt latency, hardware multiply and divide, interruptible/continuable multiple load and store instructions, automatic state save and restore for interrupts, tightly integrated interrupt controller, and multiple core buses capable of simultaneous accesses.

Pipeline techniques are employed so that all parts of the processing and memory systems can operate continuously. Typically, while one instruction is being executed, its successor is being decoded, and a third instruction is being fetched from memory.

The ARM Cortex-M3 processor is described in detail in the *Cortex-M3 Technical Reference Manual* which is available on the official ARM website.

### 7.3 On-chip flash program memory

The LPC1311/13/42/43 contain 32 kB (LPC1313 and LPC1343), 16 kB (LPC1342), or 8 kB (LPC1311) of on-chip flash memory.

### 7.4 On-chip SRAM

The LPC1311/13/42/43 contain a total of 8 kB (LPC1343 and LPC1313) or 4 kB (LPC1342 and LPC1311) on-chip static RAM memory.

### 7.5 Memory map

The LPC1311/13/42/43 incorporate several distinct memory regions. <u>Figure 6</u> shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The AHB peripheral area is 2 MB in size and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kB of space. This allows simplifying the address decoding for each peripheral.

#### 32-bit ARM Cortex-M3 microcontroller

### 7.6.1 Features

- Controls system exceptions and peripheral interrupts.
- On the LPC1311/13/42/43, the NVIC supports up to 17 vectored interrupts. In addition, up to 40 of the individual GPIO inputs are NVIC-vector capable.
- 8 programmable interrupt priority levels, with hardware priority level masking
- Relocatable vector table.
- Software interrupt generation.

#### 7.6.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Any GPIO pin (total of up to 42 pins) regardless of the selected function, can be programmed to generate an interrupt on a level, or rising edge or falling edge, or both.

### 7.7 IOCONFIG block

The IOCONFIG block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

### 7.8 Fast general purpose parallel I/O

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

LPC1311/13/42/43 use accelerated GPIO functions:

- GPIO block is a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved.
- Entire port value can be written in one instruction.

Additionally, any GPIO pin (total of up to 42 pins) providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both.

#### 7.8.1 Features

- Bit level port registers allow a single instruction to set or clear any number of bits in one write operation.
- Direction control of individual bits.
- All I/O default to inputs with pull-up resistors enabled after reset with the exception of the I<sup>2</sup>C-bus pins PIO0\_4 and PIO0\_5.
- Pull-up/pull-down resistor configuration can be programmed through the IOCONFIG block for each GPIO pin.

#### 32-bit ARM Cortex-M3 microcontroller

- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the Internal RC oscillator (IRC), the watchdog oscillator, or the main clock. This gives a wide range of potential timing choices of watchdog operation under different power reduction conditions. It also provides the ability to run the WDT from an entirely internal source that is not dependent on an external crystal and its associated components and wiring for increased reliability.

### 7.17 Windowed WatchDog Timer (WWDT)

**Remark:** The windowed watchdog timer is available on parts LPC1311/01 and LPC1313/01.

The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window.

### 7.17.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect feed sequence causes reset or interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the IRC or the dedicated watchdog oscillator (WDO). This gives a wide range of potential timing choices of watchdog operation under different power conditions.

### 7.18 Clocking and power control

### 7.18.1 Integrated oscillators

The LPC1311/13/42/43 include three independent oscillators. These are the system oscillator, the Internal RC oscillator (IRC), and the watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC1311/13/42/43 will operate from the internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 7 for an overview of the LPC1311/13/42/43 clock generation.

### 32-bit ARM Cortex-M3 microcontroller

The vector table may be located anywhere within the bottom 1 GB of Cortex-M3 address space. The vector table must be located on a 256 word boundary.

### 7.20 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M3. Serial wire debug is supported.

32-bit ARM Cortex-M3 microcontroller

| Symbol           | Parameter                                  | Conditions                                                                                                                                                      |                  | Min                | Typ <u>[1]</u> | Max             | Unit |
|------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|----------------|-----------------|------|
| / <sub>0</sub>   | output voltage                             | output active                                                                                                                                                   |                  | 0                  | -              | $V_{DD}$        | V    |
| / <sub>IH</sub>  | HIGH-level input voltage                   |                                                                                                                                                                 |                  | 0.7V <sub>DD</sub> | -              | -               | V    |
| / <sub>IL</sub>  | LOW-level input voltage                    |                                                                                                                                                                 |                  | -                  | -              | $0.3V_{DD}$     | V    |
| / <sub>hys</sub> | hysteresis voltage                         |                                                                                                                                                                 |                  | 0.4                | -              | -               | V    |
| V <sub>ОН</sub>  | HIGH-level output                          | 2.5 V $\leq$ V_{DD} $\leq$ 3.6 V; I_{OH} = –4 mA                                                                                                                |                  | $V_{DD}-0.4$       | -              | -               | V    |
|                  | voltage                                    | 2.0 V $\leq$ V_{DD} $<$ 2.5 V; I_{OH} = –3 mA                                                                                                                   |                  | $V_{DD}-0.4$       | -              | -               | V    |
| V <sub>OL</sub>  | LOW-level output                           | $2.5~\text{V} \leq \text{V}_{\text{DD}} \leq 3.6~\text{V};~\text{I}_{\text{OL}}$ = 4 mA                                                                         |                  | -                  | -              | 0.4             | V    |
|                  | voltage                                    | $2.0~V \leq V_{DD}~<2.5~V;~I_{OL}=3~mA$                                                                                                                         |                  | -                  | -              | 0.4             | V    |
| он               | HIGH-level output<br>current               | $2.5 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V};$<br>$\text{V}_{\text{OH}} = \text{V}_{\text{DD}} - 0.4 \text{ V}$                                    |                  | -4                 | -              | -               | mA   |
|                  |                                            | $\begin{array}{l} 2.0 \; \text{V} \leq \text{V}_{\text{DD}} \; < 2.5 \; \text{V}; \\ \text{V}_{\text{OH}} = \text{V}_{\text{DD}} - 0.4 \; \text{V} \end{array}$ |                  | -3                 | -              | -               | mA   |
| OL               | LOW-level output                           | $2.5 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}; \text{ V}_{\text{OL}} = 0.4 \text{ V}$                                                               |                  | 4                  | -              | -               | mA   |
|                  | current                                    | $2.0~\text{V} \leq \text{V}_\text{DD}~<2.5~\text{V};~\text{V}_\text{OL}$ = 0.4 V                                                                                |                  | 3                  | -              | -               | mA   |
| онѕ              | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                                                                                                           | [15]             | -                  | -              | -45             | mA   |
| OLS              | LOW-level short-circuit output current     | $V_{OL} = V_{DD}$                                                                                                                                               | [15]             | -                  | -              | 50              | mA   |
| pd               | pull-down current                          | V <sub>I</sub> = 5 V                                                                                                                                            |                  | 10                 | 50             | 150             | μA   |
| pu               | pull-up current                            | $V_{I} = 0 V$                                                                                                                                                   |                  | -15                | -50            | -85             | μA   |
|                  |                                            | $V_{DD} < V_I < 5 V$                                                                                                                                            |                  | 0                  | 0              | 0               | μΑ   |
| High-dri         | ve output pin (PIO0_7);                    | see Figure 19 and Figure 21                                                                                                                                     |                  |                    |                |                 |      |
| IL               | LOW-level input current                    | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled                                                                                                         |                  | -                  | 0.5            | 10              | nA   |
| Ін               | HIGH-level input<br>current                | $V_I = V_{DD}$ ; on-chip pull-down resistor disabled                                                                                                            |                  | -                  | 0.5            | 10              | nA   |
| oz               | OFF-state output<br>current                | $V_O = 0 V$ ; $V_O = V_{DD}$ ; on-chip pull-up/down resistors disabled                                                                                          |                  | -                  | 0.5            | 10              | nA   |
| VI               | input voltage                              | pin configured to provide a digital function                                                                                                                    | [12][13]<br>[14] | 0                  | -              | 5.0             | V    |
| Vo               | output voltage                             | output active                                                                                                                                                   |                  | 0                  | -              | V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage                   |                                                                                                                                                                 |                  | $0.7V_{DD}$        | -              | -               | V    |
| VIL              | LOW-level input voltage                    |                                                                                                                                                                 |                  | -                  | -              | $0.3V_{DD}$     | V    |
| V <sub>hys</sub> | hysteresis voltage                         |                                                                                                                                                                 |                  | 0.4                | -              | -               | V    |
| V <sub>OH</sub>  | HIGH-level output                          | $2.5~\text{V} \leq \text{V}_{\text{DD}} \leq 3.6~\text{V};~\text{I}_{\text{OH}}$ = -20 mA                                                                       |                  | $V_{DD} - 0.4$     | -              | -               | V    |
|                  | voltage                                    | 2.0 V $\leq$ V_{DD} < 2.5 V; I_{OH} = -12 mA                                                                                                                    |                  | $V_{DD}-0.4$       | -              | -               | V    |
| V <sub>OL</sub>  | LOW-level output                           | $2.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}; \text{ I}_{\text{OL}} = 4 \text{ mA}$                                                              |                  | -                  | -              | 0.4             | V    |
|                  | voltage                                    | $2.0 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V}; \text{ I}_{\text{OL}} = 3 \text{ mA}$                                                                  |                  | -                  | -              | 0.4             | V    |

#### Table 7. Static characteristics ...continued $T_{amb} = -40 \degree C$ to +85 $\degree C$ . unless otherwise specified.

### 32-bit ARM Cortex-M3 microcontroller

| Symbol                             | Parameter                                               | Conditions                                                                                                                                                 |      | Min          | Typ <u>[1]</u> | Max         | Unit |
|------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|----------------|-------------|------|
| I <sub>OH</sub> HIGH-le<br>current | HIGH-level output<br>current                            | $\begin{array}{l} 2.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}; \\ \text{V}_{\text{OH}} = \text{V}_{\text{DD}} - 0.4 \text{ V} \end{array}$  |      | 20           | -              | -           | mA   |
|                                    |                                                         | $\begin{array}{l} 2.0 \ \text{V} \leq \text{V}_{\text{DD}} < 2.5 \ \text{V}; \\ \text{V}_{\text{OH}} = \text{V}_{\text{DD}} - 0.4 \ \text{V}; \end{array}$ |      | 12           | -              | -           | mA   |
| OL                                 | LOW-level output                                        | $2.5~\text{V} \leq \text{V}_{\text{DD}} \leq 3.6~\text{V};~\text{V}_{\text{OL}}$ = 0.4 V                                                                   |      | 4            | -              | -           | mA   |
|                                    | current                                                 | $2.0~\text{V} \leq \text{V}_{\text{DD}}$ < 2.5 V; $\text{V}_{\text{OL}}$ = 0.4 V                                                                           |      | 3            | -              | -           | mA   |
| pd                                 | pull-down current                                       | $V_I = 5 V$                                                                                                                                                |      | 10           | 50             | 150         | μA   |
| pu                                 | pull-up current                                         | $V_{I} = 0 V$                                                                                                                                              |      | –15          | -50            | -85         | μΑ   |
|                                    |                                                         | $V_{DD} < V_I < 5 V$                                                                                                                                       |      | 0            | 0              | 0           | μΑ   |
| <sup>2</sup> C-bus                 | pins (PIO0_4 and PIO0_                                  | _5); see <u>Figure 20</u>                                                                                                                                  |      |              |                |             |      |
| VIH                                | HIGH-level input voltage                                |                                                                                                                                                            |      | $0.7 V_{DD}$ | -              | -           | V    |
| VIL                                | LOW-level input voltage                                 | 9                                                                                                                                                          |      | -            | -              | $0.3V_{DD}$ | V    |
| V <sub>hys</sub>                   | hysteresis voltage                                      |                                                                                                                                                            |      | -            | $0.05V_{DD}$   | -           | V    |
| I <sub>OL</sub>                    | LOW-level output<br>current                             | $V_{OL}$ = 0.4 V; I <sup>2</sup> C-bus pins configured as standard mode pins                                                                               |      |              |                |             |      |
|                                    |                                                         | $2.5~\text{V} \leq \text{V}_{\text{DD}} \leq 3.6~\text{V}$                                                                                                 |      | 3.5          | -              | -           | mA   |
|                                    |                                                         | $2.0~\text{V} \leq \text{V}_{\text{DD}} < 2.5~\text{V}$                                                                                                    |      | 3.0          | -              | -           | mA   |
| I <sub>OL</sub>                    | LOW-level output<br>current                             | V <sub>OL</sub> = 0.4 V; I <sup>2</sup> C-bus pins configured as Fast-mode Plus pins                                                                       |      |              |                |             |      |
|                                    |                                                         | $2.5~V \leq V_{DD} \leq 3.6~V$                                                                                                                             |      | 20           | -              | -           | mA   |
|                                    |                                                         | $2.0 \text{ V} \leq \text{V}_{\text{DD}} < 2.5 \text{ V}$                                                                                                  |      | 16           | -              | -           |      |
| ILI                                | input leakage current                                   | $V_{I} = V_{DD}$                                                                                                                                           | [16] | -            | 2              | 4           | μΑ   |
|                                    |                                                         | V <sub>I</sub> = 5 V                                                                                                                                       |      | -            | 10             | 22          | μA   |
| Oscillato                          | or pins                                                 |                                                                                                                                                            |      |              |                |             |      |
| V <sub>i(xtal)</sub>               | crystal input voltage                                   |                                                                                                                                                            |      | -0.5         | +1.8           | +1.95       | V    |
| V <sub>o(xtal)</sub>               | crystal output voltage                                  |                                                                                                                                                            |      | -0.5         | +1.8           | +1.95       | V    |
| USB pin                            | s (LPC1342/43 only)                                     |                                                                                                                                                            |      |              |                |             |      |
| loz                                | OFF-state output<br>current                             | 0 V < V <sub>1</sub> < 3.3 V                                                                                                                               | [17] | -            | -              | ±10         | μΑ   |
| V <sub>BUS</sub>                   | bus supply voltage                                      |                                                                                                                                                            | [17] | -            | -              | 5.25        | V    |
| V <sub>DI</sub>                    | differential input sensitivity voltage                  | (D+) – (D–)                                                                                                                                                | [17] | 0.2          | -              | -           | V    |
| √ <sub>СМ</sub>                    | differential common mode voltage range                  | includes V <sub>DI</sub> range                                                                                                                             | [17] | 0.8          | -              | 2.5         | V    |
| / <sub>th(rs)se</sub>              | single-ended receiver<br>switching threshold<br>voltage |                                                                                                                                                            | [17] | 0.8          | -              | 2.0         | V    |
| V <sub>OL</sub>                    | LOW-level output voltage                                | for low-/full-speed; R <sub>L</sub> of 1.5 k $\Omega$ to 3.6 V                                                                                             | [17] | -            | -              | 0.18        | V    |

### Table 7. Static characteristics ...continued

32-bit ARM Cortex-M3 microcontroller

### 9.1 BOD static characteristics for LPC1300 series

**Remark:** Applies to parts LPC1311/13/42/43 and all their packages.

| Symbol          | Parameter         | Conditions        | Min | Тур  | Мах | Unit |
|-----------------|-------------------|-------------------|-----|------|-----|------|
| V <sub>th</sub> | threshold voltage | interrupt level 0 |     |      |     |      |
|                 |                   | assertion         | -   | 1.69 | -   | V    |
|                 |                   | de-assertion      | -   | 1.84 | -   | V    |
|                 |                   | interrupt level 1 |     |      |     |      |
|                 |                   | assertion         | -   | 2.29 | -   | V    |
|                 |                   | de-assertion      | -   | 2.44 | -   | V    |
|                 |                   | interrupt level 2 |     |      |     |      |
|                 |                   | assertion         | -   | 2.59 | -   | V    |
|                 |                   | de-assertion      | -   | 2.74 | -   | V    |
|                 |                   | interrupt level 3 |     |      |     |      |
|                 |                   | assertion         | -   | 2.87 | -   | V    |
|                 |                   | de-assertion      | -   | 2.98 | -   | V    |
|                 |                   | reset level 0     |     |      |     |      |
|                 |                   | assertion         | -   | 1.49 | -   | V    |
|                 |                   | de-assertion      | -   | 1.64 | -   | V    |

Table 9.BOD static characteristics $T_{amb} = 25 \circ C.$ 

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *LPC13xx* user manual.

32-bit ARM Cortex-M3 microcontroller

# 9.2 BOD static characteristics for LPC1300L series (LPC1311/01 and LPC1313/01)

**Remark:** Applies to parts LPC1311/01 and LPC1313/01 and all packages.

| Table 10.              | BOD static characteristics <sup>[1]</sup> |
|------------------------|-------------------------------------------|
| $T_{amb} = 25^{\circ}$ | С.                                        |

| Symbol          | Parameter         | Conditions        | Min | Тур  | Max | Unit |
|-----------------|-------------------|-------------------|-----|------|-----|------|
| V <sub>th</sub> | threshold voltage | interrupt level 0 |     |      |     |      |
|                 |                   | assertion         | -   | 1.65 | -   | V    |
|                 |                   | de-assertion      | -   | 1.80 | -   | V    |
|                 |                   | interrupt level 1 |     |      |     |      |
|                 |                   | assertion         | -   | 2.22 | -   | V    |
|                 |                   | de-assertion      | -   | 2.35 | -   | V    |
|                 |                   | interrupt level 2 |     |      |     |      |
|                 |                   | assertion         | -   | 2.52 | -   | V    |
|                 |                   | de-assertion      | -   | 2.66 | -   | V    |
|                 |                   | interrupt level 3 |     |      |     |      |
|                 |                   | assertion         | -   | 2.80 | -   | V    |
|                 |                   | de-assertion      | -   | 2.90 | -   | V    |
|                 |                   | reset level 0     |     |      |     |      |
|                 |                   | assertion         | -   | 1.46 | -   | V    |
|                 |                   | de-assertion      | -   | 1.63 | -   | V    |
|                 |                   | reset level 1     |     |      |     |      |
|                 |                   | assertion         | -   | 2.06 | -   | V    |
|                 |                   | de-assertion      | -   | 2.15 | -   | V    |
|                 |                   | reset level 2     |     |      |     |      |
|                 |                   | assertion         | -   | 2.35 | -   | V    |
|                 |                   | de-assertion      | -   | 2.43 | -   | V    |
|                 |                   | reset level 3     |     |      |     |      |
|                 |                   | assertion         | -   | 2.63 | -   | V    |
|                 |                   | de-assertion      | -   | 2.71 | -   | V    |

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *LPC13xx* user manual.

### 9.3 Power consumption for LPC1300 series

Remark: Applies to parts LPC1311/13/42/43 and all their packages.

Power measurements in Active, Sleep, and Deep-sleep modes were performed under the following conditions (see *LPC13xx user manual*):

- Configure all pins as GPIO with pull-up resistor disabled in the IOCONFIG block.
- Configure GPIO pins as outputs using the GPIOnDIR registers.
- Write 0 to all GPIOnDATA registers to drive the outputs LOW.

#### 32-bit ARM Cortex-M3 microcontroller





### 32-bit ARM Cortex-M3 microcontroller



32-bit ARM Cortex-M3 microcontroller



32-bit ARM Cortex-M3 microcontroller

# 13. Soldering



Fig 40. Reflow soldering of the LQFP48 package

© NXP B.V. 2012. All rights reserved.

### 32-bit ARM Cortex-M3 microcontroller



32-bit ARM Cortex-M3 microcontroller

# 14. Abbreviations

| Table 24. | Abbreviations                               |
|-----------|---------------------------------------------|
| Acronym   | Description                                 |
| A/D       | Analog-to-Digital                           |
| ADC       | Analog-to-Digital Converter                 |
| AHB       | Advanced High-performance Bus               |
| AMBA      | Advanced Microcontroller Bus Architecture   |
| APB       | Advanced Peripheral Bus                     |
| BOD       | BrownOut Detection                          |
| EOP       | End Of Packet                               |
| ETM       | Embedded Trace Macrocell                    |
| FIFO      | First-In, First-Out                         |
| GPIO      | General Purpose Input/Output                |
| HID       | Human Interface Device                      |
| I/O       | Input/Output                                |
| LSB       | Least Significant Bit                       |
| MSC       | Mass Storage Class                          |
| PHY       | Physical Layer                              |
| PLL       | Phase-Locked Loop                           |
| SE0       | Single Ended Zero                           |
| SPI       | Serial Peripheral Interface                 |
| SSI       | Serial Synchronous Interface                |
| SSP       | Synchronous Serial Port                     |
| SoF       | Start-of-Frame                              |
| ТСМ       | Tightly-Coupled Memory                      |
| TTL       | Transistor-Transistor Logic                 |
| UART      | Universal Asynchronous Receiver/Transmitter |
| USB       | Universal Serial Bus                        |
|           |                                             |

#### 32-bit ARM Cortex-M3 microcontroller

# 16. Legal information

#### 16.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions"

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status [3] information is available on the Internet at URL http://www.nxp.com.

### 16.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for guick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification - The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer. unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers** 16.3

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use - NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values - Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 32-bit ARM Cortex-M3 microcontroller

| 12   | Package outline 65     |
|------|------------------------|
| 13   | Soldering 67           |
| 14   | Abbreviations 69       |
| 15   | Revision history 70    |
| 16   | Legal information 71   |
| 16.1 | Data sheet status 71   |
| 16.2 | Definitions            |
| 16.3 | Disclaimers            |
| 16.4 | Trademarks             |
| 17   | Contact information 72 |
| 18   | Contents 73            |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2012.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 6 June 2012 Document identifier: LPC1311\_13\_42\_43