

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                       |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | ARM7®                                                                          |
| Core Size                  | 16/32-Bit                                                                      |
| Speed                      | 55MHz                                                                          |
| Connectivity               | CANbus, Ethernet, I <sup>2</sup> C, SPI, SSC, UART/USART, USB                  |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                     |
| Number of I/O              | 62                                                                             |
| Program Memory Size        | 128KB (128K x 8)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | •                                                                              |
| RAM Size                   | 32K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 1.95V                                                                  |
| Data Converters            | A/D 8x10b                                                                      |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 100-LQFP                                                                       |
| Supplier Device Package    | 100-LQFP (14x14)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at91sam7xc128-au-999 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2. AT91SAM7XC512/256/128 Block Diagram



Figure 2-1. AT91SAM7XC512/256/128 Block Diagram





## 5. Power Considerations

## 5.1 **Power Supplies**

The AT91SAM7XC512/256/128 has six types of power supply pins and integrates a voltage regulator, allowing the device to be supplied with only one voltage. The six power supply pin types are:

- VDDIN pin. It powers the voltage regulator and the ADC; voltage ranges from 3.0V to 3.6V, 3.3V nominal. In order to decrease current consumption, if the voltage regulator and the ADC are not used, VDDIN, ADVREF, AD4, AD5, AD6 and AD7 should be connected to GND. In this case, VDDOUT should be left unconnected.
- VDDOUT pin. It is the output of the 1.8V voltage regulator.
- VDDIO pin. It powers the I/O lines; voltage ranges from 3.0V to 3.6V, 3.3V nominal.
- VDDFLASH pin. It powers the USB transceivers and a part of the Flash and is required for the Flash to operate correctly; voltage ranges from 3.0V to 3.6V, 3.3V nominal.
- VDDCORE pins. They power the logic of the device; voltage ranges from 1.65V to 1.95V, 1.8V typical. It can be connected to the VDDOUT pin with decoupling capacitor. VDDCORE is required for the device, including its embedded Flash, to operate correctly.
- VDDPLL pin. It powers the oscillator and the PLL. It can be connected directly to the VDDOUT pin.

No separate ground pins are provided for the different power supplies. Only GND pins are provided and should be connected as shortly as possible to the system ground plane.

#### 5.2 Power Consumption

The AT91SAM7XC512/256/128 has a static current of less than 60  $\mu$ A on VDDCORE at 25°C, including the RC oscillator, the voltage regulator and the power-on reset when the brownout detector is deactivated. Activating the brownout detector adds 28  $\mu$ A static current.

The dynamic power consumption on VDDCORE is less than 90 mA at full speed when running out of the Flash. Under the same conditions, the power consumption on VDDFLASH does not exceed 10 mA.

### 5.3 Voltage Regulator

The AT91SAM7XC512/256/128 embeds a voltage regulator that is managed by the System Controller.

In Normal Mode, the voltage regulator consumes less than 100  $\mu$ A static current and draws 100 mA of output current.

The voltage regulator also has a Low-power Mode. In this mode, it consumes less than 25  $\mu$ A static current and draws 1 mA of output current.

Adequate output supply decoupling is mandatory for VDDOUT to reduce ripple and avoid oscillations. The best way to achieve this is to use two capacitors in parallel: one external 470 pF (or 1 nF) NPO capacitor should be connected between VDDOUT and GND as close to the chip as possible. One external 2.2  $\mu$ F (or 3.3  $\mu$ F) X7R capacitor should be connected between VDDOUT and GND.

Adequate input supply decoupling is mandatory for VDDIN in order to improve startup stability and reduce source voltage drop. The input decoupling capacitor should be placed close to the chip. For example, two capacitors can be used in parallel: 100 nF NPO and 4.7  $\mu$ F X7R.

### 5.4 Typical Powering Schematics

The AT91SAM7XC512/256/128 supports a 3.3V single supply mode. The internal regulator input connected to the 3.3V source and its output feeds VDDCORE and the VDDPLL. Figure 5-1 shows the power schematics to be used for USB bus-powered systems.









## 6. I/O Lines Considerations

### 6.1 JTAG Port Pins

TMS, TDI and TCK are schmitt trigger inputs and are not 5-V tolerant. TMS, TDI and TCK do not integrate a pull-up resistor.

TDO is an output, driven at up to VDDIO, and has no pull-up resistor.

The JTAGSEL pin is used to select the JTAG boundary scan when asserted at a high level. The JTAGSEL pin integrates a permanent pull-down resistor of about 15 k $\Omega$ 

To eliminate any risk of spuriously entering the JTAG boundary scan mode due to noise on JTAGSEL, it should be tied externally to GND if boundary scan is not used, or pulled down with an external low-value resistor (such as 1 k $\Omega$ ).

### 6.2 Test Pin

The TST pin is used for manufacturing test or fast programming mode of the AT91SAM7XC512/256/128 when asserted high. The TST pin integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND.

To eliminate any risk of entering the test mode due to noise on the TST pin, it should be tied to GND if the FFPI is not used, or pulled down with an external low-value resistor (such as 1 k $\Omega$ ).

To enter fast programming mode, the TST pin and the PA0 and PA1 pins should be tied high and PA2 tied to low.

Driving the TST pin at a high level while PA0 or PA1 is driven at 0 leads to unpredictable results.

#### 6.3 Reset Pin

The NRST pin is bidirectional with an open drain output buffer. It is handled by the on-chip reset controller and can be driven low to provide a reset signal to the external components or asserted low externally to reset the microcontroller. There is no constraint on the length of the reset pulse, and the reset controller can guarantee a minimum pulse length. This allows connection of a simple push-button on the NRST pin as system user reset, and the use of the signal NRST to reset all the components of the system.

The NRST pin integrates a permanent pull-up resistor to VDDIO.

#### 6.4 ERASE Pin

The ERASE pin is used to re-initialize the Flash content and some of its NVM bits. It integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND.

To eliminate any risk of erasing the Flash due to noise on the ERASE pin, it shoul be tied externally to GND, which prevents erasing the Flash from the application, or pulled down with an external low-value resistor (such as  $1 \text{ k}\Omega$ ).

This pin is debounced by the RC oscillator to improve the glitch tolerance. Minimum debouncing time is 200 ms.

### 6.5 PIO Controller Lines

All the I/O lines, PA0 to PA30 and PB0 to PB30, are 5V-tolerant and all integrate a programmable pull-up resistor. Programming of this pull-up resistor is performed independently for each I/O line through the PIO controllers.

# AT91SAM7XC512/256/128

#### Figure 8-1. AT91SAM7XC512/256/128 Memory Mapping







plane may be performed even while program or erase functions are being executed in the other memory plane.

One EFC is embedded in the AT91SAM7XC256/128 to control the single plane of 256/128 KBytes.

#### 8.5.3 Lock Regions

#### 8.5.3.1 AT91SAM7XC512

Two Embedded Flash Controllers each manage 16 lock bits to protect 16 regions of the flash against inadvertent flash erasing or programming commands. The AT91SAM7XC512 contains 32 lock regions and each lock region contains 64 pages of 256 bytes. Each lock region has a size of 16 Kbytes.

If a locked-region's erase or program command occurs, the command is aborted and the EFC trigs an interrupt.

The 32 NVM bits are software programmable through both of the EFC User Interfaces. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 8.5.3.2 AT91SAM7XC256

The Embedded Flash Controller manages 16 lock bits to protect 16 regions of the flash against inadvertent flash erasing or programming commands. The AT91SAM7XC256 contains 16 lock regions and each lock region contains 64 pages of 256 bytes. Each lock region has a size of 16 Kbytes.

If a locked-region's erase or program command occurs, the command is aborted and the EFC trigs an interrupt.

The 16 NVM bits are software programmable through the EFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 8.5.3.3 AT91SAM7XC128

The Embedded Flash Controller manages 8 lock bits to protect 8 regions of the flash against inadvertent flash erasing or programming commands. The AT91SAM7XC128 contains 8 lock regions and each lock region contains 64 pages of 256 bytes. Each lock region has a size of 16 Kbytes.

If a locked-region's erase or program command occurs, the command is aborted and the EFC trigs an interrupt.

The 8 NVM bits are software programmable through the EFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 8.5.4 Security Bit Feature

The AT91SAM7XC512/256/128 features a security bit, based on a specific NVM-Bit. When the security is enabled, any access to the Flash, either through the ICE interface or through the Fast

#### 9.1 Reset Controller

- Based on one power-on reset cell and one brownout detector
- Status of the last reset, either Power-up Reset, Software Reset, User Reset, Watchdog Reset, Brownout Reset
- Controls the internal resets and the NRST pin output
- Allows to shape a signal on the NRST line, guaranteeing that the length of the pulse meets any requirement.

#### 9.1.1 Brownout Detector and Power-on Reset

The AT91SAM7XC512/256/128 embeds one brownout detection circuit and a power-on reset cell. The power-on reset is supplied with and monitors VDDCORE.

Both signals are provided to the Flash to prevent any code corruption during power-up or powerdown sequences or if brownouts occur on the power supplies.

The power-on reset cell has a limited-accuracy threshold at around 1.5V. Its output remains low during power-up until VDDCORE goes over this voltage level. This signal goes to the reset controller and allows a full re-initialization of the device.

The brownout detector monitors the VDDCORE and VDDFLASH levels during operation by comparing them to a fixed trigger level. It secures system operations in the most difficult environments and prevents code corruption in case of brownout on the VDDCORE or VDDFLASH.

When the brownout detector is enabled and VDDCORE decreases to a value below the trigger level (Vbot18-, defined as Vbot18 - hyst/2), the brownout output is immediately activated.

When VDDCORE increases above the trigger level (Vbot18+, defined as Vbot18 + hyst/2), the reset is released. The brownout detector only detects a drop if the voltage on VDDCORE stays below the threshold voltage for longer than about 1µs.

The VDDCORE threshold voltage has a hysteresis of about 50 mV, to ensure spike free brownout detection. The typical value of the brownout detector threshold is 1.68V with an accuracy of  $\pm$  2% and is factory calibrated.

When the brownout detector is enabled and VDDFLASH decreases to a value below the trigger level (Vbot33-, defined as Vbot33 - hyst/2), the brownout output is immediately activated.

When VDDFLASH increases above the trigger level (Vbot33+, defined as Vbot33 + hyst/2), the reset is released. The brownout detector only detects a drop if the voltage on VDDCORE stays below the threshold voltage for longer than about  $1\mu s$ .

The VDDFLASH threshold voltage has a hysteresis of about 50 mV, to ensure spike free brownout detection. The typical value of the brownout detector threshold is 2.80V with an accuracy of  $\pm$  3.5% and is factory calibrated.

The brownout detector is low-power, as it consumes less than 28  $\mu$ A static current. However, it can be deactivated to save its static current. In this case, it consumes less than 1 $\mu$ A. The deactivation is configured through the GPNVM bit 0 of the Flash.





## 9.2 Clock Generator

The Clock Generator embeds one low-power RC Oscillator, one Main Oscillator and one PLL with the following characteristics:

- RC Oscillator ranges between 22 KHz and 42 KHz
- Main Oscillator frequency ranges between 3 and 20 MHz
- Main Oscillator can be bypassed
- PLL output ranges between 80 and 200 MHz

It provides SLCK, MAINCK and PLLCK.

Figure 9-2. Clock Generator Block Diagram



• Programmable 16-bit prescaler for SLCK accuracy compensation

#### 9.9 PIO Controllers

- Two PIO Controllers, each controlling 31 I/O lines
- Fully programmable through set/clear registers
- Multiplexing of two peripheral functions per I/O line
- For each I/O line (whether assigned to a peripheral or used as general-purpose I/O)
  - Input change interrupt
  - Half a clock period glitch filter
  - Multi-drive option enables driving in open drain
  - Programmable pull-up on each I/O line
  - Pin data status register, supplies visibility of the level on the pin at any time
- Synchronous output, provides Set and Clear of several I/O lines in a single write

#### 9.10 Voltage Regulator Controller

The purpose of this controller is to select the Power Mode of the Voltage Regulator between Normal Mode (bit 0 is cleared) or Standby Mode (bit 0 is set).





## 10. Peripherals

### 10.1 User Interface

The User Peripherals are mapped in the 256 MBytes of address space between 0xF000 0000 and 0xFFFE FFFF. Each peripheral is allocated 16 Kbytes of address space.

A complete memory map is provided in Figure 8-1 on page 19.

### 10.2 Peripheral Identifiers

The AT91SAM7XC512/256/128 embeds a wide range of peripherals. Table 10-1 defines the Peripheral Identifiers of the AT91SAM7XC512/256/128. Unique peripheral identifiers are defined for both the Advanced Interrupt Controller and the Power Management Controller.

| Peripheral ID | Peripheral Mnemonic | Peripheral Name                      | External<br>Interrupt |
|---------------|---------------------|--------------------------------------|-----------------------|
| 0             | AIC                 | Advanced Interrupt Controller        | FIQ                   |
| 1             | SYSC <sup>(1)</sup> | System                               |                       |
| 2             | PIOA                | Parallel I/O Controller A            |                       |
| 3             | PIOB                | Parallel I/O Controller B            |                       |
| 4             | SPI0                | Serial Peripheral Interface 0        |                       |
| 5             | SPI1                | Serial Peripheral Interface 1        |                       |
| 6             | USO                 | USART 0                              |                       |
| 7             | US1                 | USART 1                              |                       |
| 8             | SSC                 | Synchronous Serial Controller        |                       |
| 9             | тwi                 | Two-wire Interface                   |                       |
| 10            | PWMC                | Pulse Width Modulation Controller    |                       |
| 11            | UDP                 | USB device Port                      |                       |
| 12            | TCO                 | Timer/Counter 0                      |                       |
| 13            | TC1                 | Timer/Counter 1                      |                       |
| 14            | TC2                 | Timer/Counter 2                      |                       |
| 15            | CAN                 | CAN Controller                       |                       |
| 16            | EMAC                | Ethernet MAC                         |                       |
| 17            | ADC <sup>(1)</sup>  | Analog-to Digital Converter          |                       |
| 18            | AES                 | Advanced Encryption Standard 128-bit |                       |
| 19            | TDES                | Triple Data Encryption Standard      |                       |
| 20-29         | Reserved            |                                      |                       |
| 30            | AIC                 | Advanced Interrupt Controller        | IRQ0                  |
| 31            | AIC                 | Advanced Interrupt Controller        | IRQ1                  |

Table 10-1. Peripheral Identifiers

Note: 1. Setting SYSC and ADC bits in the clock set/clear registers of the PMC has no effect. The System Controller and ADC are continuously clocked.



## 10.4 PIO Controller A Multiplexing

| PIO Controller A |              | Application Usage |            |          |          |
|------------------|--------------|-------------------|------------|----------|----------|
| I/O Line         | Peripheral A | Peripheral B      | Comments   | Function | Comments |
| PA0              | RXD0         |                   | High-Drive |          |          |
| PA1              | TXD0         |                   | High-Drive |          |          |
| PA2              | SCK0         | SPI1_NPCS1        | High-Drive |          |          |
| PA3              | RTS0         | SPI1_NPCS2        | High-Drive |          |          |
| PA4              | CTS0         | SPI1_NPCS3        |            |          |          |
| PA5              | RXD1         |                   |            |          |          |
| PA6              | TXD1         |                   |            |          |          |
| PA7              | SCK1         | SPI0_NPCS1        |            |          |          |
| PA8              | RTS1         | SPI0_NPCS2        |            |          |          |
| PA9              | CTS1         | SPI0_NPCS3        |            |          |          |
| PA10             | TWD          |                   |            |          |          |
| PA11             | TWCK         |                   |            |          |          |
| PA12             | SPI_NPCS0    |                   |            |          |          |
| PA13             | SPI0_NPCS1   | PCK1              |            |          |          |
| PA14             | SPI0_NPCS2   | IRQ1              |            |          |          |
| PA15             | SPI0_NPCS3   | TCLK2             |            |          |          |
| PA16             | SPI0_MISO    |                   |            |          |          |
| PA17             | SPI0_MOSI    |                   |            |          |          |
| PA18             | SPI0_SPCK    |                   |            |          |          |
| PA19             | CANRX        |                   |            |          |          |
| PA20             | CANTX        |                   |            |          |          |
| PA21             | TF           | SPI1_NPCS0        |            |          |          |
| PA22             | ТК           | SPI1_SPCK         |            |          |          |
| PA23             | TD           | SPI1_MOSI         |            |          |          |
| PA24             | RD           | SPI1_MISO         |            |          |          |
| PA25             | RK           | SPI1_NPCS1        |            |          |          |
| PA26             | RF           | SPI1_NPCS2        |            |          |          |
| PA27             | DRXD         | PCK3              |            |          |          |
| PA28             | DTXD         |                   |            |          |          |
| PA29             | FIQ          | SPI1_NPCS3        |            |          |          |
| PA30             | IRQ0         | PCK2              |            |          |          |

## Table 10-2. Multiplexing on PIO Controller A



## 10.6 Ethernet MAC

- DMA Master on Receive and Transmit Channels
- Compatible with IEEE Standard 802.3
- 10 and 100 Mbit/s operation
- Full- and half-duplex operation
- Statistics Counter Registers
- MII/RMII interface to the physical layer
- Interrupt generation to signal receive and transmit completion
- 28-byte transmit FIFO and 28-byte receive FIFO
- Automatic pad and CRC generation on transmitted frames
- · Automatic discard of frames received with errors
- Address checking logic supports up to four specific 48-bit addresses
- · Support Promiscuous Mode where all valid received frames are copied to memory
- · Hash matching of unicast and multicast destination addresses
- Physical layer management through MDIO interface
- Half-duplex flow control by forcing collisions on incoming frames
- · Full-duplex flow control with recognition of incoming pause frames
- Support for 802.1Q VLAN tagging with recognition of incoming VLAN and priority tagged frames
- Multiple buffers per receive and transmit frame
- Jumbo frames up to 10240 bytes supported

#### 10.7 Serial Peripheral Interface

- Supports communication with external serial devices
  - Four chip selects with external decoder allow communication with up to 15 peripherals
  - Serial memories, such as DataFlash® and 3-wire EEPROMs
  - Serial peripherals, such as ADCs, DACs, LCD Controllers, CAN Controllers and Sensors
  - External co-processors
- · Master or slave serial peripheral bus interface
  - 8- to 16-bit programmable data length per chip select
  - Programmable phase and polarity per chip select
  - Programmable transfer delays per chip select, between consecutive transfers and between clock and data
  - Programmable delay between consecutive transfers
  - Selectable mode fault detection
  - Maximum frequency at up to Master Clock

# AT91SAM7XC512/256/128

#### 10.8 Two-wire Interface

- Master Mode only
- Compatibility with I<sup>2</sup>C compatible devices (refer to the TWI section of the datasheet)
- One, two or three bytes internal address registers for easy Serial Memory access
- 7-bit or 10-bit slave addressing
- Sequential read/write operations

### 10.9 USART

- Programmable Baud Rate Generator
- 5- to 9-bit full-duplex synchronous or asynchronous serial communications
  - 1, 1.5 or 2 stop bits in Asynchronous Mode
  - 1 or 2 stop bits in Synchronous Mode
  - Parity generation and error detection
  - Framing error detection, overrun error detection
  - MSB or LSB first
  - Optional break generation and detection
  - By 8 or by 16 over-sampling receiver frequency
  - Hardware handshaking RTS CTS
  - Modem Signals Management DTR-DSR-DCD-RI on USART1
  - Receiver time-out and transmitter timeguard
  - Multi-drop Mode with address generation and detection
- RS485 with driver control signal
- ISO7816, T = 0 or T = 1 Protocols for interfacing with smart cards
  - NACK handling, error counter with repetition and iteration limit
- IrDA modulation and demodulation
  - Communication at up to 115.2 Kbps
- Test Modes
  - Remote Loopback, Local Loopback, Automatic Echo

### 10.10 Serial Synchronous Controller

- Provides serial synchronous communication links used in audio and telecom applications
- · Contains an independent receiver and transmitter and a common clock divider
- Offers a configurable frame sync and data length
- Receiver and transmitter can be programmed to start automatically or on detection of different event on the frame sync signal
- Receiver and transmitter include a data signal, a clock signal and a frame synchronization signal





## 10.11 Timer Counter

- Three 16-bit Timer Counter Channels
  - Two output compare or one input capture per channel
- Wide range of functions including:
  - Frequency measurement
  - Event counting
  - Interval measurement
  - Pulse generation
  - Delay timing
  - Pulse Width Modulation
  - Up/down capabilities
- Each channel is user-configurable and contains:
  - Three external clock inputs
- Five internal clock inputs, as defined in Table 10-4

#### Table 10-4. Timer Counter Clocks Assignment

| TC Clock input | Clock    |
|----------------|----------|
| TIMER_CLOCK1   | MCK/2    |
| TIMER_CLOCK2   | MCK/8    |
| TIMER_CLOCK3   | MCK/32   |
| TIMER_CLOCK4   | MCK/128  |
| TIMER_CLOCK5   | MCK/1024 |

- Two multi-purpose input/output signals
- Two global registers that act on all three TC channels

### 10.12 Pulse Width Modulation Controller

- Four channels, one 16-bit counter per channel
- · Common clock generator, providing thirteen different clocks
  - One Modulo n counter providing eleven clocks
  - Two independent linear dividers working on modulo n counter outputs
- Independent channel programming
  - Independent enable/disable commands
  - Independent clock selection
  - Independent period and duty cycle, with double buffering
  - Programmable selection of the output waveform polarity
  - Programmable center or left aligned output waveform

- Automatic wakeup on trigger and back to sleep mode after conversions of all enabled channels
- Four of eight analog inputs shared with digital signals





## 11. Package Drawings



## Figure 11-1. LQFP Package Drawing



#### Figure 11-2. 100-TFBGA Package Drawing





| Ball Pitch          | 0.80 |
|---------------------|------|
| Substrate Thickness | 0.21 |
| Ball Diameter       | 0.4  |
| Mold Thickness      | 0.53 |

All dimensions are in mm

## 12. AT91SAM7XC512/256/128 Ordering Information

| MLR A Ordering Code                  | MLR B Ordering Code | Package               | Package Type | Temperature<br>Operating Range  |
|--------------------------------------|---------------------|-----------------------|--------------|---------------------------------|
| AT91SAM7XC512-AU<br>AT91SAM7XC512-CU | _                   | LQFP 100<br>TFBGA 100 | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7XC256-AU                     | AT91SAM7XC256B-AU   | LQFP 100              | Green        | Industrial                      |
| AT91SAM7XC256-CU                     | AT91SAM7XC256B-CU   | TFBGA 100             |              | (-40⊂C to 85⊂C)                 |
| AT91SAM7XC128-AU                     | AT91SAM7XC128B-AU   | LQFP 100              | Green        | Industrial                      |
| AT91SAM7XC128-CU                     | AT91SAM7XC128B-CU   | TFBGA 100             |              | (-40· C to 85· C)               |

 Table 12-1.
 Ordering Information

## **13. Export Regulations Statement**

These commodities, technology or software will be exported from France and the applicable Export Administration Regulations will apply. French, United States and other relevant laws, regulations and requirements regarding the export of products may restrict sale, export and reexport of these products; please assure you conduct your activities in accordance with the applicable relevant export regulations.





## **Revision History**

| Table 13-1. | <b>Revision History</b> |
|-------------|-------------------------|
|             |                         |

| Doc. Rev | Comments                                                                                                                        | Change<br>Request<br>Ref. |
|----------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| 62095    | First issue - Unqualified on Intranet                                                                                           |                           |
| 02000    | Legal page updated.Qualified on Intranet                                                                                        |                           |
|          | Added AT91SAM7XC512 to product family."Features" on page 1 and global                                                           |                           |
| 620085   | Reformatted Memories Section 8. "Memory" on page 18.                                                                            |                           |
|          | Reordered sub sections in Peripherals Section 10. "Peripherals" on page 32                                                      |                           |
|          | Consolidated Memory Mapping in Figure 8-1 on page 19.                                                                           |                           |
|          | Added package drawings Section 11. "Package Drawings" on page 42.                                                               | 2729                      |
| 020000   | Consolidated Memory Mapping in Figure 8-1 on page 19.                                                                           | 2125                      |
|          | Added TFBGA information Section 4.3 "100-ball TFBGA Package Outline" on page 11. and Section 4.4 on                             |                           |
|          | page 10 and "Features" on page 1                                                                                                |                           |
|          | Added LQFP and TFBGA package drawings Section 11. on page 42.                                                                   |                           |
|          | System Controller block diagram Figure 9-1 on page 26, "ice_nreset" signals changed to "power_on_reset".                        |                           |
|          | "Features", TWI updated to include Atmel TWI compatibility with I <sup>2</sup> C Standard.                                      | 4247                      |
|          | "Features", "Debug Unit (DBGU)" added "Mode for General Purpose 2-wire UART Serial Communication".                              | 5846                      |
|          | Section 10.8 "Two-wire Interface", updated.                                                                                     |                           |
|          | Section 10.11 "Timer Counter", The TC has Two output compare or one input capture per channel.                                  | 4211                      |
|          | Section 10.17 "Analog-to-Digital Converter", INL and DNL updated.                                                               | 4008                      |
| 6209CS   | Figure 3-1,"Signal Description List", footnote added to JTAGSEL, ERASE and TST pin comments                                     | 5068                      |
|          | Section 6.1 "JTAG Port Pins", Section 6.2 "Test Pin" and Section 6.4 "ERASE Pin" updated.                                       |                           |
|          | Figure 9-1,"System Controller Block Diagram", RTT is reset by power_on_reset.                                                   | 5225                      |
|          | Figure 8-1,"AT91SAM7XC512/256/128 Memory Mapping",TDES base address is 0xFFFA 8000                                              | 5257                      |
|          | Section 8.4.3 "Internal Flash", updated: "At any time, the Flash is mapped if GPNVM bit 2 is set and before the Remap Command." | 5850                      |
| 6209DS   | Section 12. "AT91SAM7XC512/256/128 Ordering Information", MLR B chip revision added to ordering information.                    | 6064                      |

 $\leq$ 



#### Headquarters

*Atmel Corporation* 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

#### Web Site

www.atmel.com www.atmel.com/AT91SAM www.atmel.com/lproducts/ASIC

Literature Requests www.atmel.com/literature **Technical Support** AT91SAM Support Atmel techincal support Sales Contacts www.atmel.com/contacts/

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNTIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.



© 2008 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, Atmel logo and combinations thereof, DataFlash<sup>®</sup>, SAM-BA<sup>®</sup> and others, are registered trademarks of Atmel Corporation or its subsidiaries. Windows<sup>®</sup> and others, are registered trademarks of Microsoft Corporation in the US and/or other countries. ARM<sup>®</sup>, the ARM Powered<sup>®</sup> logo and others, are registered trademarks or trademarks of ARM Limited. Other terms and product names may be the trademarks of others.