



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | ARM7®                                                                           |
| Core Size                  | 16/32-Bit                                                                       |
| Speed                      | 55MHz                                                                           |
| Connectivity               | CANbus, Ethernet, I <sup>2</sup> C, SPI, SSC, UART/USART, USB                   |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                      |
| Number of I/O              | 62                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 32K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 1.95V                                                                   |
| Data Converters            | A/D 8x10b                                                                       |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 100-TFBGA                                                                       |
| Supplier Device Package    | 100-TFBGA (9x9)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at91sam7xc128b-cu-999 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 3. Signal Description

## Table 3-1.Signal Description List

| Signal Name | Function                                          | Туре           | Active<br>Level | Comments                                |
|-------------|---------------------------------------------------|----------------|-----------------|-----------------------------------------|
|             | Po                                                | wer            |                 |                                         |
| VDDIN       | Voltage Regulator and ADC Power<br>Supply Input   | Power          |                 | 3V to 3.6V                              |
| VDDOUT      | Voltage Regulator Output                          | Power          |                 | 1.85V                                   |
| VDDFLASH    | Flash and USB Power Supply                        | Power          |                 | 3V to 3.6V                              |
| VDDIO       | I/O Lines Power Supply                            | Power          |                 | 3V to 3.6V                              |
| VDDCORE     | Core Power Supply                                 | Power          |                 | 1.65V to 1.95V                          |
| VDDPLL      | PLL                                               | Power          |                 | 1.65V to 1.95V                          |
| GND         | Ground                                            | Ground         |                 |                                         |
|             | Clocks, Oscill                                    | ators and PLLs | 1               |                                         |
| XIN         | Main Oscillator Input                             | Input          |                 |                                         |
| XOUT        | Main Oscillator Output                            | Output         |                 |                                         |
| PLLRC       | PLL Filter                                        | Input          |                 |                                         |
| PCK0 - PCK3 | Programmable Clock Output                         | Output         |                 |                                         |
|             | ICE an                                            | d JTAG         | 1               |                                         |
| ТСК         | Test Clock                                        | Input          |                 | No pull-up resistor                     |
| TDI         | Test Data In                                      | Input          |                 | No pull-up resistor                     |
| TDO         | Test Data Out                                     | Output         |                 |                                         |
| TMS         | Test Mode Select                                  | Input          |                 | No pull-up resistor                     |
| JTAGSEL     | JTAG Selection                                    | Input          |                 | Pull-down resistor <sup>(1)</sup>       |
|             | Flash I                                           | Memory         | 1               |                                         |
| ERASE       | Flash and NVM Configuration Bits Erase<br>Command | Input          | High            | Pull-down resistor <sup>(1)</sup>       |
|             | Rese                                              | t/Test         |                 |                                         |
| NRST        | Microcontroller Reset                             | I/O            | Low             | Pull-Up resistor, Open Drain<br>Output. |
| TST         | Test Mode Select                                  | Input          | High            | Pull-down resistor <sup>(1)</sup>       |
|             | Debu                                              | g Unit         |                 |                                         |
| DRXD        | Debug Receive Data                                | Input          |                 |                                         |
| DTXD        | Debug Transmit Data                               | Output         |                 |                                         |
|             | Α                                                 | IC             | 1               |                                         |
| IRQ0 - IRQ1 | External Interrupt Inputs                         | Input          |                 |                                         |
| FIQ         | Fast Interrupt Input                              | Input          |                 |                                         |
|             | Р                                                 | ю              |                 |                                         |
| PA0 - PA30  | Parallel IO Controller A                          | I/O            |                 | Pulled-up input at reset.               |
| PB0 - PB30  | Parallel IO Controller B                          | I/O            |                 | Pulled-up input at reset.               |

| Signal Name      | Function                          | Туре               | Active<br>Level | Comments |
|------------------|-----------------------------------|--------------------|-----------------|----------|
| Signal Name      |                                   | evice Port         | Level           | Commenta |
| DDM              | USB Device Port Data -            | Analog             |                 |          |
| DDP              | USB Device Port Data +            | Analog             |                 |          |
|                  |                                   | SART               |                 |          |
| SCK0 - SCK1      | Serial Clock                      | I/O                |                 |          |
| TXD0 - TXD1      | Transmit Data                     | I/O                |                 |          |
| RXD0 - RXD1      | Receive Data                      | Input              |                 |          |
| RTS0 - RTS1      | Request To Send                   | Output             |                 |          |
| CTS0 - CTS1      | Clear To Send                     | Input              |                 |          |
| DCD1             | Data Carrier Detect               | Input              |                 |          |
| DTR1             | Data Terminal Ready               | Output             |                 |          |
| DSR1             | Data Set Ready                    | Input              |                 |          |
| RI1              | Ring Indicator                    | Input              |                 |          |
|                  | -                                 | Serial Controller  |                 |          |
| TD               | Transmit Data                     | Output             |                 |          |
| RD               | Receive Data                      | Input              |                 |          |
| ТК               | Transmit Clock                    | I/O                |                 |          |
| RK               | Receive Clock                     | I/O                |                 |          |
| TF               | Transmit Frame Sync               | I/O                |                 |          |
| RF               | Receive Frame Sync                | I/O                |                 |          |
| 111              | -                                 | /Counter           |                 |          |
| TCLK0 - TCLK2    | External Clock Inputs             | Input              |                 |          |
| TIOA0 - TIOA2    | I/O Line A                        | I/O                |                 |          |
| TIOB0 - TIOB2    | I/O Line B                        | I/O                |                 |          |
| 1000 - 11002     |                                   | Controller         |                 |          |
| PWM0 - PWM3      | PWM Channels                      | Output             |                 |          |
|                  |                                   | al Interface - SPI | ,               |          |
| SPIx_MISO        | Master In Slave Out               | I/O                | •<br>           |          |
| SPIx_MOSI        | Master Out Slave In               | I/O                |                 |          |
| SPIx_SPCK        | SPI Serial Clock                  | I/O                |                 |          |
| SPIx_NPCS0       | SPI Peripheral Chip Select 0      | I/O                | Low             |          |
| SPIx_NPCS1-NPCS3 | SPI Peripheral Chip Select 1 to 3 | Output             | Low             |          |
|                  |                                   | e Interface        | 2011            |          |
| TWD              | Two-wire Serial Data              | I/O                |                 |          |
| ТШСК             | Two-wire Serial Clock             | I/O                |                 |          |

## Table 3-1. Signal Description List (Continued)





## 4.2 100-lead LQFP Pinout

**Table 4-1.**Pinout in 100-lead LQFP Package

| 1  | ADVREF     |    | 26 |   |
|----|------------|----|----|---|
| 2  | GND        | 27 |    |   |
| 3  | AD4        |    | 28 |   |
| 4  | AD5        |    | 29 |   |
| 5  | AD6        |    | 30 |   |
| 6  | AD7        |    | 31 |   |
| 7  | VDDOUT     |    | 32 |   |
| 8  | VDDIN      |    | 33 |   |
| 9  | PB27/AD0   |    | 34 |   |
| 10 | PB28/AD1   |    | 35 |   |
| 11 | PB29/AD2   |    | 36 |   |
| 12 | PB30/AD3   |    | 37 |   |
| 13 | PA8/PGMM0  |    | 38 |   |
| 14 | PA9/PGMM1  |    | 39 |   |
| 15 | VDDCORE    |    | 40 |   |
| 16 | GND        |    | 41 |   |
| 17 | VDDIO      |    | 42 |   |
| 18 | PA10/PGMM2 |    | 43 |   |
| 19 | PA11/PGMM3 |    | 44 |   |
| 20 | PA12/PGMD0 |    | 45 |   |
| 21 | PA13/PGMD1 |    | 46 |   |
| 22 | PA14/PGMD2 |    | 47 |   |
| 23 | PA15/PGMD3 |    | 48 |   |
| 24 | PA16/PGMD4 | 1  | 49 |   |
| 25 | PA17/PGMD5 |    | 50 |   |
|    | •          | •  |    | • |

| 26 | PA18/PGMD6  |  |  |  |
|----|-------------|--|--|--|
| 27 | PB9         |  |  |  |
| 28 | PB8         |  |  |  |
| 29 | PB14        |  |  |  |
| 30 | PB13        |  |  |  |
| 31 | PB6         |  |  |  |
| 32 | GND         |  |  |  |
| 33 | VDDIO       |  |  |  |
| 34 | PB5         |  |  |  |
| 35 | PB15        |  |  |  |
| 36 | PB17        |  |  |  |
| 37 | VDDCORE     |  |  |  |
| 38 | PB7         |  |  |  |
| 39 | PB12        |  |  |  |
| 40 | PB0         |  |  |  |
| 41 | PB1         |  |  |  |
| 42 | PB2         |  |  |  |
| 43 | PB3         |  |  |  |
| 44 | PB10        |  |  |  |
| 45 | PB11        |  |  |  |
| 46 | PA19/PGMD7  |  |  |  |
| 47 | PA20/PGMD8  |  |  |  |
| 48 | VDDIO       |  |  |  |
| 49 | PA21/PGMD9  |  |  |  |
| 50 | PA22/PGMD10 |  |  |  |

| 51 | TDI         |  |  |  |
|----|-------------|--|--|--|
| 52 | GND         |  |  |  |
| 53 | PB16        |  |  |  |
| 54 | PB4         |  |  |  |
| 55 | PA23/PGMD11 |  |  |  |
| 56 | PA24/PGMD12 |  |  |  |
| 57 | NRST        |  |  |  |
| 58 | TST         |  |  |  |
| 59 | PA25/PGMD13 |  |  |  |
| 60 | PA26/PGMD14 |  |  |  |
| 61 | VDDIO       |  |  |  |
| 62 | VDDCORE     |  |  |  |
| 63 | PB18        |  |  |  |
| 64 | PB19        |  |  |  |
| 65 | PB20        |  |  |  |
| 66 | PB21        |  |  |  |
| 67 | PB22        |  |  |  |
| 68 | GND         |  |  |  |
| 69 | PB23        |  |  |  |
| 70 | PB24        |  |  |  |
| 71 | PB25        |  |  |  |
| 72 | PB26        |  |  |  |
| 73 | PA27/PGMD15 |  |  |  |
| 74 | PA28        |  |  |  |
| 75 | PA29        |  |  |  |
|    |             |  |  |  |

| 76  | TDO           |  |  |  |
|-----|---------------|--|--|--|
| 77  | JTAGSEL       |  |  |  |
| 78  | TMS           |  |  |  |
| 79  | TCK           |  |  |  |
| 80  | PA30          |  |  |  |
| 81  | PA0/PGMEN0    |  |  |  |
| 82  | PA1/PGMEN1    |  |  |  |
| 83  | GND           |  |  |  |
| 84  | VDDIO         |  |  |  |
| 85  | PA3           |  |  |  |
| 86  | PA2           |  |  |  |
| 87  | VDDCORE       |  |  |  |
| 88  | PA4/PGMNCMD   |  |  |  |
| 89  | PA5/PGMRDY    |  |  |  |
| 90  | PA6/PGMNOE    |  |  |  |
| 91  | PA7/PGMNVALID |  |  |  |
| 92  | ERASE         |  |  |  |
| 93  | DDM           |  |  |  |
| 94  | DDP           |  |  |  |
| 95  | VDDFLASH      |  |  |  |
| 96  | GND           |  |  |  |
| 97  | XIN/PGMCK     |  |  |  |
| 98  | XOUT          |  |  |  |
| 99  | PLLRC         |  |  |  |
| 100 | VDDPLL        |  |  |  |



## 5. Power Considerations

## 5.1 **Power Supplies**

The AT91SAM7XC512/256/128 has six types of power supply pins and integrates a voltage regulator, allowing the device to be supplied with only one voltage. The six power supply pin types are:

- VDDIN pin. It powers the voltage regulator and the ADC; voltage ranges from 3.0V to 3.6V, 3.3V nominal. In order to decrease current consumption, if the voltage regulator and the ADC are not used, VDDIN, ADVREF, AD4, AD5, AD6 and AD7 should be connected to GND. In this case, VDDOUT should be left unconnected.
- VDDOUT pin. It is the output of the 1.8V voltage regulator.
- VDDIO pin. It powers the I/O lines; voltage ranges from 3.0V to 3.6V, 3.3V nominal.
- VDDFLASH pin. It powers the USB transceivers and a part of the Flash and is required for the Flash to operate correctly; voltage ranges from 3.0V to 3.6V, 3.3V nominal.
- VDDCORE pins. They power the logic of the device; voltage ranges from 1.65V to 1.95V, 1.8V typical. It can be connected to the VDDOUT pin with decoupling capacitor. VDDCORE is required for the device, including its embedded Flash, to operate correctly.
- VDDPLL pin. It powers the oscillator and the PLL. It can be connected directly to the VDDOUT pin.

No separate ground pins are provided for the different power supplies. Only GND pins are provided and should be connected as shortly as possible to the system ground plane.

### 5.2 Power Consumption

The AT91SAM7XC512/256/128 has a static current of less than 60  $\mu$ A on VDDCORE at 25°C, including the RC oscillator, the voltage regulator and the power-on reset when the brownout detector is deactivated. Activating the brownout detector adds 28  $\mu$ A static current.

The dynamic power consumption on VDDCORE is less than 90 mA at full speed when running out of the Flash. Under the same conditions, the power consumption on VDDFLASH does not exceed 10 mA.

### 5.3 Voltage Regulator

The AT91SAM7XC512/256/128 embeds a voltage regulator that is managed by the System Controller.

In Normal Mode, the voltage regulator consumes less than 100  $\mu$ A static current and draws 100 mA of output current.

The voltage regulator also has a Low-power Mode. In this mode, it consumes less than 25  $\mu$ A static current and draws 1 mA of output current.

Adequate output supply decoupling is mandatory for VDDOUT to reduce ripple and avoid oscillations. The best way to achieve this is to use two capacitors in parallel: one external 470 pF (or 1 nF) NPO capacitor should be connected between VDDOUT and GND as close to the chip as possible. One external 2.2  $\mu$ F (or 3.3  $\mu$ F) X7R capacitor should be connected between VDDOUT and GND.

5V-tolerant means that the I/O lines can drive voltage level according to VDDIO, but can be driven with a voltage of up to 5.5V. However, driving an I/O line with a voltage over VDDIO while the programmable pull-up resistor is enabled will create a current path through the pull-up resistor from the I/O line to VDDIO. Care should be taken, in particular at reset, as all the I/O lines default to input with pull-up resistor enabled at reset.

## 6.6 I/O Lines Current Drawing

The PIO lines PA0 to PA3 are high-drive current capable. Each of these I/O lines can drive up to 16 mA permanently.

The remaining I/O lines can draw only 8 mA.

However, the total current drawn by all the I/O lines cannot exceed 200 mA.





## 8. Memory

## 8.1 AT91SAM7XC512

- 512 Kbytes of dual-plane Flash Memory
  - 2 contiguous banks of 1024 pages of 256 bytes
  - Fast access time, 30 MHz single-cycle access in Worst Case conditions
  - Page programming time: 6 ms, including page auto-erase
  - Page programming without auto-erase: 3 ms
  - Full chip erase time: 15 ms
  - 10,000 write cycles, 10-year data retention capability
  - 32 lock bits, protecting 32 sectors of 64 pages
  - Protection Mode to secure contents of the Flash
- 128 Kbytes of Fast SRAM
  - Single-cycle access at full speed

## 8.2 AT91SAM7XC256

- 256 Kbytes of Flash Memory
  - 1024 pages of 256 bytes
  - Fast access time, 30 MHz single-cycle access in Worst Case conditions
  - Page programming time: 6 ms, including page auto-erase
  - Page programming without auto-erase: 3 ms
  - Full chip erase time: 15 ms
  - 10,000 write cycles, 10-year data retention capability
  - 16 lock bits, each protecting 16 sectors of 64 pages
  - Protection Mode to secure contents of the Flash
- 64 Kbytes of Fast SRAM
  - Single-cycle access at full speed

## 8.3 AT91SAM7XC128

- 128 Kbytes of Flash Memory
  - 512 pages of 256 bytes
  - Fast access time, 30 MHz single-cycle access in Worst Case conditions
  - Page programming time: 6 ms, including page auto-erase
  - Page programming without auto-erase: 3 ms
  - Full chip erase time: 15 ms
  - 10,000 write cycles, 10-year data retention capability
  - 8 lock bits, each protecting 8 sectors of 64 pages
  - Protection Mode to secure contents of the Flash
- 32 Kbytes of Fast SRAM
  - Single-cycle access at full speed



plane may be performed even while program or erase functions are being executed in the other memory plane.

One EFC is embedded in the AT91SAM7XC256/128 to control the single plane of 256/128 KBytes.

#### 8.5.3 Lock Regions

#### 8.5.3.1 AT91SAM7XC512

Two Embedded Flash Controllers each manage 16 lock bits to protect 16 regions of the flash against inadvertent flash erasing or programming commands. The AT91SAM7XC512 contains 32 lock regions and each lock region contains 64 pages of 256 bytes. Each lock region has a size of 16 Kbytes.

If a locked-region's erase or program command occurs, the command is aborted and the EFC trigs an interrupt.

The 32 NVM bits are software programmable through both of the EFC User Interfaces. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 8.5.3.2 AT91SAM7XC256

The Embedded Flash Controller manages 16 lock bits to protect 16 regions of the flash against inadvertent flash erasing or programming commands. The AT91SAM7XC256 contains 16 lock regions and each lock region contains 64 pages of 256 bytes. Each lock region has a size of 16 Kbytes.

If a locked-region's erase or program command occurs, the command is aborted and the EFC trigs an interrupt.

The 16 NVM bits are software programmable through the EFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 8.5.3.3 AT91SAM7XC128

The Embedded Flash Controller manages 8 lock bits to protect 8 regions of the flash against inadvertent flash erasing or programming commands. The AT91SAM7XC128 contains 8 lock regions and each lock region contains 64 pages of 256 bytes. Each lock region has a size of 16 Kbytes.

If a locked-region's erase or program command occurs, the command is aborted and the EFC trigs an interrupt.

The 8 NVM bits are software programmable through the EFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 8.5.4 Security Bit Feature

The AT91SAM7XC512/256/128 features a security bit, based on a specific NVM-Bit. When the security is enabled, any access to the Flash, either through the ICE interface or through the Fast

Flash Programming Interface, is forbidden. This ensures the confidentiality of the code programmed in the Flash.

This security bit can only be enabled, through the Command "Set Security Bit" of the EFC User Interface. Disabling the security bit can only be achieved by asserting the ERASE pin at 1, and after a full flash erase is performed. When the security bit is deactivated, all accesses to the flash are permitted.

It is important to note that the assertion of the ERASE pin should always be longer than 220 ms.

As the ERASE pin integrates a permanent pull-down, it can be left unconnected during normal operation. However, it is safer to connect it directly to GND for the final application.

#### 8.5.5 Non-volatile Brownout Detector Control

Two general purpose NVM (GPNVM) bits are used for controlling the brownout detector (BOD), so that even after a power loss, the brownout detector operations remain in their state.

These two GPNVM bits can be cleared or set respectively through the commands "Clear General-purpose NVM Bit" and "Set General-purpose NVM Bit" of the EFC User Interface.

- GPNVM Bit 0 is used as a brownout detector enable bit. Setting the GPNVM Bit 0 enables the BOD, clearing it disables the BOD. Asserting ERASE clears the GPNVM Bit 0 and thus disables the brownout detector by default.
- The GPNVM Bit 1 is used as a brownout reset enable signal for the reset controller. Setting the GPNVM Bit 1 enables the brownout reset when a brownout is detected, Clearing the GPNVM Bit 1 disables the brownout reset. Asserting ERASE disables the brownout reset by default.

#### 8.5.6 Calibration Bits

Eight NVM bits are used to calibrate the brownout detector and the voltage regulator. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the calibration bits.

#### 8.6 Fast Flash Programming Interface

The Fast Flash Programming Interface allows programming the device through either a serial JTAG interface or through a multiplexed fully-handshaked parallel port. It allows gang-programming with market-standard industrial programmers.

The FFPI supports read, page program, page erase, full erase, lock, unlock and protect commands.

The Fast Flash Programming Interface is enabled and the Fast Programming Mode is entered when the TST pin and the PA0 and PA1 pins are all tied high.

#### 8.7 SAM-BA Boot Assistant

The SAM-BA Boot Assistant is a default Boot Program that provides an easy way to program insitu the on-chip Flash memory.

The SAM-BA Boot Assistant supports serial communication via the DBGU or the USB Device Port.

 Communication via the DBGU supports a wide range of crystals from 3 to 20 MHz via software auto-detection.





• Communication via the USB Device Port is limited to an 18.432 MHz crystal.

The SAM-BA Boot provides an interface with SAM-BA Graphic User Interface (GUI).

The SAM-BA Boot is in ROM and is mapped at address 0x0 when the GPNVM Bit 2 is set to 0.

When GPNVM bit 2 is set to 1, the device boots from the Flash.

When GPNVM bit 2 is set to 0, the device boots from ROM (SAM-BA).

### 9.1 Reset Controller

- Based on one power-on reset cell and one brownout detector
- Status of the last reset, either Power-up Reset, Software Reset, User Reset, Watchdog Reset, Brownout Reset
- Controls the internal resets and the NRST pin output
- Allows to shape a signal on the NRST line, guaranteeing that the length of the pulse meets any requirement.

#### 9.1.1 Brownout Detector and Power-on Reset

The AT91SAM7XC512/256/128 embeds one brownout detection circuit and a power-on reset cell. The power-on reset is supplied with and monitors VDDCORE.

Both signals are provided to the Flash to prevent any code corruption during power-up or powerdown sequences or if brownouts occur on the power supplies.

The power-on reset cell has a limited-accuracy threshold at around 1.5V. Its output remains low during power-up until VDDCORE goes over this voltage level. This signal goes to the reset controller and allows a full re-initialization of the device.

The brownout detector monitors the VDDCORE and VDDFLASH levels during operation by comparing them to a fixed trigger level. It secures system operations in the most difficult environments and prevents code corruption in case of brownout on the VDDCORE or VDDFLASH.

When the brownout detector is enabled and VDDCORE decreases to a value below the trigger level (Vbot18-, defined as Vbot18 - hyst/2), the brownout output is immediately activated.

When VDDCORE increases above the trigger level (Vbot18+, defined as Vbot18 + hyst/2), the reset is released. The brownout detector only detects a drop if the voltage on VDDCORE stays below the threshold voltage for longer than about 1µs.

The VDDCORE threshold voltage has a hysteresis of about 50 mV, to ensure spike free brownout detection. The typical value of the brownout detector threshold is 1.68V with an accuracy of  $\pm$  2% and is factory calibrated.

When the brownout detector is enabled and VDDFLASH decreases to a value below the trigger level (Vbot33-, defined as Vbot33 - hyst/2), the brownout output is immediately activated.

When VDDFLASH increases above the trigger level (Vbot33+, defined as Vbot33 + hyst/2), the reset is released. The brownout detector only detects a drop if the voltage on VDDCORE stays below the threshold voltage for longer than about  $1\mu s$ .

The VDDFLASH threshold voltage has a hysteresis of about 50 mV, to ensure spike free brownout detection. The typical value of the brownout detector threshold is 2.80V with an accuracy of  $\pm$  3.5% and is factory calibrated.

The brownout detector is low-power, as it consumes less than 28  $\mu$ A static current. However, it can be deactivated to save its static current. In this case, it consumes less than 1 $\mu$ A. The deactivation is configured through the GPNVM bit 0 of the Flash.





## 9.2 Clock Generator

The Clock Generator embeds one low-power RC Oscillator, one Main Oscillator and one PLL with the following characteristics:

- RC Oscillator ranges between 22 KHz and 42 KHz
- Main Oscillator frequency ranges between 3 and 20 MHz
- Main Oscillator can be bypassed
- PLL output ranges between 80 and 200 MHz

It provides SLCK, MAINCK and PLLCK.

Figure 9-2. Clock Generator Block Diagram



## 9.3 Power Management Controller

The Power Management Controller uses the Clock Generator outputs to provide:

- the Processor Clock PCK
- the Master Clock MCK
- the USB Clock UDPCK
- all the peripheral clocks, independently controllable
- · four programmable clock outputs

The Master Clock (MCK) is programmable from a few hundred Hz to the maximum operating frequency of the device.

The Processor Clock (PCK) switches off when entering processor idle mode, thus allowing reduced power consumption while waiting for an interrupt.





### 9.4 Advanced Interrupt Controller

- · Controls the interrupt lines (nIRQ and nFIQ) of an ARM Processor
- · Individually maskable and vectored interrupt sources
  - Source 0 is reserved for the Fast Interrupt Input (FIQ)
  - Source 1 is reserved for system peripherals (RTT, PIT, EFC, PMC, DBGU, etc.)
  - Other sources control the peripheral interrupts or external interrupts
  - Programmable edge-triggered or level-sensitive internal sources
  - Programmable positive/negative edge-triggered or high/low level-sensitive external sources
- 8-level Priority Controller
  - Drives the normal interrupt nIRQ of the processor
  - Handles priority of the interrupt sources





- Higher priority interrupts can be served during service of lower priority interrupt
- Vectoring
  - Optimizes interrupt service routine branch and execution
  - One 32-bit vector register per interrupt source
  - Interrupt vector register reads the corresponding current interrupt vector
- Protect Mode
  - Easy debugging by preventing automatic operations
- Fast Forcing
  - Permits redirecting any interrupt source on the fast interrupt
- General Interrupt Mask
  - Provides processor synchronization on events without triggering an interrupt

#### 9.5 Debug Unit

- Comprises:
  - One two-pin UART
  - One Interface for the Debug Communication Channel (DCC) support
  - One set of Chip ID Registers
  - One Interface providing ICE Access Prevention
- Two-pin UART
  - USART-compatible User Interface
  - Programmable Baud Rate Generator
  - Parity, Framing and Overrun Error
  - Automatic Echo, Local Loopback and Remote Loopback Channel Modes
- Debug Communication Channel Support
  - Offers visibility of COMMRX and COMMTX signals from the ARM Processor
- Chip ID Registers
  - Identification of the device revision, sizes of the embedded memories, set of peripherals
  - Chip ID is 0x271C 0A40 (VERSION 0) for AT91SAM7XC512
  - Chip ID is 0x271B 0940 (VERSION 0) for AT91SAM7XC256
  - Chip ID is 0x271A 0740 (VERSION 0) for AT91SAM7XC128

#### 9.6 Periodic Interval Timer

• 20-bit programmable counter plus 12-bit interval counter

#### 9.7 Watchdog Timer

- 12-bit key-protected Programmable Counter running on prescaled SLCK
- · Provides reset or interrupt signals to the system
- Counter may be stopped while the processor is in debug state or in idle mode

#### 9.8 Real-time Timer

• 32-bit free-running counter with alarm running on prescaled SLCK

# <sup>30</sup> AT91SAM7XC512/256/128

• Programmable 16-bit prescaler for SLCK accuracy compensation

### 9.9 PIO Controllers

- Two PIO Controllers, each controlling 31 I/O lines
- Fully programmable through set/clear registers
- Multiplexing of two peripheral functions per I/O line
- For each I/O line (whether assigned to a peripheral or used as general-purpose I/O)
  - Input change interrupt
  - Half a clock period glitch filter
  - Multi-drive option enables driving in open drain
  - Programmable pull-up on each I/O line
  - Pin data status register, supplies visibility of the level on the pin at any time
- Synchronous output, provides Set and Clear of several I/O lines in a single write

### 9.10 Voltage Regulator Controller

The purpose of this controller is to select the Power Mode of the Voltage Regulator between Normal Mode (bit 0 is cleared) or Standby Mode (bit 0 is set).





## 10. Peripherals

### 10.1 User Interface

The User Peripherals are mapped in the 256 MBytes of address space between 0xF000 0000 and 0xFFFE FFFF. Each peripheral is allocated 16 Kbytes of address space.

A complete memory map is provided in Figure 8-1 on page 19.

### 10.2 Peripheral Identifiers

The AT91SAM7XC512/256/128 embeds a wide range of peripherals. Table 10-1 defines the Peripheral Identifiers of the AT91SAM7XC512/256/128. Unique peripheral identifiers are defined for both the Advanced Interrupt Controller and the Power Management Controller.

| Peripheral ID | Peripheral Mnemonic | Peripheral Name                      | External<br>Interrupt |  |
|---------------|---------------------|--------------------------------------|-----------------------|--|
| 0             | AIC                 | Advanced Interrupt Controller        | FIQ                   |  |
| 1             | SYSC <sup>(1)</sup> | System                               |                       |  |
| 2             | PIOA                | Parallel I/O Controller A            |                       |  |
| 3             | PIOB                | Parallel I/O Controller B            |                       |  |
| 4             | SPI0                | Serial Peripheral Interface 0        |                       |  |
| 5             | SPI1                | Serial Peripheral Interface 1        |                       |  |
| 6             | US0                 | USART 0                              |                       |  |
| 7             | US1                 | USART 1                              |                       |  |
| 8             | SSC                 | Synchronous Serial Controller        |                       |  |
| 9             | тwi                 | Two-wire Interface                   |                       |  |
| 10            | PWMC                | Pulse Width Modulation Controller    |                       |  |
| 11            | UDP                 | USB device Port                      |                       |  |
| 12            | TC0                 | Timer/Counter 0                      |                       |  |
| 13            | TC1                 | Timer/Counter 1                      |                       |  |
| 14            | TC2                 | Timer/Counter 2                      |                       |  |
| 15            | CAN                 | CAN Controller                       |                       |  |
| 16            | EMAC                | Ethernet MAC                         |                       |  |
| 17            | ADC <sup>(1)</sup>  | Analog-to Digital Converter          |                       |  |
| 18            | AES                 | Advanced Encryption Standard 128-bit |                       |  |
| 19            | TDES                | Triple Data Encryption Standard      |                       |  |
| 20-29         | Reserved            |                                      |                       |  |
| 30            | AIC                 | Advanced Interrupt Controller        | IRQ0                  |  |
| 31            | AIC                 | Advanced Interrupt Controller        | IRQ1                  |  |

#### Table 10-1. Peripheral Identifiers

Note: 1. Setting SYSC and ADC bits in the clock set/clear registers of the PMC has no effect. The System Controller and ADC are continuously clocked.



## 10.4 PIO Controller A Multiplexing

| PIO Controller A |              |              | Application Usage |                   |  |
|------------------|--------------|--------------|-------------------|-------------------|--|
| I/O Line         | Peripheral A | Peripheral B | Comments          | Function Comments |  |
| PA0              | RXD0         |              | High-Drive        |                   |  |
| PA1              | TXD0         |              | High-Drive        |                   |  |
| PA2              | SCK0         | SPI1_NPCS1   | High-Drive        |                   |  |
| PA3              | RTS0         | SPI1_NPCS2   | High-Drive        |                   |  |
| PA4              | CTS0         | SPI1_NPCS3   |                   |                   |  |
| PA5              | RXD1         |              |                   |                   |  |
| PA6              | TXD1         |              |                   |                   |  |
| PA7              | SCK1         | SPI0_NPCS1   |                   |                   |  |
| PA8              | RTS1         | SPI0_NPCS2   |                   |                   |  |
| PA9              | CTS1         | SPI0_NPCS3   |                   |                   |  |
| PA10             | TWD          |              |                   |                   |  |
| PA11             | TWCK         |              |                   |                   |  |
| PA12             | SPI_NPCS0    |              |                   |                   |  |
| PA13             | SPI0_NPCS1   | PCK1         |                   |                   |  |
| PA14             | SPI0_NPCS2   | IRQ1         |                   |                   |  |
| PA15             | SPI0_NPCS3   | TCLK2        |                   |                   |  |
| PA16             | SPI0_MISO    |              |                   |                   |  |
| PA17             | SPI0_MOSI    |              |                   |                   |  |
| PA18             | SPI0_SPCK    |              |                   |                   |  |
| PA19             | CANRX        |              |                   |                   |  |
| PA20             | CANTX        |              |                   |                   |  |
| PA21             | TF           | SPI1_NPCS0   |                   |                   |  |
| PA22             | ТК           | SPI1_SPCK    |                   |                   |  |
| PA23             | TD           | SPI1_MOSI    |                   |                   |  |
| PA24             | RD           | SPI1_MISO    |                   |                   |  |
| PA25             | RK           | SPI1_NPCS1   |                   |                   |  |
| PA26             | RF           | SPI1_NPCS2   |                   |                   |  |
| PA27             | DRXD         | РСК3         |                   |                   |  |
| PA28             | DTXD         |              |                   |                   |  |
| PA29             | FIQ          | SPI1_NPCS3   |                   |                   |  |
| PA30             | IRQ0         | PCK2         |                   |                   |  |

## Table 10-2. Multiplexing on PIO Controller A



# 11. Package Drawings



## Figure 11-1. LQFP Package Drawing



#### Figure 11-2. 100-TFBGA Package Drawing





| Ball Pitch          | 0.80 |
|---------------------|------|
| Substrate Thickness | 0.21 |
| Ball Diameter       | 0.4  |
| Mold Thickness      | 0.53 |

All dimensions are in mm

## 12. AT91SAM7XC512/256/128 Ordering Information

| MLR A Ordering Code                  | MLR B Ordering Code | Package               | Package Type | Temperature<br>Operating Range  |
|--------------------------------------|---------------------|-----------------------|--------------|---------------------------------|
| AT91SAM7XC512-AU<br>AT91SAM7XC512-CU | _                   | LQFP 100<br>TFBGA 100 | Green        | Industrial<br>(-40· C to 85· C) |
| AT91SAM7XC256-AU                     | AT91SAM7XC256B-AU   | LQFP 100              | Green        | Industrial                      |
| AT91SAM7XC256-CU                     | AT91SAM7XC256B-CU   | TFBGA 100             |              | (-40· C to 85· C)               |
| AT91SAM7XC128-AU                     | AT91SAM7XC128B-AU   | LQFP 100              | Green        | Industrial                      |
| AT91SAM7XC128-CU                     | AT91SAM7XC128B-CU   | TFBGA 100             |              | (-40· C to 85· C)               |

 Table 12-1.
 Ordering Information

## **13. Export Regulations Statement**

These commodities, technology or software will be exported from France and the applicable Export Administration Regulations will apply. French, United States and other relevant laws, regulations and requirements regarding the export of products may restrict sale, export and reexport of these products; please assure you conduct your activities in accordance with the applicable relevant export regulations.





#### Headquarters

*Atmel Corporation* 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

#### Web Site

www.atmel.com www.atmel.com/AT91SAM www.atmel.com/lproducts/ASIC

Literature Requests www.atmel.com/literature **Technical Support** AT91SAM Support Atmel techincal support Sales Contacts www.atmel.com/contacts/

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNTIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.



© 2008 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, Atmel logo and combinations thereof, DataFlash<sup>®</sup>, SAM-BA<sup>®</sup> and others, are registered trademarks of Atmel Corporation or its subsidiaries. Windows<sup>®</sup> and others, are registered trademarks of Microsoft Corporation in the US and/or other countries. ARM<sup>®</sup>, the ARM Powered<sup>®</sup> logo and others, are registered trademarks or trademarks of ARM Limited. Other terms and product names may be the trademarks of others.