



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                               |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | S08                                                                  |
| Core Size                  | 8-Bit                                                                |
| Speed                      | 20MHz                                                                |
| Connectivity               | I <sup>2</sup> C, LINbus, SCI, SPI                                   |
| Peripherals                | LVD, PWM, WDT                                                        |
| Number of I/O              | 26                                                                   |
| Program Memory Size        | 4KB (4K x 8)                                                         |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 256 x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                          |
| Data Converters            | A/D 10x12b                                                           |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 32-LQFP                                                              |
| Supplier Device Package    | 32-LQFP (7x7)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08qe4clc |
|                            |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



\_\_\_\_\_

| Part Number   | Package Description | Original (gold wire)<br>package document number | Current (copper wire)<br>package document number |
|---------------|---------------------|-------------------------------------------------|--------------------------------------------------|
| MC68HC908JW32 | 48 QFN              | 98ARH99048A                                     | 98ASA00466D                                      |
| MC9S08AC16    |                     |                                                 |                                                  |
| MC9S908AC60   |                     |                                                 |                                                  |
| MC9S08AC128   |                     |                                                 |                                                  |
| MC9S08AW60    |                     |                                                 |                                                  |
| MC9S08GB60A   |                     |                                                 |                                                  |
| MC9S08GT16A   |                     |                                                 |                                                  |
| MC9S08JM16    |                     |                                                 |                                                  |
| MC9S08JM60    |                     |                                                 |                                                  |
| MC9S08LL16    |                     |                                                 |                                                  |
| MC9S08QE128   |                     |                                                 |                                                  |
| MC9S08QE32    |                     |                                                 |                                                  |
| MC9S08RG60    |                     |                                                 |                                                  |
| MCF51CN128    |                     |                                                 |                                                  |
| MC9RS08LA8    | 48 QFN              | 98ARL10606D                                     | 98ASA00466D                                      |
| MC9S08GT16A   | 32 QFN              | 98ARH99035A                                     | 98ASA00473D                                      |
| MC9S908QE32   | 32 QFN              | 98ARE10566D                                     | 98ASA00473D                                      |
| MC9S908QE8    | 32 QFN              | 98ASA00071D                                     | 98ASA00736D                                      |
| MC9S08JS16    | 24 QFN              | 98ARL10608D                                     | 98ASA00734D                                      |
| MC9S08QB8     |                     |                                                 |                                                  |
| MC9S08QG8     | 24 QFN              | 98ARL10605D                                     | 98ASA00474D                                      |
| MC9S08SH8     | 24 QFN              | 98ARE10714D                                     | 98ASA00474D                                      |
| MC9RS08KB12   | 24 QFN              | 98ASA00087D                                     | 98ASA00602D                                      |
| MC9S08QG8     | 16 QFN              | 98ARE10614D                                     | 98ASA00671D                                      |
| MC9RS08KB12   | 8 DFN               | 98ARL10557D                                     | 98ASA00672D                                      |
| MC9S08QG8     |                     |                                                 |                                                  |
| MC9RS08KA2    | 6 DFN               | 98ARL10602D                                     | 98ASA00735D                                      |



# **Freescale Semiconductor**

Data Sheet: Technical Data

An Energy Efficient Solution by Freescale

## Document Number: MC9S08QE8 Rev. 8, 4/2011

# MC9S08QE8 Series

# Covers: MC9S08QE8 and **MC9S08QE4**

## Features

- 8-Bit HCS08 Central Processor Unit (CPU)
  - Up to 20 MHz CPU at 3.6 V to 1.8 V across temperature range of -40 °C to 85 °C
  - HC08 instruction set with added BGND instruction
  - Support for up to 32 interrupt/reset sources
- On-Chip Memory
  - Flash read/program/erase over full operating voltage and temperature
  - Random-access memory (RAM)
  - Security circuitry to prevent unauthorized access to RAM and flash contents
- · Power-Saving Modes
  - Two low power stop modes
  - Reduced power wait mode
  - Low power run and wait modes allow peripherals to run while voltage regulator is in standby
  - Peripheral clock gating register can disable clocks to unused modules, thereby reducing currents
  - Very low power external oscillator that can be used in stop2 or stop3 modes to provide accurate clock source to real time counter
  - 6 µs typical wake-up time from stop3 mode
- Clock Source Options
  - Oscillator (XOSC) Loop-control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz
  - Internal Clock Source (ICS) Internal clock source module containing a frequency-locked-loop (FLL) controlled by internal or external reference; precision trimming of internal reference allows 0.2% resolution and 2% deviation over temperature and voltage; supporting bus frequencies from 1 MHz to 10 MHz
- System Protection
  - Watchdog computer operating properly (COP) reset with option to run from dedicated 1 kHz internal clock source or bus clock
  - Low-voltage warning with interrupt
  - Low-voltage detection with reset or interrupt
  - Illegal opcode detection with reset
  - Illegal address detection with reset
  - Flash block protection
- Development Support
  - Single-wire background debug interface
  - Breakpoint capability to allow single breakpoint setting during in-circuit debugging (plus two more breakpoints in on-chip debug module)







16-Pin PDIP 648

16-Pin TSSOP 948F

- On-chip in-circuit emulator (ICE) debug module containing two comparators and nine trigger modes; eight deep FIFO for storing change-of-flow addresses and event-only data; debug module supports both tag and force breakpoints
- Peripherals
  - ADC 10-channel, 12-bit resolution; 2.5 µs conversion time; automatic compare function; 1.7 mV/°C temperature sensor; internal bandgap reference channel; operation in stop3; fully functional from 3.6 V to 1.8 V
  - ACMPx Two analog comparators with selectable interrupt on rising, falling, or either edge of comparator output; compare option to fixed internal bandgap reference voltage; outputs can be optionally routed to TPM module; operation in stop3
  - SCI Full-duplex non-return to zero (NRZ); LIN master extended break generation; LIN slave extended break detection; wake-up on active edge
  - SPI Full-duplex or single-wire bidirectional; double-buffered transmit and receive; master or slave mode; MSB-first or LSB-first shifting
  - IIC Up to 100 kbps with maximum bus loading; multi-master operation; programmable slave address; interrupt driven byte-by-byte data transfer; supporting broadcast mode and 10-bit addressing
  - **TPMx** Two 3-channel (TPM1 and TPM2); selectable input capture, output compare, or buffered edge- or center-aligned PWM on each channel
  - RTC (Real-time counter) 8-bit modulus counter with binary or decimal based prescaler; external clock source for precise time base, time-of-day, calendar or task scheduling functions; free running on-chip low power oscillator (1 kHz) for cyclic wakeup without external components; runs in all MCU modes
- Input/Output
  - 26 GPIOs, one output-only pin and one input-only pin
  - Eight KBI interrupts with selectable polarity
  - Hysteresis and configurable pullup device on all input pins; configurable slew rate and drive strength on all output pins.
- Package Options
  - 32-pin LQFP, 32-pin QFN, 28-pin SOIC, 20-pin SOIC, 16-pin PDIP, 16-pin TSSOP

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2007-2011. All rights reserved.





**Pin Assignments** 

# 2 Pin Assignments

This section shows the pin assignments for the MC9S08QE8 series devices.



Pins shown in bold type are lost in the next lower pin count package.

## Figure 2. MC9S08QE8 Series in 32-Pin LQFP/QFN Package



#### **Pin Assignments**





|    | Pin N | umber |    |          | < Lowest             | Priority         | > Highest         |                                     |
|----|-------|-------|----|----------|----------------------|------------------|-------------------|-------------------------------------|
| 32 | 28    | 20    | 16 | Port Pin | Alt 1                | Alt 2            | Alt 3             | Alt 4                               |
| 1  | _     | —     | _  | PTD1     |                      |                  |                   |                                     |
| 2  |       | —     |    | PTD0     |                      |                  |                   |                                     |
| 3  | 5     | 3     | 3  |          |                      |                  |                   | V <sub>DD</sub>                     |
| 4  | 6     | —     | _  |          |                      |                  |                   | V <sub>DDA</sub> /V <sub>REFH</sub> |
| 5  | 7     | —     | _  |          |                      |                  |                   | V <sub>SSA</sub> /V <sub>REFL</sub> |
| 6  | 8     | 4     | 4  |          |                      |                  |                   | V <sub>SS</sub>                     |
| 7  | 9     | 5     | 5  | PTB7     | SCL <sup>1</sup>     |                  |                   | EXTAL                               |
| 8  | 10    | 6     | 6  | PTB6     | SDA <sup>1</sup>     |                  |                   | XTAL                                |
| 9  | 11    | 7     | 7  | PTB5     | TPM1CH1              | SS               |                   |                                     |
| 10 | 12    | 8     | 8  | PTB4     | TPM2CH1              | MISO             |                   |                                     |
| 11 | 13    | 9     |    | PTC3     |                      |                  |                   |                                     |
| 12 | 14    | 10    | _  | PTC2     |                      |                  |                   |                                     |
| 13 | 15    | 11    | _  | PTC1     | TPM2CH2 <sup>2</sup> |                  |                   |                                     |
| 14 | 16    | 12    | _  | PTC0     | TPM1CH2 <sup>3</sup> |                  |                   |                                     |
| 15 | 17    | 13    | 9  | PTB3     | KBIP7                | MOSI             | ADP7              |                                     |
| 16 | 18    | 14    | 10 | PTB2     | KBIP6                | SPSCK            | ADP6              |                                     |
| 17 | 19    | 15    | 11 | PTB1     | KBIP5                | TxD              | ADP5              |                                     |
| 18 | 20    | 16    | 12 | PTB0     | KBIP4                | RxD              | ADP4              |                                     |
| 19 | 21    | —     | _  | PTA7     | TPM2CH2 <sup>2</sup> |                  | ADP9              |                                     |
| 20 | 22    | —     | _  | PTA6     | TPM1CH2 <sup>3</sup> |                  | ADP8              |                                     |
| 21 |       | —     |    | PTD3     |                      |                  |                   |                                     |
| 22 |       | —     | _  | PTD2     |                      |                  |                   |                                     |
| 23 | 23    | 17    | 13 | PTA3     | KBIP3                | SCL <sup>1</sup> | ADP3              |                                     |
| 24 | 24    | 18    | 14 | PTA2     | KBIP2                | SDA <sup>1</sup> | ADP2              |                                     |
| 25 | 25    | 19    | 15 | PTA1     | KBIP1                | TPM2CH0          | ADP1 <sup>4</sup> | ACMP1-4                             |

## Table 1. Pin Availability by Package Pin-Count

MC9S08QE8 Series Data Sheet, Rev. 8



|    |       |       |    |          |          |          | •                 | -                   |
|----|-------|-------|----|----------|----------|----------|-------------------|---------------------|
|    | Pin N | umbei | •  |          | < Lowest | Priority | > Highest         |                     |
| 32 | 28    | 20    | 16 | Port Pin | Alt 1    | Alt 2    | Alt 3             | Alt 4               |
| 26 | 26    | 20    | 16 | PTA0     | KBIP0    | TPM1CH0  | ADP0 <sup>4</sup> | ACMP1+ <sup>4</sup> |
| 27 | 27    | _     | _  | PTC7     |          |          |                   | ACMP2-              |
| 28 | 28    | _     | _  | PTC6     |          |          |                   | ACMP2+              |
| 29 | 1     | _     | _  | PTC5     |          |          |                   | ACMP2O              |
| 30 | 2     | _     | _  | PTC4     |          |          |                   |                     |
| 31 | 3     | 1     | 1  | PTA5     | IRQ      | TCLK     | RESET             |                     |
| 32 | 4     | 2     | 2  | PTA4     | ACMP1O   | BKGD     | MS                |                     |
| 1  |       |       |    |          |          |          |                   |                     |

Table 1. Pin Availability by Package Pin-Count (continued)

<sup>1</sup> IIC pins, SCL and SDA can be repositioned using IICPS in SOPT2, default reset locations are PTA3 and PTA2.

<sup>2</sup> TPM2CH2 pin can be repositioned using TPM2CH2PS in SOPT2, default reset location is PTA7.

<sup>3</sup> TPM1CH2 pin can be repositioned using TPM1CH2PS in SOPT2, default reset location is PTA6.

<sup>4</sup> If ADC and ACMP1 are enabled, both modules will have access to the pin.

# **3 Electrical Characteristics**

# 3.1 Introduction

This section contains electrical and timing specifications for the MC9S08QE8 series of microcontrollers available at the time of publication.

# 3.2 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

**Table 2. Parameter Classifications** 

# NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.



where K is a constant pertaining to the particular part. K can be determined from equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

# 3.5 ESD Protection and Latch-Up Immunity

Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions must be taken to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

All ESD testing is in conformity with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. During the device qualification, ESD stresses were performed for the human body model (HBM), the machine model (MM) and the charge device model (CDM).

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless instructed otherwise in the device specification.

| Model         | Description                 | Symbol | Value | Unit |
|---------------|-----------------------------|--------|-------|------|
|               | Series resistance           | R1     | 1500  | Ω    |
| Human<br>Body | Storage capacitance         | С      | 100   | pF   |
|               | Number of pulses per pin    | —      | 3     | _    |
|               | Series resistance           | R1     | 0     | Ω    |
| Machine       | Storage capacitance         | С      | 200   | pF   |
|               | Number of pulses per pin    | —      | 3     | —    |
| Latch-up      | Minimum input voltage limit | _      | -2.5  | V    |
| Laten-up      | Maximum input voltage limit | —      | 7.5   | V    |

Table 5. ESD and Latch-up Test Conditions

Table 6. ESD and Latch-Up Protection Characteristics

| No. | Rating <sup>1</sup>                        | Symbol           | Min   | Max | Unit |
|-----|--------------------------------------------|------------------|-------|-----|------|
| 1   | Human body model (HBM)                     | V <sub>HBM</sub> | ±2000 | _   | V    |
| 2   | Machine model (MM)                         | V <sub>MM</sub>  | ±200  | _   | V    |
| 3   | Charge device model (CDM)                  | V <sub>CDM</sub> | ±500  | _   | V    |
| 4   | Latch-up current at T <sub>A</sub> = 85 °C | I <sub>LAT</sub> | ±100  | _   | mA   |

<sup>1</sup> Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.



| Num | С |                                              | Characteristic                                        | Symbol           | Condition                                                   | Min.                               | Typical <sup>1</sup>               | Max.         | Unit |   |    |
|-----|---|----------------------------------------------|-------------------------------------------------------|------------------|-------------------------------------------------------------|------------------------------------|------------------------------------|--------------|------|---|----|
| 12b | С | Pullup,<br>pulldown<br>resistors             | down (PTA5/IRQ/TCLK/RESET)                            |                  | R <sub>PU,</sub><br>R <sub>PD</sub><br>(Note <sup>3</sup> ) |                                    | _                                  | 52.5         | kΩ   |   |    |
|     |   | DC injection                                 | Single pin limit                                      |                  |                                                             | -0.2                               | —                                  | 0.2          | mA   |   |    |
| 13  | С | current <sup>4, 5,</sup><br>6                | Total MCU limit, includes<br>sum of all stressed pins | I <sub>IC</sub>  | $V_{\rm IN} < V_{\rm SS},  V_{\rm IN} > V_{\rm DD}$         | $V_{IN} < V_{SS}, V_{IN} > V_{DD}$ | $V_{IN} < V_{SS}, V_{IN} > V_{DD}$ | -5           | —    | 5 | mA |
| 14  | С | Input capacitance, all pins                  |                                                       | C <sub>In</sub>  | —                                                           | _                                  | —                                  | 8            | pF   |   |    |
| 15  | С | RAM retention voltage                        |                                                       | V <sub>RAM</sub> | —                                                           | _                                  | 0.6                                | 1.0          | V    |   |    |
| 16  | С | POR re-arm                                   | voltage <sup>7</sup>                                  | V <sub>POR</sub> | —                                                           | 0.9                                | 1.4                                | 2.0          | V    |   |    |
| 17  | D | POR re-arm                                   | time                                                  | t <sub>POR</sub> | —                                                           | 10                                 | —                                  | _            | μS   |   |    |
| 18  | Ρ | Low-voltage                                  | detection threshold                                   | $V_{LVD}$        | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising           | 1.80<br>1.88                       | 1.84<br>1.92                       | 1.88<br>1.96 | V    |   |    |
| 19  | Ρ | Low-voltage warning threshold                |                                                       | $V_{LVW}$        | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising           | 2.08                               | 2.14                               | 2.24         | V    |   |    |
| 20  | Ρ | Low-voltage inhibit reset/recover hysteresis |                                                       | V <sub>hys</sub> | _                                                           | _                                  | 80                                 |              | mV   |   |    |
| 21  | Ρ | Bandgap vol                                  | tage reference <sup>8</sup>                           | V <sub>BG</sub>  | —                                                           | 1.15                               | 1.17                               | 1.18         | V    |   |    |

## Table 7. DC Characteristics (continued)

<sup>1</sup> Typical values are measured at 25 °C. Characterized, not tested

<sup>2</sup> As the supply voltage rises, the LVD circuit will hold the MCU in reset until the supply has risen above V<sub>LVDL</sub>.

<sup>3</sup> The specified resistor value is the actual value internal to the device. The pullup or pulldown value may appear higher when measured externally on the pin.

 $^4\,$  All functional non-supply pins, except for PTA5 are internally clamped to  $V_{SS}$  and  $V_{DD}$ 

<sup>5</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.

<sup>6</sup> Power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions. If the positive injection current ( $V_{In} > V_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Ensure that external  $V_{DD}$  load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).

<sup>7</sup> Maximum is highest voltage that POR is guaranteed.

<sup>8</sup> Factory trimmed at  $V_{DD} = 3.0$  V, Temp = 25 °C



| Num | с | Parameter                                                | Symbol            | Bus<br>Freq     | V <sub>DD</sub><br>(V) | Typical <sup>1</sup> | Max       | Unit | Temp<br>(°C) |       |      |     |              |
|-----|---|----------------------------------------------------------|-------------------|-----------------|------------------------|----------------------|-----------|------|--------------|-------|------|-----|--------------|
| 5   | Т | Run supply current<br>LPRS = 1, all modules off; running | RI <sub>DD</sub>  | 16 kHz<br>FBILP | 3                      | 77                   | _         | μA   | –40 to 85 °C |       |      |     |              |
|     | т | from RAM                                                 | י ייט             | 16 kHz<br>FBELP | Ū                      | 7.3                  | _         | μ    |              |       |      |     |              |
| 6   | Т | Wait mode supply current<br>FEI mode, all modules off    | WI <sub>DD</sub>  | 10 MHz          | 3                      | 570                  | —         | μA   | –40 to 85 °C |       |      |     |              |
| 0   | Т |                                                          | UUU               | 1 MHz           | 0                      | 290                  | —         | μΛ   | -+010005 0   |       |      |     |              |
| 7   | т | Wait mode supply current<br>LPRS = 1, all modules off    | WI <sub>DD</sub>  | 16 kHz<br>FBELP | 3                      | 1                    | _         | μA   | –40 to 85 °C |       |      |     |              |
|     | Р |                                                          |                   | _               | 3                      | 0.3                  | 0.65      |      | –40 to 25 °C |       |      |     |              |
|     | С |                                                          |                   | _               |                        | 0.5                  | 0.8       |      | 70 °C        |       |      |     |              |
| 8   | Ρ | Stop2 mode supply current                                | 521               | _               |                        | 1                    | 2.5       | μA   | 85 °C        |       |      |     |              |
| 0   | С |                                                          | S2I <sub>DD</sub> | DD              | DD                     | DD                   | DD        | _    |              | 0.25  | 0.50 | μΛ  | –40 to 25 °C |
|     | С |                                                          |                   |                 |                        |                      |           |      |              | _     | 2    | 0.3 | 0.6          |
|     | С |                                                          |                   | _               |                        | 0.7                  | 2.0       |      | 85 °C        |       |      |     |              |
|     | Ρ |                                                          |                   | _               |                        | 0.4                  | 0.8       |      | –40 to 25 °C |       |      |     |              |
|     | С |                                                          |                   | _               | 3                      | 1.0                  | 1.8       |      | 70 °C        |       |      |     |              |
| 9   | Ρ | Stop3 mode supply current                                | ରସ                | _               |                        | 3                    | 6         | Δ    | 85 °C        |       |      |     |              |
| 3   | С | no clocks active                                         | S3I <sub>DD</sub> | _               |                        | 0.35                 | 0.35 0.60 | μA   | –40 to 25 °C |       |      |     |              |
|     | С |                                                          |                   |                 | _                      | 2                    | 2 0.8     |      |              | 70 °C |      |     |              |
|     | С |                                                          |                   | _               |                        | 2.5                  | 5.5       |      | 85 °C        |       |      |     |              |

<sup>1</sup> Data in Typical column was characterized at 3.0 V, 25°C or is typical recommended value.

## Table 9. Stop Mode Adders

| Num | с | Parameter             | Condition                                              |               |              | Units        |              |       |
|-----|---|-----------------------|--------------------------------------------------------|---------------|--------------|--------------|--------------|-------|
| Num | C |                       |                                                        | <b>-40</b> °C | <b>25</b> °C | <b>70</b> °C | <b>85</b> °C | Units |
| 1   | Т | LPO                   | —                                                      | 50            | 75           | 100          | 150          | nA    |
| 2   | Т | ERREFSTEN             | RANGE = HGO = 0                                        | 1000          | 1000         | 1100         | 1500         | nA    |
| 3   | Т | IREFSTEN <sup>1</sup> | _                                                      | 63            | 70           | 77           | 81           | μA    |
| 4   | Т | RTC                   | Does not include clock source<br>current               | 50            | 75           | 100          | 150          | nA    |
| 5   | Т | LVD <sup>1</sup>      | LVDSE = 1                                              | 90            | 100          | 110          | 115          | μA    |
| 6   | Т | ACMP <sup>1</sup>     | Not using the bandgap (BGBE = 0)                       | 18            | 20           | 22           | 23           | μA    |
| 7   | Т | ADC <sup>1</sup>      | ADLPC = ADLSMP = 1<br>Not using the bandgap (BGBE = 0) | 95            | 106          | 114          | 120          | μA    |

<sup>1</sup> Not available in stop2 mode.



# 3.8 External Oscillator (XOSCVLP) Characteristics

Refer to Figure 12 and Figure 13 for crystal or resonator circuits.

Table 10. XOSCVLP Specifications (Temperature Range = -40 to 85°C Ambient)

| Num | С | Characteristic                                                                                                                                                                                                                                         | Symbol                                                | Min.           | Typical <sup>1</sup>                           | Max.                  | Unit              |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------|------------------------------------------------|-----------------------|-------------------|
| 1   | С | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1)<br>Low range (RANGE = 0)<br>High range (RANGE = 1), high gain (HGO = 1), FBELP mode<br>High range (RANGE = 1), low power (HGO = 0), FBELP mode                                                | f <sub>lo</sub><br>f <sub>hi</sub><br>f <sub>hi</sub> | 32<br>1<br>1   |                                                | 38.4<br>16<br>8       | kHz<br>MHz<br>MHz |
| 2   | D | Load capacitors<br>Low range (RANGE=0), low power (HGO = 0)<br>Other oscillator settings                                                                                                                                                               | C <sub>1,</sub> C <sub>2</sub>                        |                | See Note <sup>2</sup><br>See Note <sup>3</sup> |                       |                   |
| 3   | D | Feedback resistor<br>Low range, low power (RANGE = 0, HGO = 0) <sup>2</sup><br>Low range, high gain (RANGE = 0, HGO = 1)<br>High range (RANGE = 1, HGO = X)                                                                                            | R <sub>F</sub>                                        |                | —<br>10<br>1                                   |                       | MΩ                |
| 4   | D | Series resistor —<br>Low range, low power (RANGE = 0, HGO = 0) <sup>2</sup><br>Low range, high gain (RANGE = 0, HGO = 1)<br>High range, low power (RANGE = 1, HGO = 0)<br>High range, high gain (RANGE = 1, HGO = 1)<br>$\geq 8$ MHz<br>4 MHz<br>1 MHz | R <sub>S</sub>                                        | <br> <br> <br> | <br>100<br>0<br>0<br>0<br>0                    | <br><br>0<br>10<br>20 | kΩ                |
| 5   | С | Crystal start-up time <sup>4</sup><br>Low range, low power<br>Low range, high gain<br>High range, low power<br>High range, high gain                                                                                                                   | <sup>t</sup> CSTL<br>t <sub>CSTH</sub>                |                | 600<br>400<br>5<br>15                          |                       | ms                |
| 6   | D | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1)<br>FEE mode<br>FBE or FBELP mode                                                                                                                                                            | f <sub>extal</sub>                                    | 0.03125<br>0   |                                                | 20<br>20              | MHz<br>MHz        |

<sup>1</sup> Data in Typical column was characterized at 3.0 V, 25 °C or is typical recommended value.

<sup>2</sup> Load capacitors ( $C_{1,}C_{2}$ ), feedback resistor ( $R_{F}$ ) and series resistor ( $R_{S}$ ) are incorporated internally when RANGE = HGO = 0.

<sup>3</sup> See crystal or resonator manufacturer's recommendation.

<sup>4</sup> Proper PC board layout procedures must be followed to achieve specifications.



# 3.10 AC Characteristics

This section describes timing characteristics for each peripheral system.

# 3.10.1 Control Timing

## Table 12. Control Timing

| Num | С | Rating                                                                                                                                                                    | Symbol                                | Min                           | Typical <sup>1</sup> | Max  | Unit |
|-----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|----------------------|------|------|
| 1   | D | Bus frequency $(t_{cyc} = 1/f_{Bus})$                                                                                                                                     | f <sub>Bus</sub>                      | dc                            | —                    | 10   | MHz  |
| 2   | D | Internal low power oscillator period                                                                                                                                      | t <sub>LPO</sub>                      | 700                           |                      | 1300 | μS   |
| 3   | D | External reset pulse width <sup>2</sup>                                                                                                                                   | t <sub>extrst</sub>                   | 100                           | _                    |      | ns   |
| 4   | D | Reset low drive                                                                                                                                                           | t <sub>rstdrv</sub>                   | $34 \times t_{\text{cyc}}$    |                      |      | ns   |
| 5   | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes                                                                                  | t <sub>MSSU</sub>                     | 500                           | _                    | _    | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>3</sup>                                                                      | t <sub>MSH</sub>                      | 100                           | _                    | _    | μs   |
| 7   | D | IRQ pulse width<br>Asynchronous path <sup>2</sup><br>Synchronous path <sup>4</sup>                                                                                        | t <sub>ILIH,</sub> t <sub>IHIL</sub>  | 100<br>1.5 × t <sub>cyc</sub> | _                    |      | ns   |
| 8   | D | Keyboard interrupt pulse width<br>Asynchronous path <sup>2</sup><br>Synchronous path <sup>4</sup>                                                                         | t <sub>ILIH,</sub> t <sub>IHIL</sub>  | 100<br>1.5 × t <sub>cyc</sub> |                      |      | ns   |
| 9   | С | Port rise and fall time —<br>Low output drive (PTxDS = 0) (load = 50 pF) <sup>5</sup><br>Slew rate control disabled (PTxSE = 0)<br>Slew rate control enabled (PTxSE = 1)  | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 16<br>23             |      | ns   |
| 9   |   | Port rise and fall time —<br>High output drive (PTxDS = 1) (load = 50 pF) <sup>5</sup><br>Slew rate control disabled (PTxSE = 0)<br>Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 5<br>9               |      | ns   |
| 10  | С | Voltage regulator recovery time                                                                                                                                           | t <sub>VRR</sub>                      | _                             | 4                    | _    | μS   |

<sup>1</sup> Typical values are based on characterization data at  $V_{DD}$  = 3.0 V, 25 °C unless otherwise stated.

 $^2$  This is the shortest pulse that is guaranteed to be recognized as a reset pin request.

<sup>3</sup> To enter BDM mode following a POR, BKGD/MS should be held low during the power-up and for a hold time of  $t_{MSH}$  after  $V_{DD}$  rises above  $V_{LVD}$ .

<sup>4</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.

 $^5$  Timing is shown with respect to 20% V\_{DD} and 80% V\_{DD} levels. Temperature range –40°C to 85°C.







Figure 23. ADC Input Impedance Equivalency Diagram

| С | Characteristic                                        | Conditions             | Symbol             | Min  | Typ <sup>1</sup> | Max | Unit  | Comment              |
|---|-------------------------------------------------------|------------------------|--------------------|------|------------------|-----|-------|----------------------|
| т | Supply current<br>ADLPC = 1<br>ADLSMP = 1<br>ADCO = 1 |                        | I <sub>DDA</sub>   | _    | 120              | _   | μA    |                      |
| т | Supply current<br>ADLPC = 1<br>ADLSMP = 0<br>ADCO = 1 |                        | I <sub>DDA</sub>   | _    | 202              | _   | μA    |                      |
| т | Supply current<br>ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 |                        | I <sub>DDA</sub>   | _    | 288              | _   | μA    |                      |
| Ρ | Supply current<br>ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 |                        | I <sub>DDA</sub>   | _    | 0.532            | 1   | mA    |                      |
|   | ADC                                                   | High speed (ADLPC = 0) | 4                  | 2    | 3.3              | 5   | N411- | t <sub>ADACK</sub> = |
| Р | asynchronous<br>clock source                          | Low power (ADLPC = 1)  | f <sub>ADACK</sub> | 1.25 | 2                | 3.3 | MHz   | 1/f <sub>ADACK</sub> |





| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICA    | LOUTLINE       | PRINT VERSION NC | T TO SCALE |
|---------------------------------------------------------|--------------|----------------|------------------|------------|
| TITLE: THERMALLY ENHANCED                               | DOCUMENT NO  | ): 98ASA00071D | REV: O           |            |
| FLAT NON-LEADED PACKAG                                  | CASE NUMBER  | : 2078–01      | 14 APR 2009      |            |
| 32 TERMINAL, 0.4 PITCH (4                               | STANDARD: NO | N-JEDEC        |                  |            |





© FREESCALE SEMICONDUCTOR, INC.<br/>ALL RIGHTS RESERVED.MECHANICAL OUTLINEPRINT VERSION NOT TO SCALETITLE:THERMALLY ENHANCED QUAD<br/>FLAT NON-LEADED PACKAGE (QFN)<br/>32 TERMINAL, 0.4 PITCH (4 X 4 X 1)DOCUMENT NO: 98ASA00071DREV: 0CASE NUMBER: 2078-0114 APR 2009STANDARD: NON-JEDEC







| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICA    | L OUTLINE      | PRINT VERSION NE | IT TO SCALE |
|---------------------------------------------------------|--------------|----------------|------------------|-------------|
| TITLE:                                                  | DOCUMENT NE  | ]: 98ASH70029A | RE∨: C           |             |
| LOW PROFILE QUAD FLAT PA                                | CASE NUMBER  | 8: 873A-04     | 01 APR 2005      |             |
| 32 LEAD, 0.8 PITCH (7 X                                 | STANDARD: JE | DEC MS-026 BBA |                  |             |





DETAIL G

SECTION F-F ROTATED 90°CW 32 PLACES



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. |                                 |                 |        | IT TO SCALE |
|---------------------------------------------------------|---------------------------------|-----------------|--------|-------------|
| TITLE:                                                  | DOCUMENT NO                     | ]: 98ASH70029A  | RE∨: C |             |
| LOW PROFILE QUAD FLAT P<br>32 LEAD, 0.8 PITCH (7 X      | CASE NUMBER: 873A-04 01 APR 200 |                 |        |             |
| $\begin{bmatrix} 32 \\ 1 \end{bmatrix}$                 | STANDARD: JE                    | IDEC MS-026 BBA |        |             |



NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: INCH.
- A DIMENSION TO CENTER OF LEADS WHEN FORMED PARALLEL.
- A DIMENSIONS DOES NOT INCLUDE MOLD FLASH.
- 5. ROUNDED CORNERS OPTIONAL.
- 6. 648-01 THRU -08 OBSOLETE, NEW STANDARD 648-09.

|       | MILLIN     | IETERS                       |       | NCHES     |       | MILLIMETERS |             |         | NCHES       |
|-------|------------|------------------------------|-------|-----------|-------|-------------|-------------|---------|-------------|
| DIM   | MIN        | MAX                          | MIN   | MAX       | DIM   | MIN         | MAX         | MIN     | MAX         |
| A     | 18.80      | 19.55                        | 0.740 | 0.770     |       |             |             |         |             |
| В     | 6.35       | 6.85                         | 0.250 | 0.270     |       |             |             |         |             |
| С     | 3.69       | 4.44                         | 0.145 | 0.175     |       |             |             |         |             |
| D     | 0.39       | 0.53                         | 0.015 | 0.021     |       |             |             |         |             |
| F     | 1.02       | 1.77                         | 0.040 | 0.070     |       |             |             |         |             |
| G     | 2.54       | BSC                          | 0.1   | 100 BSC   |       |             |             |         |             |
| Н     | 1.27       | BSC                          | 0.0   | )50 BSC   |       |             |             |         |             |
| J     | 0.21       | 0.38                         | 0.008 | 0.015     |       |             |             |         |             |
| K     | 2.80       | 3.30                         | 0.110 | 0.130     |       |             |             |         |             |
| L     | 7.50       | 7.74                         | 0.295 | 0.305     |       |             |             |         |             |
| М     | 0.         | 10°                          | 0.    | 10°       |       |             |             |         |             |
| S     | 0.51       | 1.01                         | 0.020 | 0.040     |       |             |             |         |             |
| © FI  |            | ICONDUCTOR, I<br>S RESERVED. | NC.   | MECHANICA | L OUT | LINE        | PRINT VER   | SION NO | DT TO SCALE |
| TITLE | TITLE:     |                              |       |           | DOCU  | Ment nc     | : 98ASB4243 | 1B      | REV: T      |
|       | 16 LD PDIP |                              |       |           |       | NUMBER      | 2:648-08    |         | 19 MAY 2005 |
|       |            |                              |       |           |       | DARD: NC    | N-JEDEC     |         |             |



## STYLE 1:

## PIN 1. CATHODE

- 2. CATHODE
- 3. CATHODE
- 4. CATHODE
- 5. CATHODE
- 6. CATHODE
- 7. CATHODE
- 8. CATHODE
- 9. ANODE
- 10. ANODE
- 11. ANODE
- 12. ANODE
- 13. ANODE
- 14. ANODE
- 15. ANODE
- 16. ANODE

STYLE 2:

- PIN 1. COMMON DRAIN
  - 2. COMMON DRAIN
  - 3. COMMON DRAIN
  - 4. COMMON DRAIN
  - 5. COMMON DRAIN
  - 6. COMMON DRAIN
  - 7. COMMON DRAIN
  - 8. COMMON DRAIN
  - 9. GATE
  - 10. SOURCE
  - 11. GATE
  - 12. SOURCE
  - 13. GATE
  - 14. SOURCE
  - 15. GATE
  - 16. SOURCE

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NOT TO SCALE |             |  |
|---------------------------------------------------------|--------------------|--------------|----------------------------|-------------|--|
| TITLE:                                                  |                    | DOCUMENT NO  | ): 98ASB42431B             | REV: T      |  |
| 16 LD PDIP                                              |                    | CASE NUMBER  | 8:648-08                   | 19 MAY 2005 |  |
|                                                         |                    | STANDARD: NO | N-JEDEC                    |             |  |





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE          |        | PRINT VERSION NOT TO SCALE |  |  |
|---------------------------------------------------------|-----------------------------|--------|----------------------------|--|--|
| TITLE:                                                  | DOCUMENT NE                 | RE∨: B |                            |  |  |
| 16 LD TSSOP, PITCH 0.65                                 | CASE NUMBER: 948F-01 19 MAY |        |                            |  |  |
|                                                         | STANDARD: JE                | IDEC   |                            |  |  |







| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | L OUTLINE                     | PRINT VERSION NE | IT TO SCALE |
|---------------------------------------------------------|-------------------------------|------------------|-------------|
| TITLE:                                                  | DOCUMENT NE                   | RE∨: B           |             |
| 16 LD TSSOP, PITCH 0.                                   | CASE NUMBER: 948F-01 19 MAY 2 |                  |             |
|                                                         | STANDARD: JE                  | DEC              |             |

