Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | I <sup>2</sup> C, SPI | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 3.5KB (2K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V | | Data Converters | A/D 5x8b | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 28-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc72-04-so | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 2.2 **Data Memory Organization** The data memory is partitioned into multiple banks which contain the General Purpose Registers and the Special Function Registers. Bits RP1 and RP0 are the bank select bits. RP1\* RP0 (STATUS<6:5>) - $= 00 \rightarrow Bank0$ - $= 01 \rightarrow Bank1$ - = 10 → Bank2 (not implemented) - = 11 → Bank3 (not implemented) - Maintain this bit clear to ensure upward compatibility with future products. Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM. All implemented banks contain special function registers. Some "high use" special function registers from one bank may be mirrored in another bank for code reduction and quicker access (ex; the STATUS register is in Bank 0 and Bank 1). #### 2.2.1 GENERAL PURPOSE REGISTER FILE The register file can be accessed either directly or indirectly through the File Select Register FSR (Section 2.5). FIGURE 2-2: **REGISTER FILE MAP** | GUNE 2 | Z. NEGISTE | IN FILE WAP | | | | | | | | | |-------------------|-------------------------------------------------------------------------------------|---------------------|-----------------|--|--|--|--|--|--|--| | File<br>Address | 8 | | File<br>Address | | | | | | | | | 00h | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 80h | | | | | | | | | 01h | TMR0 | OPTION | 81h | | | | | | | | | 02h | PCL | PCL | 82h | | | | | | | | | 03h | STATUS | STATUS | 83h | | | | | | | | | 04h | FSR | FSR | 84h | | | | | | | | | 05h | PORTA | TRISA | 85h | | | | | | | | | 06h | PORTB | TRISB | 86h | | | | | | | | | 07h | PORTC | TRISC | 87h | | | | | | | | | 08h | | | 88h | | | | | | | | | 09h | | | 89h | | | | | | | | | 0Ah | PCLATH | PCLATH | 8Ah | | | | | | | | | 0Bh | INTCON | INTCON | 8Bh | | | | | | | | | 0Ch | PIR1 | PIE1 | 8Ch | | | | | | | | | 0Dh | | | 8Dh | | | | | | | | | 0Eh | TMR1L | PCON | 8Eh | | | | | | | | | 0Fh | TMR1H | 1 0011 | 8Fh | | | | | | | | | 10h | T1CON | | 90h | | | | | | | | | 11h | TMR2 | | 91h | | | | | | | | | 12h | T2CON | PR2 | 92h | | | | | | | | | 13h | SSPBUF | SSPADD | 93h | | | | | | | | | 14h | SSPCON | SSPSTAT | 94h | | | | | | | | | 1 <del>-</del> 11 | CCPR1L | 001 01A1 | 95h | | | | | | | | | 16h | CCPR1H | | 96h | | | | | | | | | 17h | CCP1CON | | 97h | | | | | | | | | 18h | 001 10011 | | 98h | | | | | | | | | 19h | | | 99h | | | | | | | | | 1Ah | | | 9Ah | | | | | | | | | 1Bh | | | 9Bh | | | | | | | | | 1Ch | | | 9Ch | | | | | | | | | 1Dh | | | 9Dh | | | | | | | | | 1Eh | ADRES | | 9Eh | | | | | | | | | 1Fh | ADCON0 | ADCON1 | 9Fh | | | | | | | | | 20h | ADCONO | ADCONT | <b>⊣</b> | | | | | | | | | 2011 | General<br>Purpose | General<br>Purpose | A0h | | | | | | | | | | Register | Register | BFh | | | | | | | | | | | | C0h | | | | | | | | | | | | 00.1 | | | | | | | | | | _ | | | | | | | | | | | 1 | | | | | | | | | | | | | | | <u> </u> | | | | | | | | | 7Fh | Bank 0 | Bank 1 | ا FFh | | | | | | | | | | Dank 0 | Dalik I | | | | | | | | | | | Unimplemented data memory locations, read as '0'. Note 1: Not a physical register. | | | | | | | | | | | | | | | | | | | | | | #### 2.2.2.2 OPTION\_REG REGISTER The OPTION\_REG register is a readable and writable register which contains various control bits to configure the TMR0 prescaler/WDT postscaler (single assignable register known also as the prescaler), the External INT Interrupt, TMR0, and the weak pull-ups on PORTB. Note: To achieve a 1:1 prescaler assignment for the TMR0 register, assign the prescaler to the Watchdog Timer. ## FIGURE 2-4: OPTION\_REG REGISTER (ADDRESS 81h) | R/W-1 | | | | | |----------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------|------------|--------------------------|-------------|-------|------------------------------------------------------------------------------|--|--|--|--| | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | R = Readable bit | | | | | | oit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR reset | | | | | | bit 7: | <b>RBPU</b> : PC<br>1 = PORTI<br>0 = PORTI | 3 pull-ups | are disal | oled | lividual port | latch value | es | | | | | | | bit 6: | INTEDG: I<br>1 = Interru<br>0 = Interru | pt on risin | ig edge of | RB0/INT | | | | | | | | | | bit 5: | T0CS: TMR0 Clock Source Select bit 1 = Transition on RA4/T0CKI pin 0 = Internal instruction cycle clock (CLKOUT) | | | | | | | | | | | | | bit 4: | | ent on hiç | gh-to-low | transition | on RA4/T00<br>on RA4/T00 | • | | | | | | | | bit 3: | PSA: Presca<br>1 = Presca<br>0 = Presca | ler is ass | igned to t | he WDT | module | | | | | | | | | bit 2-0: | PS2:PS0: | Prescaler | Rate Sel | ect bits | | | | | | | | | | | Bit Value | TMR0 R | ate WD | ⊺ Rate | | | | | | | | | | | 000<br>001<br>010<br>011<br>100<br>101<br>110 | 1:2<br>1:4<br>1:8<br>1:16<br>1:32<br>1:64<br>1:12 | 8 1: | 2<br>4 | | | | | | | | | #### 2.2.2.6 PCON REGISTER The Power Control (PCON) register contains a flag bit to allow differentiation between a Power-on Reset (POR) to an external MCLR Reset or WDT Reset. Those devices with brown-out detection circuitry contain an additional bit to differentiate a Brown-out Reset condition from a Power-on Reset condition. BOR is unknown on Power-on Reset. It must then be set by the user and checked on subsequent resets to see if BOR is clear, indicating a brown-out has occurred. The BOR status bit is a don't care and is not necessarily predictable if the brown-out circuit is disabled (by clearing the BODEN bit in the Configuration word). #### FIGURE 2-8: PCON REGISTER (ADDRESS 8Eh) Note: ### 3.2 PORTB and the TRISB Register PORTB is an 8-bit wide bi-directional port. The corresponding data direction register is TRISB. Setting a TRISB bit (=1) will make the corresponding PORTB pin an input, i.e., put the corresponding output driver in a hi-impedance mode. Clearing a TRISB bit (=0) will make the corresponding PORTB pin an output, i.e., put the contents of the output latch on the selected pin. #### **EXAMPLE 3-1: INITIALIZING PORTB** ``` BCF STATUS, RPO CLRF PORTB ; Initialize PORTB by ; clearing output ; data latches ; Select Bank 1 BSF STATUS, RPO MOVLW ; Value used to 0xCF ; initialize data : direction MOVWF TRISB ; Set RB<3:0> as inputs ; RB<5:4> as outputs ; RB<7:6> as inputs ``` Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit RBPU (OPTION<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset. FIGURE 3-3: BLOCK DIAGRAM OF RB3:RB0 PINS Four of PORTB's pins, RB7:RB4, have an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e. any RB7:RB4 pin configured as an output is excluded from the interrupt on change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB Port Change Interrupt with flag bit RBIF (INTCON<0>). This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt in the following manner: - a) Any read or write of PORTB. This will end the mismatch condition. - b) Clear flag bit RBIF. A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition, and allow flag bit RBIF to be cleared. The interrupt on change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt on change feature. Polling of PORTB is not recommended while using the interrupt on change feature. FIGURE 3-4: BLOCK DIAGRAM OF RB7:RB4 PINS ### FIGURE 6-2: T2CON: TIMER2 CONTROL REGISTER (ADDRESS 12h) U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 — TOUTPS3 TOUTPS2 TOUTPS1 TOUTPS0 TMR2ON T2CKPS1 T2CKPS0 Bit0 bit7 bit0 R/W-0 R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'n = Value at POR reset bit 7: Unimplemented: Read as '0' bit 6-3: TOUTPS3:TOUTPS0: Timer2 Output Postscale Select bits 0000 = 1:1 Postscale 0001 = 1:2 Postscale • 1111 = 1:16 Postscale bit 2: TMR2ON: Timer2 On bit 1 = Timer2 is on 0 = Timer2 is off bit 1-0: T2CKPS1:T2CKPS0: Timer2 Clock Prescale Select bits 00 =Prescaler is 1 01 =Prescaler is 4 1x =Prescaler is 16 ### TABLE 6-1 REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets | |---------|----------------------------|------------|----------------|---------|---------|---------|--------|---------|---------|--------------------------|---------------------------------| | 0Bh,8Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | (1) | ADIF | (1) | (1) | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | (1) | ADIE | (1) | (1) | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 11h | TMR2 | Timer2 mod | dule's registe | r | | | | | | 0000 0000 | 0000 0000 | | 12h | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | 92h | PR2 Timer2 Period Register | | | | | | | | | 1111 1111 | 1111 1111 | $\mbox{Legend:} \quad \mbox{$x = $ unknown, $u = $ unchanged, $-= $ unimplemented read as '0'. Shaded cells are not used by the Timer2 module. }$ 2: These bits are unimplemented, read as '0'. #### 7.3 PWM Mode In Pulse Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTC data latch, the TRISC<2> bit must be cleared to make the CCP1 pin an output. Note: Clearing the CCP1CON register will force the CCP1 PWM output latch to the default low level. This is not the PORTC I/O data latch. Figure 7-4 shows a simplified block diagram of the CCP module in PWM mode. For a step by step procedure on how to set up the CCP module for PWM operation, see Section 7.3.3. # FIGURE 7-4: SIMPLIFIED PWM BLOCK DIAGRAM A PWM output (Figure 7-5) has a time base (period) and a time that the output stays high (duty cycle). The frequency of the PWM is the inverse of the period (1/period). FIGURE 7-5: PWM OUTPUT #### 7.3.1 PWM PERIOD The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following formula: PWM frequency is defined as 1 / [PWM period]. When TMR2 is equal to PR2, the following three events occur on the next increment cycle: - TMR2 is cleared - The CCP1 pin is set (exception: if PWM duty cycle = 0%, the CCP1 pin will not be set) - The PWM duty cycle is latched from CCPR1L into CCPR1H Note: The Timer2 postscaler (see Section 6.0) is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output. #### 7.3.2 PWM DUTY CYCLE The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available: the CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The following equation is used to calculate the PWM duty cycle in time: CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not latched into CCPR1H until after a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read-only register. The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation. When the CCPR1H and 2-bit latch match TMR2 concatenated with an internal 2-bit Q clock or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared. Maximum PWM resolution (bits) for a given PWM frequency: $$= \frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)}$$ bits **Note:** If the PWM duty cycle value is longer than the PWM period the CCP1 pin will not be cleared. #### FIGURE 8-5: SSPCON: SYNC SERIAL PORT CONTROL REGISTER (ADDRESS 14h) (PIC16CR72) R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 SSPOV **SSPEN CKP** SSPM1 WCOL SSPM3 SSPM2 SSPM0 R = Readable bit W = Writable bit bit7 bit0 U = Unimplemented bit, read as '0' - n =Value at POR reset bit 7: WCOL: Write Collision Detect bit 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software) 0 = No collision bit 6: SSPOV: Receive Overflow Indicator bit #### In SPI mode 1 = A new byte is received while the SSPBUF register is still holding the previous data. In case of overflow, the data in SSPSR is lost. Overflow can only occur in slave mode. The user must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In master operation, the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register. 0 = No overflow ### In I<sup>2</sup>C mode 1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV is a "don't care" in transmit mode. SSPOV must be cleared in software in either mode. 0 = No overflow bit 5: SSPEN: Synchronous Serial Port Enable bit #### In SPI mode 1 = Enables serial port and configures SCK, SDO, and SDI as serial port pins 0 = Disables serial port and configures these pins as I/O port pins #### In I<sup>2</sup>C mode 1 = Enables the serial port and configures the SDA and SCL pins as serial port pins 0 = Disables serial port and configures these pins as I/O port pins In both modes, when enabled, these pins must be properly configured as input or output. bit 4: **CKP**: Clock Polarity Select bit #### In SPI mode 1 = Idle state for clock is a high level 0 = Idle state for clock is a low level #### In I<sup>2</sup>C mode SCK release control 1 = Enable clock 0 = Holds clock low (clock stretch) (Used to ensure data setup time) bit 3-0: SSPM3:SSPM0: Synchronous Serial Port Mode Select bits 0000 = SPI master operation, clock = Fosc/4 0001 = SPI master operation, clock = Fosc/16 0010 = SPI master operation, clock = Fosc/64 0011 = SPI master operation, clock = TMR2 output/2 0100 = SPI slave mode, clock = SCK pin. $\overline{SS}$ pin control enabled. 0101 = SPI slave mode, clock = SCK pin. SS pin control disabled. SS can be used as I/O pin $0110 = I^2C$ slave mode, 7-bit address $0111 = I^2C$ slave mode, 10-bit address $1011 = I^2C$ firmware controlled master operation (slave idle) $1110 = I^2C$ slave mode, 7-bit address with start and stop bit interrupts enabled $1111 = I^2C$ slave mode, 10-bit address with start and stop bit interrupts enabled ### 8.3.1 OPERATION OF SSP MODULE IN SPI MODE - PIC16CR72 A block diagram of the SSP Module in SPI Mode is shown in Figure 8-6. The SPI mode allows 8-bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used: Serial Data Out (SDO) RC5/SDO Serial Data In (SDI) RC4/SDI/SDA Serial Clock (SCK) RC3/SCK/SCL Additionally a fourth pin may be used when in a slave mode of operation: • Slave Select (SS) RA5/SS/AN4 When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON register (SSPCON<5:0>) and SSPSTAT<7:6>. These control bits allow the following to be specified: - Master Operation (SCK is the clock output) - Slave Mode (SCK is the clock input) - Clock Polarity (Idle state of SCK) - Clock Edge (Output data on rising/falling edge of SCK) - Clock Rate (master operation only) - Slave Select Mode (Slave mode only) To enable the serial port, SSP Enable bit, SSPEN (SSPCON<5>) must be set. To reset or reconfigure SPI mode, clear bit SSPEN, re-initialize the SSPCON register, and then set bit SSPEN. This configures the SDI, SDO, SCK, and $\overline{\rm SS}$ pins as serial port pins. For the pins to behave as the serial port function, they must have their data direction bits (in the TRISC register) appropriately programmed. That is: - SDI must have TRISC<4> set - SDO must have TRISC<5> cleared - SCK (master operation) must have TRISC<3> cleared - SCK (Slave mode) must have TRISC<3> set - SS must have TRISA<5> set Note: When the SPI is in Slave Mode with SS pin control enabled, (SSPCON<3:0> = 0100) the SPI module will reset if the SS pin is set to VDD **Note:** If the SPI is used in Slave Mode with CKE = '1', then the $\overline{SS}$ pin control must be enabled. FIGURE 8-6: SSP BLOCK DIAGRAM (SPI MODE)(PIC16CR72) #### 8.4.1.2 RECEPTION When the $R/\overline{W}$ bit of the address byte is clear and an address match occurs, the $R/\overline{W}$ bit of the SSPSTAT register is cleared. The received address is loaded into the SSPBUF register. When the address byte overflow condition exists, then no acknowledge ( $\overline{ACK}$ ) pulse is given. An overflow condition is defined as either bit BF (SSPSTAT<0>) is set or bit SSPOV (SSPCON<6>) is set. An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF (PIR1<3>) must be cleared in software. The SSPSTAT register is used to determine the status of the byte. FIGURE 8-8: I<sup>2</sup>C WAVEFORMS FOR RECEPTION (7-BIT ADDRESS) #### 9.4 A/D Conversions **Note:** The GO/DONE bit should **NOT** be set in the same instruction that turns on the A/D. #### 9.5 <u>Use of the CCP Trigger</u> An A/D conversion can be started by the "special event trigger" of the CCP1 module. This requires that the CCP1M3:CCP1M0 bits (CCP1CON<3:0>) be programmed as 1011 and that the A/D module is enabled (ADON bit is set). When the trigger occurs, the GO/DONE bit will be set, starting the A/D conversion, and the Timer1 counter will be reset to zero. Timer1 is reset to automatically repeat the A/D acquisition period with minimal software overhead (moving the ADRES to the desired location). The appropriate analog input channel must be selected and the minimum acquisition done before the "special event trigger" sets the GO/DONE bit (starts a conversion). If the A/D module is not enabled (ADON is cleared), then the "special event trigger" will be ignored by the A/D module, but will still reset the Timer1 counter. TABLE 9-2 REGISTERS/BITS ASSOCIATED WITH A/D | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other Resets | |---------|--------|---------|-------------|-------|--------|------------|---------|---------|---------|--------------------------|---------------------------| | 0Bh,8Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | T0IF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | _ | ADIF | _ | _ | SSPIF | CCP1IF | TMR2IF | TMR1IF | -0 0000 | -0 0000 | | 8Ch | PIE1 | _ | ADIE | _ | _ | SSPIE | CCP1IE | TMR2IE | TMR1IE | -0 0000 | -0 0000 | | 1Eh | ADRES | A/D Res | sult Regist | ter | | | | | | xxxx xxxx | uuuu uuuu | | 1Fh | ADCON0 | ADCS1 | ADCS0 | CHS2 | CHS1 | CHS0 | GO/DONE | _ | ADON | 0000 00-0 | 0000 00-0 | | 9Fh | ADCON1 | _ | _ | _ | _ | _ | PCFG2 | PCFG1 | PCFG0 | 000 | 000 | | 05h | PORTA | _ | _ | RA5 | RA4 | RA3 | RA2 | RA1 | RA0 | 0x 0000 | 0u 0000 | | 85h | TRISA | _ | _ | PORTA | Data D | irection F | | 11 1111 | 11 1111 | | | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used for A/D conversion. #### 10.4 Power-On Reset (POR) A Power-on Reset pulse is generated on-chip when VDD rise is detected (in the range of 1.5V - 2.1V). To take advantage of the POR, just tie the $\overline{\text{MCLR}}$ pin directly (or through a resistor) to VDD. This will eliminate external RC components usually needed to create a Power-on Reset. A maximum rise time for VDD is specified. See Electrical Specifications for details. For a slow rise time, see Figure 10-6. When the device starts normal operation (exits the reset condition), device operating parameters (voltage, frequency, temperature,...) must be met to ensure operation. If these conditions are not met, the device must be held in reset until the operating conditions are met. Brown-out Reset may be used to meet the startup conditions. FIGURE 10-6: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: External Power-on Reset circuit is required only if VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. - 2: $R < 40 \text{ k}\Omega$ is recommended to make sure that voltage drop across R does not violate the device's electrical specification. - 3: $R1 = 100\Omega$ to 1 k $\Omega$ will limit any current flowing into $\overline{MCLR}$ from external capacitor C in the event of $\overline{MCLR}$ /VPP pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). ### 10.5 Power-up Timer (PWRT) The Power-up Timer provides a fixed 72 ms nominal time-out on power-up only, from the POR. The Power-up Timer operates on an internal RC oscillator. The chip is kept in reset as long as the PWRT is active. The PWRT's time delay allows VDD to rise to an acceptable level. A configuration bit is provided to enable/disable the PWRT. The power-up time delay will vary from chip to chip due to VDD, temperature, and process variation. See DC parameters for details. #### 10.6 Oscillator Start-up Timer (OST) The Oscillator Start-up Timer (OST) provides 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over. This ensures that the crystal oscillator or resonator has started and stabilized. The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP. #### 10.7 Brown-Out Reset (BOR) A configuration bit, BODEN, can disable (if clear/programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below 4.0V (3.8V - 4.2V range) for greater than parameter #35, the brown-out situation will reset the chip. A reset may not occur if VDD falls below 4.0V for less than parameter #35. The chip will remain in Brown-out Reset until VDD rises above BVDD. The Power-up Timer will now be invoked and will keep the chip in RESET an additional 72 ms. If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be initialized. Once VDD rises above BVDD, the Power-up Timer will execute a 72 ms time delay. The Power-up Timer should always be enabled when Brown-out Reset is enabled. ## FIGURE 10-10: SLOW RISE TIME (MCLR TIED TO VDD) TABLE 11-2 PIC16CXXX INSTRUCTION SET | Mnemonic, | | Description | Cycles | | 14-Bit | Opcode | • | Status | Notes | |-----------|------|------------------------------|---------|--------|--------|--------|------|----------|-------| | Operan | ıds | | | MSb | | | LSb | Affected | | | | | BYTE-ORIENTED FILE REGIS | TER OPE | RATIC | NS | | | | | | ADDWF | f, d | Add W and f | 1 | 00 | 0111 | dfff | ffff | C,DC,Z | 1,2 | | ANDWF | f, d | AND W with f | 1 | 00 | 0101 | dfff | ffff | Z | 1,2 | | CLRF | f | Clear f | 1 | 00 | 0001 | lfff | ffff | Z | 2 | | CLRW | - | Clear W | 1 | 00 | 0001 | 0xxx | xxxx | Z | | | COMF | f, d | Complement f | 1 | 00 | 1001 | dfff | ffff | Z | 1,2 | | DECF | f, d | Decrement f | 1 | 00 | 0011 | dfff | ffff | Z | 1,2 | | DECFSZ | f, d | Decrement f, Skip if 0 | 1(2) | 00 | 1011 | dfff | ffff | | 1,2,3 | | INCF | f, d | Increment f | 1 | 00 | 1010 | dfff | ffff | Z | 1,2 | | INCFSZ | f, d | Increment f, Skip if 0 | 1(2) | 00 | 1111 | dfff | ffff | | 1,2,3 | | IORWF | f, d | Inclusive OR W with f | 1 | 0.0 | 0100 | dfff | ffff | Z | 1,2 | | MOVF | f, d | Move f | 1 | 0.0 | 1000 | dfff | ffff | Z | 1,2 | | MOVWF | f | Move W to f | 1 | 0.0 | 0000 | lfff | ffff | | | | NOP | - | No Operation | 1 | 0.0 | 0000 | 0xx0 | 0000 | | | | RLF | f, d | Rotate Left f through Carry | 1 | 0.0 | 1101 | dfff | ffff | С | 1,2 | | RRF | f, d | Rotate Right f through Carry | 1 | 0.0 | 1100 | dfff | ffff | С | 1,2 | | SUBWF | f, d | Subtract W from f | 1 | 0.0 | 0010 | dfff | ffff | C,DC,Z | 1,2 | | SWAPF | f, d | Swap nibbles in f | 1 | 0.0 | 1110 | dfff | ffff | | 1,2 | | XORWF | f, d | Exclusive OR W with f | 1 | 00 | 0110 | dfff | ffff | Z | 1,2 | | | | BIT-ORIENTED FILE REGIST | ER OPER | RATION | NS . | | | | | | BCF | f, b | Bit Clear f | 1 | 01 | 00bb | bfff | ffff | | 1,2 | | BSF | f, b | Bit Set f | 1 | 01 | 01bb | bfff | ffff | | 1,2 | | BTFSC | f, b | Bit Test f, Skip if Clear | 1 (2) | 01 | 10bb | bfff | ffff | | 3 | | BTFSS | f, b | Bit Test f, Skip if Set | 1 (2) | 01 | 11bb | bfff | ffff | | 3 | | | | LITERAL AND CONTROL | OPERAT | IONS | | | | | | | ADDLW | k | Add literal and W | 1 | 11 | 111x | kkkk | kkkk | C,DC,Z | | | ANDLW | k | AND literal with W | 1 | 11 | 1001 | kkkk | kkkk | Z | | | CALL | k | Call subroutine | 2 | 10 | 0kkk | kkkk | kkkk | | | | CLRWDT | - | Clear Watchdog Timer | 1 | 0.0 | 0000 | 0110 | 0100 | TO,PD | | | GOTO | k | Go to address | 2 | 10 | 1kkk | kkkk | kkkk | | | | IORLW | k | Inclusive OR literal with W | 1 | 11 | 1000 | kkkk | kkkk | Z | | | MOVLW | k | Move literal to W | 1 | 11 | 00xx | kkkk | kkkk | | | | RETFIE | - | Return from interrupt | 2 | 00 | 0000 | 0000 | 1001 | | | | RETLW | k | Return with literal in W | 2 | 11 | 01xx | kkkk | kkkk | | | | RETURN | - | Return from Subroutine | 2 | 00 | 0000 | 0000 | 1000 | | | | SLEEP | - | Go into standby mode | 1 | 00 | 0000 | 0110 | 0011 | TO,PD | | | SUBLW | k | Subtract W from literal | 1 | 11 | 110x | kkkk | kkkk | C,DC,Z | | | XORLW | k | Exclusive OR literal with W | 1 | 11 | 1010 | kkkk | kkkk | Z | | Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. <sup>2:</sup> If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module. <sup>3:</sup> If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. **NOTES:** #### 13.2 DC Characteristics: PIC16LC72/LCR72-04 (Commercial, Industrial) | DO OLIA | DAGTERICTIOS | Standard | | 0 | , | | | , | | | |---------|-------------------------------------------------------------------|-----------|----------|--------|-----|-----------|-------------------|-----|-------|--------------------------------------------------------------------| | DC CHA | RACTERISTICS | Operating | g tempe | rature | | | 85°C for 70°C for | | | | | Param | a | | PIC16C72 | | | PIC16CR72 | | | | | | No. | Characteristic | Sym | Min | Typ† | Max | Min | Typ† | Max | Units | Conditions | | D001 | Supply Voltage | VDD | 2.5 | - | 6.0 | 2.5 | - | 5.5 | V | LP, XT, RC (DC - 4 MHz) | | D002* | RAM Data Retention<br>Voltage (Note 1) | VDR | - | 1.5 | - | - | 1.5 | - | V | | | D003 | VDD start voltage to<br>ensure internal Power-<br>on Reset signal | VPOR | - | Vss | - | - | Vss | - | V | See section on Power-<br>on Reset for details | | D004* | VDD rise rate to ensure internal Power-on Reset signal | SVDD | 0.05 | - | 1 | 0.05 | - | - | V/ms | See section on Power-<br>on Reset for details | | D005 | Brown-out Reset Voltage | Bvdd | 3.7 | 4.0 | 4.3 | 3.7 | 4.0 | 4.3 | V | BODEN bit in configura-<br>tion word enabled | | D010 | Supply Current (Note 2,5) | IDD | - | 2.0 | 3.8 | - | 2.0 | 3.8 | mA | XT, RC osc configuration<br>Fosc = 4 MHz, VDD =<br>3.0V (Note 4) | | D010A | | | - | 22.5 | 48 | - | 22.5 | 48 | μА | LP osc configuration<br>Fosc = 32 kHz, VDD =<br>3.0V, WDT disabled | | D015* | Brown-out Reset<br>Current (Note 6) | ∆lbor | - | 350 | 425 | - | 350 | 425 | μА | BOR enabled VDD = 5.0V | | D020 | Power-down Current (Note 3,5) | IPD | - | 7.5 | 30 | - | 7.5 | 30 | μА | VDD = 3.0V, WDT enabled, -40°C to +85°C | | D021 | | | - | 0.9 | 5 | - | 0.9 | 5 | μΑ | VDD = 3.0V, WDT disabled, 0°C to +70°C | | D021A | | | - | 0.9 | 5 | - | 0.9 | 5 | μΑ | VDD = 3.0V, WDT dis-<br>abled, -40°C to +85°C | | D023* | Brown-out Reset<br>Current (Note 6) | Δlbor | - | 350 | 425 | - | 350 | 425 | μΑ | BOR enabled VDD = 5.0V | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - Note 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail to rail; all I/O pins tristated, pulled to VDD MCLR = VDD; WDT enabled/disabled as specified. - **Note 3:** The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - Note 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in kOhm. - Note 5: Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested. - Note 6: The $\Delta$ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. RC0/T1OSO/T1CKI TMR0 or TMR1 Note: Refer to Figure 13-1 for load conditions. FIGURE 13-6: TIMERO AND TIMER1 EXTERNAL CLOCK TIMINGS TABLE 13-6 TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS | A5* Tt1H | Param<br>No. | Sym | | Characterist | tic | Min | Тур† | Max | Units | Conditions | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------|-----------------------|------------------|---------------------------------|---------------------|------|-------|-------|------------------------------------| | A1* TIOL TOCKI Low Pulse Width No Prescaler 0.5TCY + 20 - - ns Must also meet With Prescaler 10 - - ns Must also meet Parameter 42 Mo Prescaler TCY + 40 - - ns No No Prescaler TCY + 40 - - ns No Prescaler TCY + 40 - - ns No Prescaler No Prescaler TCY + 40 - - ns | 40* | Tt0H | T0CKI High Pulse | Width | No Prescaler | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | With Prescaler | | | | | With Prescaler | 10 | _ | _ | ns | parameter 42 | | Tith | 41* | Tt0L | T0CKI Low Pulse Width | | No Prescaler | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | With Prescaler Greater of: 20 or TCY + 40 N N N Sprescale val (2, 4,, 256) | | | | | | 10 | _ | _ | ns | parameter 42 | | A5* Tt1H | 42* | Tt0P | T0CKI Period | | No Prescaler | Tcy + 40 | _ | _ | ns | | | Synchronous PiC16C7X/CR72 15 | | | | | With Prescaler | 20 or TCY + 40 | _ | _ | ns | N = prescale value<br>(2, 4,, 256) | | Prescaler = 2,4,8 | 45* | Tt1H | T1CKI High Time | Synchronous, I | Prescaler = 1 | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | 2,4,8 | | | | Synchronous, | PIC16 <b>C</b> 7X/ <b>CR</b> 72 | 15 | _ | _ | ns | parameter 47 | | Title | | | | | PIC16LC7X/LCR72 | 25 | _ | _ | ns | | | Tt1L | | | | Asynchronous | PIC16 <b>C</b> 7X/ <b>CR</b> 72 | 30 | _ | _ | ns | | | Synchronous PIC16C7X/CR72 15 ns parameter 47 | | | | | PIC16LC7X/LCR72 | 50 | _ | _ | ns | | | Prescaler = 2,4,8 | 46* | Tt1L | T1CKI Low Time | | Prescaler = 1 | 0.5Tcy + 20 | _ | _ | ns | Must also meet | | 2,4,8 | | | | | PIC16 <b>C</b> 7X/ <b>CR</b> 72 | 15 | _ | _ | ns | parameter 47 | | Titp | | | | 2,4,8 | | 25 | _ | _ | ns | | | Tt1P | | | | Asynchronous | PIC16 <b>C</b> 7X/ <b>CR</b> 72 | 30 | _ | _ | ns | | | Pic16LC7X/LCR72 Greater of: 50 OR TCY + 40 N N Pic16LC7X/LCR72 Greater of: 50 OR TCY + 40 N (1, 2, 4, 8) | | | | | PIC16LC7X/LCR72 | 50 | _ | _ | ns | | | So or Tay + 40 N (1, 2, 4, 8) | 47* | Tt1P | | Synchronous | | 30 OR TCY + 40<br>N | _ | _ | ns | , , , , | | PIC16LC7X/LCR72 100 — ns Ft1 Timer1 oscillator input frequency range (oscillator enabled by setting bit T1OSCEN) DC — 200 kHz | | | | | | 50 OR TCY + 40 | | | | N = prescale value<br>(1, 2, 4, 8) | | Ft1 Timer1 oscillator input frequency range DC — 200 kHz (oscillator enabled by setting bit T1OSCEN) | | | | Asynchronous | | 60 | _ | _ | ns | | | (oscillator enabled by setting bit T1OSCEN) | | | | | | 100 | _ | _ | ns | | | 48 TCKEZtmr1 Delay from external clock edge to timer increment 2Tosc — 7Tosc — | | Ft1 | | | | DC | _ | 200 | kHz | | | | 48 | TCKEZtmr1 | Delay from extern | al clock edge to | timer increment | 2Tosc | _ | 7Tosc | _ | | These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 14-12: TYPICAL IDD vs. FREQUENCY (RC MODE @ 22 pF, 25°C) FIGURE 14-13: MAXIMUM IDD vs. FREQUENCY (RC MODE @ 22 pF, -40°C TO 85°C) ## 15.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES - PIC16CR72 NO GRAPHS OR TABLES AVAILABLE AT THIS TIME ### 16.0 PACKAGING INFORMATION ### 16.1 Package Marking Information 28-Lead Side Brazed Skinny Windowed 28-Lead PDIP (Skinny DIP) 28-Lead SOIC 28-Lead SSOP Example Example Example Example Legend: XX...X Customer-specific information Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code © Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (©3) can be found on the outer packaging for this package. In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. ### 16.3 28-Lead Plastic Dual In-line (300 mil) (SP) **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | | INCHES* | | М | ILLIMETER | S | |------------------------------|-----------------|-------|---------|-------|-------|-----------|-------| | Dimension Limits | | MIN | NOM | MAX | MIN | NOM | MAX | | PCB Row Spacing | | | 0.300 | | | 7.62 | | | Number of Pins | n | | 28 | | | 28 | | | Pitch | р | | 0.100 | | | 2.54 | | | Lower Lead Width | В | 0.016 | 0.019 | 0.022 | 0.41 | 0.48 | 0.56 | | Upper Lead Width | B1 <sup>†</sup> | 0.040 | 0.053 | 0.065 | 1.02 | 1.33 | 1.65 | | Shoulder Radius | R | 0.000 | 0.005 | 0.010 | 0.00 | 0.13 | 0.25 | | Lead Thickness | С | 0.008 | 0.010 | 0.012 | 0.20 | 0.25 | 0.30 | | Top to Seating Plane | Α | 0.140 | 0.150 | 0.160 | 3.56 | 3.81 | 4.06 | | Top of Lead to Seating Plane | A1 | 0.070 | 0.090 | 0.110 | 1.78 | 2.29 | 2.79 | | Base to Seating Plane | A2 | 0.015 | 0.020 | 0.025 | 0.38 | 0.51 | 0.64 | | Tip to Seating Plane | L | 0.125 | 0.130 | 0.135 | 3.18 | 3.30 | 3.43 | | Package Length | D <sup>‡</sup> | 1.345 | 1.365 | 1.385 | 34.16 | 34.67 | 35.18 | | Molded Package Width | E <sup>‡</sup> | 0.280 | 0.288 | 0.295 | 7.11 | 7.30 | 7.49 | | Radius to Radius Width | E1 | 0.270 | 0.283 | 0.295 | 6.86 | 7.18 | 7.49 | | Overall Row Spacing | eВ | 0.320 | 0.350 | 0.380 | 8.13 | 8.89 | 9.65 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | <sup>\*</sup> Controlling Parameter. <sup>&</sup>lt;sup>†</sup> Dimension "B1" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B1." <sup>&</sup>lt;sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."