# Intel - EP2A15F672C9 Datasheet





Welcome to <u>E-XFL.COM</u>

# Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

# Details

| Product Status                 | Obsolete                                                |
|--------------------------------|---------------------------------------------------------|
| Number of LABs/CLBs            | 1664                                                    |
| Number of Logic Elements/Cells | 16640                                                   |
| Total RAM Bits                 | 425984                                                  |
| Number of I/O                  | 492                                                     |
| Number of Gates                | 1900000                                                 |
| Voltage - Supply               | 1.425V ~ 1.575V                                         |
| Mounting Type                  | Surface Mount                                           |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                         |
| Package / Case                 | 672-BBGA                                                |
| Supplier Device Package        | 672-FBGA (27x27)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep2a15f672c9 |
|                                |                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 1. APEX II Device Features |           |           |           |           |
|----------------------------------|-----------|-----------|-----------|-----------|
| Feature                          | EP2A15    | EP2A25    | EP2A40    | EP2A70    |
| Maximum gates                    | 1,900,000 | 2,750,000 | 3,000,000 | 5,250,000 |
| Typical gates                    | 600,000   | 900,000   | 1,500,000 | 3,000,000 |
| LEs                              | 16,640    | 24,320    | 38,400    | 67,200    |
| RAM ESBs                         | 104       | 152       | 160       | 280       |
| Maximum RAM bits                 | 425,984   | 622,592   | 655,360   | 1,146,880 |
| True-LVDS channels               | 36 (1)    | 36 (1)    | 36 (1)    | 36 (1)    |
| Flexible-LVDS™ channels (2)      | 56        | 56        | 88        | 88        |
| True-LVDS PLLs (3)               | 4         | 4         | 4         | 4         |
| General-purpose PLL outputs (4)  | 8         | 8         | 8         | 8         |
| Maximum user I/O pins            | 492       | 612       | 735       | 1,060     |

#### Notes to Table 1:

(1) Each device has 36 input channels and 36 output channels.

(2) EP2A15 and EP2A25 devices have 56 input and 56 output channels; EP2A40 and EP2A70 devices have 88 input and 88 output channels.

(3) PLL: phase-locked loop. True-LVDS PLLs are dedicated to implement True-LVDS functionality.

(4) Two internal outputs per PLL are available. Additionally, the device has one external output per PLL pair (two external outputs per device).

# ...and More Features

# I/O features

- Up to 380 Gbps of I/O capability
- 1-Gbps True-LVDS, LVPECL, PCML, and HyperTransport support on 36 input and 36 output channels that feature clock synchronization circuitry and independent clock multiplication and serialization/deserialization factors
- Common networking and communications bus I/O standards such as RapidIO, CSIX, Utopia IV, and POS-PHY Level 4 enabled
- 400-megabits per second (Mbps) Flexible-LVDS and HyperTransport support on up to 88 input and 88 output channels (input channels also support LVPECL)
- Support for high-speed external memories, including ZBT, QDR, and DDR SRAM, and SDR and DDR SDRAM
- Compliant with peripheral component interconnect Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2* for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
- Compliant with 133-MHz PCI-X specifications
- Support for other advanced I/O standards, including AGP, CTT, SSTL-3 and SSTL-2 Class I and II, GTL+, and HSTL Class I and II
- Six dedicated registers in each I/O element (IOE): two input registers, two output registers, and two output-enable registers
- Programmable bus hold feature
- Programmable pull-up resistor on I/O pins available during user mode

- LogicLock<sup>™</sup> incremental design for intellectual property (IP) integration and team-based design
- NativeLink<sup>™</sup> integration with popular synthesis, simulation, and timing analysis tools
- SignalTap<sup>®</sup> embedded logic analyzer simplifies in-system design evaluation by giving access to internal nodes during device operation
- Support for popular revision-control software packages, including PVCS, RCS, and SCCS

Tables 2 and 3 show the APEX II ball-grid array (BGA) and FineLine  $BGA^{TM}$  device package sizes, options, and I/O pin counts.

| Table 2. APEX II Package Sizes                                    |                         |             |                           |                           |  |  |  |
|-------------------------------------------------------------------|-------------------------|-------------|---------------------------|---------------------------|--|--|--|
| Feature                                                           | 672-Pin<br>FineLine BGA | 724-Pin BGA | 1,020-Pin<br>FineLine BGA | 1,508-Pin<br>FineLine BGA |  |  |  |
| Pitch (mm)                                                        | 1.00                    | 1.27        | 1.00                      | 1.00                      |  |  |  |
| Area (mm <sup>2</sup> )                                           | 729                     | 1,225       | 1,089                     | 1,600                     |  |  |  |
| $\text{Length} \times \text{Width} \text{ (mm} \times \text{mm)}$ | 27 	imes 27             | 35 	imes 35 | 33 × 33                   | 40 	imes 40               |  |  |  |

| Table 3. APEX II Package Options & I/O Pin Count     Notes (1), (2) |                         |             |                           |                           |  |  |  |
|---------------------------------------------------------------------|-------------------------|-------------|---------------------------|---------------------------|--|--|--|
| Feature                                                             | 672-Pin<br>FineLine BGA | 724-Pin BGA | 1,020-Pin<br>FineLine BGA | 1,508-Pin<br>FineLine BGA |  |  |  |
| EP2A15                                                              | 492                     | 492         |                           |                           |  |  |  |
| EP2A25                                                              | 492                     | 536         |                           |                           |  |  |  |
| EP2A40                                                              | 492                     | 536         | 735                       |                           |  |  |  |
| EP2A70                                                              |                         | 536         |                           | 1,060                     |  |  |  |

Notes to Table 3:

(1) All APEX II devices support vertical migration within the same package (e.g., the designer can migrate between the EP2A15, EP2A25, and EP2A40 devices in the 672-pin FineLine BGA package). Vertical migration means that designers can migrate to devices whose dedicated pins, configuration pins, LVDS pins, and power pins are the same for a given package across device densities. Migration of I/O pins across densities requires the designer to cross reference the available I/O pins using the device pin-outs. This must be done for all planned densities for a given package type to identify which I/O pins are migratable.

(2) I/O pin counts include dedicated clock and fast I/O pins.

The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit.



## Figure 4. LAB Control Signal Generation

#### Notes to Figure 4:

- (1) The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the LAB.
- (2) The SYNCCLR signal can be generated by the local interconnect or global signals.

# Logic Element

The LE is the smallest unit of logic in the APEX II architecture. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack interconnect routing structures. See Figure 5.

# Cascade Chain

With the cascade chain, the APEX II architecture can implement functions with a very wide fan-in. Adjacent LUTs can compute portions of a function in parallel; the cascade chain serially connects the intermediate values. The cascade chain can use a logical AND or logical OR (via DeMorgan's inversion) to connect the outputs of adjacent LEs. Each additional LE provides four more inputs to the effective width of a function, with a short cascade delay. The Quartus II Compiler can create cascade chain logic automatically during the design process, or the designer can create it manually during design entry.

Cascade chains longer than 10 LEs are implemented automatically by linking LABs together. For enhanced fitting, a long cascade chain skips alternate LABs in a MegaLAB structure. A cascade chain longer than one LAB skips either from an even-numbered LAB to the next even-numbered LAB, or from an odd-numbered LAB to the next odd-numbered LAB. For example, the last LE of the first LAB in the upper-left MegaLAB structure carries to the first LE of the third LAB in the MegaLAB structure. Figure 7 shows how the cascade function can connect adjacent LEs to form functions with a wide fan-in.



A column line can be directly driven by the LEs, IOEs, or ESBs in that column. Row IOEs can drive a column line on a device's left or right edge. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows.

Figure 10 shows how the FastTrack interconnect uses the local interconnect to drive LEs within MegaLAB structures.



Figure 10. FastTrack Connection to Local Interconnect

Figure 11 shows the intersection of a row and column interconnect and how these forms of interconnects and LEs drive each other.

# Content-Addressable Memory

APEX II devices can implement CAM in ESBs. CAM can be thought of as the inverse of RAM. RAM stores data in a specific location; when the system submits an address, the RAM block provides the data. Conversely, when the system submits data to CAM, the CAM block provides the address where the data is found. For example, if the data FA12 is stored in address 14, the CAM outputs 14 when FA12 is driven into it.

CAM is used for high-speed search operations. When searching for data within a RAM block, the search is performed serially. Thus, finding a particular data word can take many cycles. CAM searches all addresses in parallel and outputs the address storing a particular word. When a match is found, a match flag is set high. CAM is ideally suited for applications such as Ethernet address lookup, data compression, pattern recognition, cache tags, fast routing table lookup, and high-bandwidth address filtering. Figure 21 shows the CAM block diagram.





The APEX II on-chip CAM provides faster system performance than traditional discrete CAM. Integrating CAM and logic into the APEX II device eliminates off-chip and on-chip delays, improving system performance.

When in CAM mode, the ESB implements a 32-word, 32-bit CAM. Wider or deeper CAM, such as a 32-word, 64-bit or 128-word, 32-bit block, can be implemented by combining multiple CAM blocks with some ancillary logic implemented in LEs. The Quartus II software automatically combines ESBs and LEs to create larger CAM blocks.

CAM supports writing "don't care" bits into words of the memory. The don't-care bit can be used as a mask for CAM comparisons; any bit set to don't-care has no effect on matches.



Figure 26. Row IOE Connection to the Interconnect

Figure 27 shows how a column IOE connects to the interconnect.



Figure 30. APEX II IOE in DDR Output I/O Configuration

The APEX II IOE operates in bidirectional DDR mode by combining the DDR input and DDR output configurations.

APEX II I/O pins transfer data on a DDR bidirectional bus to support DDR SDRAM at 167 MHz (334 Mbps). The negative-edge-clocked OE register is used to hold the OE signal inactive until the falling edge of the clock. This is done to meet DDR SDRAM timing requirements. QDR SRAMs are also supported with DDR I/O pins on separate read and write ports.

| I/O Standard          | Туре               | Input<br>Reference<br>Voltage (V <sub>REF</sub> )<br>(V) | Output<br>Supply<br>Voltage<br>(V <sub>CCIO</sub> ) (V) | Board<br>Termination<br>Voltage<br>(V <sub>TT</sub> ) (V) |
|-----------------------|--------------------|----------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------|
| LVTTL                 | Single-ended       | N/A                                                      | 3.3                                                     | N/A                                                       |
| LVCMOS                | Single-ended       | N/A                                                      | 3.3                                                     | N/A                                                       |
| 2.5 V                 | Single-ended       | N/A                                                      | 2.5                                                     | N/A                                                       |
| 1.8 V                 | Single-ended       | N/A                                                      | 1.8                                                     | N/A                                                       |
| 1.5 V                 | Single-ended       | N/A                                                      | 1.5                                                     | N/A                                                       |
| 3.3-V PCI             | Single-ended       | N/A                                                      | 3.3                                                     | N/A                                                       |
| 3.3-V PCI-X           | Single-ended       | N/A                                                      | 3.3                                                     | N/A                                                       |
| LVDS                  | Differential       | N/A                                                      | 3.3                                                     | N/A                                                       |
| LVPECL                | Differential       | N/A                                                      | 3.3                                                     | N/A                                                       |
| PCML                  | Differential       | N/A                                                      | 3.3                                                     | N/A                                                       |
| HyperTransport        | Differential       | N/A                                                      | 2.5                                                     | N/A                                                       |
| Differential HSTL (1) | Differential       | N/A                                                      | 1.5                                                     | N/A                                                       |
| GTL+                  | Voltage referenced | 1.0                                                      | N/A                                                     | 1.5                                                       |
| HSTL class I and II   | Voltage referenced | 0.75                                                     | 1.5                                                     | 0.75                                                      |
| SSTL-2 class I and II | Voltage referenced | 1.25                                                     | 2.5                                                     | 1.25                                                      |
| SSTL-3 class I and II | Voltage referenced | 1.5                                                      | 3.3                                                     | 1.5                                                       |
| AGP (1× and 2×)       | Voltage referenced | 1.32                                                     | 3.3                                                     | N/A                                                       |
| CTT                   | Voltage referenced | 1.5                                                      | 3.3                                                     | 1.5                                                       |

# Table 10 describes the I/O standards supported by APEX II devices.

#### Note to Table 10:

(1) Differential HSTL is only supported on the eight dedicated global clock pins and four dedicated high-speed PLL clock pins.



For more information on I/O standards supported by APEX II devices, see Application Note 117 (Using Selectable I/O Standards in Altera Devices).

APEX II devices contain eight I/O banks, as shown in Figure 31. Two blocks within the right I/O banks contain circuitry to support high-speed True-LVDS, LVPECL, PCML, and HyperTransport inputs, and another two blocks within the left I/O banks support high-speed True-LVDS, LVPECL, PCML, and HyperTransport outputs. All other standards are supported by all I/O banks. Each bank can support multiple standards with the same  $V_{\rm CCIO}$  for input and output pins. Each bank can support one voltage-referenced I/O standard, but it can support multiple I/O standards with the same  $V_{\rm CCIO}$  voltage level. For example, when  $V_{\rm CCIO}$  is 3.3 V, a bank can support LVTTL, LVCMOS, 3.3-V PCI, and SSTL-3 for inputs and outputs. When the True-LVDS banks are not used for LVDS I/O pins, they support all of the other I/O standards except HSTL Class II output.

# True-LVDS Interface

APEX II devices contain dedicated circuitry for supporting differential standards at speeds up to 1.0 Gbps. APEX II devices have dedicated differential buffers and circuitry to support LVDS, LVPECL, HyperTransport, and PCML I/O standards. Four dedicated high-speed PLLs (separate from the general-purpose PLLs) multiply reference clocks and drive high-speed differential serializer/deserializer channels. In addition, CDS circuitry at each receiver channel corrects any fixed clock-to-data skew. All APEX II devices support 36 input channels, 36 output channels, two dedicated receiver PLLs, and two dedicated transmitter PLLs.

The True-LVDS circuitry supports the following standards and applications:

- RapidIO
- POS-PHY Level 4
- Utopia IV
- HyperTransport

APEX II devices support source-synchronous interfacing with LVDS, LVPECL,PCML, or HyperTransport signaling at up to 1 Gbps. Serial channels are transmitted and received along with a low-speed clock. The receiving device then multiplies the clock by a factor of 1, 2, or 4 to 10. The serialization/deserialization rate can be any number from 1, 2, or 4 to 10 and does not have to equal the clock multiplication value.

For example, an 840-Mbps LVDS channel can be received along with an 84-MHz clock. The 84-MHz clock is multiplied by 10 to drive the serial shift register, but the register can be clocked out in parallel at 8- or 10-bits wide at 84 or 105 MHz. See Figures 32 and 33.

The APEX II VCCINT pins must always be connected to a 1.5-V power supply. With a 1.5-V V<sub>CCINT</sub> level, input pins are 1.5-V, 1.8-V, 2.5-V and 3.3-V tolerant. The VCCIO pins can be connected to either a 1.5-V, 1.8-V, 2.5-V or 3.3-V power supply, depending on the output requirements. The output levels are compatible with systems of the same voltage as the power supply (i.e., when VCCIO pins are connected to a 1.5-V power supply, the output levels are compatible with 1.5-V systems). When VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is compatible with 3.3-V or 5.0-V systems.

# Table 14 summarizes APEX II MultiVolt I/O support.

| Table 14.             | Table 14. APEX II MultiVolt I/O Support     Note (1) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |              |                         |                       |                         |                         |              |              |
|-----------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|-------------------------|-----------------------|-------------------------|-------------------------|--------------|--------------|
| V <sub>CCIO</sub> (V) | Input Signal                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |              |                         |                       | 0                       | utput Sign              | al           |              |
|                       | 1.5 V                                                | 1.8 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.5 V        | 3.3 V        | 5.0 V                   | 1.5 V                 | 1.8 V                   | 2.5 V                   | 3.3 V        | 5.0 V        |
| 1.5                   | ~                                                    | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $\checkmark$ | ~            |                         | $\checkmark$          |                         |                         |              |              |
| 1.8                   | 🗸 (2)                                                | <ul> <li>Image: A second s</li></ul> | $\checkmark$ | ~            |                         | 🗸 (3)                 | ~                       |                         |              |              |
| 2.5                   | 🗸 (2)                                                | <ul> <li>(2)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $\checkmark$ | ~            |                         | <ul><li>(4)</li></ul> | <ul><li>(4)</li></ul>   | ~                       |              |              |
| 3.3                   | <ul> <li>(2)</li> </ul>                              | <ul> <li>(2)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $\checkmark$ | $\checkmark$ | <ul> <li>(5)</li> </ul> | 🗸 (6)                 | <ul> <li>(6)</li> </ul> | <ul> <li>(6)</li> </ul> | $\checkmark$ | $\checkmark$ |

## Notes to Table 14:

The PCI clamping diode must be disabled to drive an input with voltages higher than  $V_{CCIO}$ , except for with a 5.0-V (1)input.

These input levels are only allowed if the input standard is set to any  $V_{REF}$  standard (i.e., SSTL-3, SSTL-2, HSTL, (2)GTL+, and AGP 2×). The V<sub>REF</sub> standard inputs are powered by V<sub>CCINT</sub>. LVTTL, PCI, PCI-X, and AGP 1× standard inputs are powered by  $V_{CCIO}$ . As a result, input levels below the  $V_{CCIO}$  setting cannot drive these standards. When  $V_{CCIO} = 1.8$  V, an APEX II device can drive a 1.5-V device with 1.8-V tolerant inputs.

(3)

When  $V_{CCIO} = 2.5$  V, an APEX II device can drive a 1.5-V or 1.8-V device with 2.5-V tolerant inputs. (4)

(5) APEX II devices can be 5.0-V tolerant with the use of an external series resistor and enabling the PCI clamping diode.

When V<sub>CCIO</sub> = 3.3 V, an APEX II device can drive a 1.5-V, 1.8-V, or 2.5-V device with 3.3-V tolerant inputs. (6)

> Open-drain output pins with a pull-up resistor to the 5.0-V supply and a series register to the I/O pin can drive 5.0-V CMOS input pins that require a  $V_{IH}$  of 3.5 V. When the pin is inactive, the trace will be pulled up to 5.0 V by the resistor. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The IOL current specification should be considered when selecting a pull-up resistor.

#### Because APEX II devices can be used in a mixed-voltage environment, Power they have been designed specifically for any possible power-up sequence. Sequencing & Therefore, the V<sub>CCIO</sub> and V<sub>CCINT</sub> power supplies may be powered in any Hot Socketing order.



Figure 36. APEX II JTAG Waveforms

Table 19 shows the JTAG timing parameters and values for APEX II devices.

| Table 1           | Table 19. APEX II JTAG Timing Parameters & Values |     |     |      |  |  |  |
|-------------------|---------------------------------------------------|-----|-----|------|--|--|--|
| Symbol            | Parameter                                         | Min | Max | Unit |  |  |  |
| t <sub>JCP</sub>  | TCK clock period                                  | 100 |     | ns   |  |  |  |
| t <sub>JCH</sub>  | TCK clock high time                               | 50  |     | ns   |  |  |  |
| t <sub>JCL</sub>  | TCK clock low time                                | 50  |     | ns   |  |  |  |
| t <sub>JPSU</sub> | JTAG port setup time                              | 20  |     | ns   |  |  |  |
| t <sub>JPH</sub>  | JTAG port hold time                               | 45  |     | ns   |  |  |  |
| t <sub>JPCO</sub> | JTAG port clock to output                         |     | 25  | ns   |  |  |  |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output          |     | 25  | ns   |  |  |  |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance          |     | 25  | ns   |  |  |  |
| t <sub>JSSU</sub> | Capture register setup time                       | 20  |     | ns   |  |  |  |
| t <sub>JSH</sub>  | Capture register hold time                        | 45  |     | ns   |  |  |  |
| t <sub>JSCO</sub> | Update register clock to output                   |     | 35  | ns   |  |  |  |
| t <sub>JSZX</sub> | Update register high impedance to valid output    |     | 35  | ns   |  |  |  |
| t <sub>JSXZ</sub> | Update register valid output to high impedance    |     | 35  | ns   |  |  |  |

Tables 20 through 41 provide information on absolute maximum ratings, recommended operating conditions, and DC operating conditions for 1.5-V APEX II devices.

| Symbol             | Parameter                  | Conditions                 | Minimum | Maximum | Unit |
|--------------------|----------------------------|----------------------------|---------|---------|------|
| V <sub>CCINT</sub> | Supply voltage             | With respect to ground (3) | -0.5    | 2.4     | V    |
| V <sub>CCIO</sub>  | -                          |                            | -0.5    | 4.6     | V    |
| VI                 | DC input voltage           |                            | -0.5    | 4.6     | V    |
| I <sub>OUT</sub>   | DC output current, per pin |                            | -25     | 25      | mA   |
| T <sub>STG</sub>   | Storage temperature        | No bias                    | -65     | 150     | °C   |
| T <sub>AMB</sub>   | Ambient temperature        | Under bias                 | -65     | 135     | °C   |
| TJ                 | Junction temperature       | BGA packages under bias    |         | 135     | °C   |

| Table 21. APEX II Device Recommended Operating Conditions |                                                     |                    |              |                   |      |  |  |
|-----------------------------------------------------------|-----------------------------------------------------|--------------------|--------------|-------------------|------|--|--|
| Symbol                                                    | Parameter                                           | Conditions         | Minimum      | Maximum           | Unit |  |  |
| V <sub>CCINT</sub>                                        | Supply voltage for internal logic and input buffers | (4)                | 1.425        | 1.575             | V    |  |  |
| V <sub>CCIO</sub>                                         | Supply voltage for output buffers, 3.3-V operation  | (4), (5)           | 3.00 (3.135) | 3.60 (3.465)      | V    |  |  |
|                                                           | Supply voltage for output buffers, 2.5-V operation  | (4)                | 2.375        | 2.625             | V    |  |  |
|                                                           | Supply voltage for output buffers, 1.8-V operation  | (4)                | 1.71         | 1.89              | V    |  |  |
|                                                           | Supply voltage for output buffers, 1.5-V operation  | (4)                | 1.4          | 1.6               | V    |  |  |
| VI                                                        | Input voltage                                       | (3), (6)           | -0.5         | 4.1               | V    |  |  |
| Vo                                                        | Output voltage                                      |                    | 0            | V <sub>CCIO</sub> | V    |  |  |
| TJ                                                        | Operating junction temperature                      | For commercial use | 0            | 85                | °C   |  |  |
|                                                           |                                                     | For industrial use | -40          | 100               | °C   |  |  |
| t <sub>R</sub>                                            | Input rise time                                     |                    |              | 40                | ns   |  |  |
| t <sub>F</sub>                                            | Input fall time                                     |                    |              | 40                | ns   |  |  |

# APEX II Programmable Logic Device Family Data Sheet

| Symbol                      | Parameter                                                              | Conditions                                                                      | Minimum | Typical | Maximum | Unit |
|-----------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------|---------|---------|------|
| lı                          | Input pin leakage current                                              | $V_{I} = V_{CCIO}$ to 0 V (8)                                                   | -10     |         | 10      | μΑ   |
| I <sub>OZ</sub>             | Tri-stated I/O pin<br>leakage current                                  | $V_{O} = V_{CCIO}$ to 0 V (8)                                                   | -10     |         | 10      | μA   |
| I <sub>CC0</sub>            | V <sub>CC</sub> supply current<br>(standby) (All ESBs<br>in power-down | V <sub>I</sub> = ground, no load,<br>no toggling inputs, -7<br>speed grade      |         | 10      |         | mA   |
|                             | mode)                                                                  | V <sub>I</sub> = ground, no load,<br>no toggling inputs, -8,<br>-9 speed grades |         | 5       |         | mA   |
| R <sub>CONF</sub>           | Value of I/O pin pull-                                                 | V <sub>CCIO</sub> = 3.0 V (9)                                                   | 20      |         | 50      | kΩ   |
|                             |                                                                        | V <sub>CCIO</sub> = 2.375 V (9)                                                 | 30      |         | 80      | kΩ   |
| and during<br>configuration | V <sub>CCIO</sub> = 1.71 V <i>(9)</i>                                  | 60                                                                              |         | 150     | kΩ      |      |

| Table 23. LVTTL Specifications |                           |                                            |         |         |       |  |  |
|--------------------------------|---------------------------|--------------------------------------------|---------|---------|-------|--|--|
| Symbol                         | Parameter                 | Conditions                                 | Minimum | Maximum | Units |  |  |
| V <sub>CCIO</sub>              | Output supply voltage     |                                            | 3.0     | 3.6     | V     |  |  |
| VIH                            | High-level input voltage  |                                            | 1.7     | 4.1     | V     |  |  |
| V <sub>IL</sub>                | Low-level input voltage   |                                            | -0.5    | 0.8     | V     |  |  |
| I <sub>I</sub>                 | Input pin leakage current | V <sub>IN</sub> = 0 V or V <sub>CCIO</sub> | -5      | 5       | μA    |  |  |
| V <sub>OH</sub>                | High-level output voltage | I <sub>OH</sub> = -4 to -24 mA (10)        | 2.4     |         | V     |  |  |
| V <sub>OL</sub>                | Low-level output voltage  | I <sub>OL</sub> = 4 to 24 mA <i>(10)</i>   |         | 0.45    | V     |  |  |

| Table 24. LVCMOS Specifications |                           |                                                       |                         |         |       |  |  |
|---------------------------------|---------------------------|-------------------------------------------------------|-------------------------|---------|-------|--|--|
| Symbol                          | Parameter                 | Conditions                                            | Minimum                 | Maximum | Units |  |  |
| V <sub>CCIO</sub>               | Output supply voltage     |                                                       | 3.0                     | 3.6     | V     |  |  |
| V <sub>IH</sub>                 | High-level input voltage  |                                                       | 1.7                     | 4.1     | V     |  |  |
| V <sub>IL</sub>                 | Low-level input voltage   |                                                       | -0.5                    | 0.7     | V     |  |  |
| I <sub>I</sub>                  | Input pin leakage current | $V_{IN} = 0 V \text{ or } V_{CCIO}$                   | -10                     | 10      | μΑ    |  |  |
| V <sub>OH</sub>                 | High-level output voltage | V <sub>CCIO</sub> = 3.0,<br>I <sub>OH</sub> = -0.1 mA | V <sub>CCIO</sub> – 0.2 |         | V     |  |  |
| V <sub>OL</sub>                 | Low-level output voltage  | V <sub>CCIO</sub> = 3.0,<br>I <sub>OL</sub> = 0.1 mA  |                         | 0.2     | V     |  |  |

| Symbol               | Parameter                   | Conditions                    | Minimum                | Typical | Maximum                | Units |
|----------------------|-----------------------------|-------------------------------|------------------------|---------|------------------------|-------|
| V <sub>CCIO</sub>    | Output supply voltage       |                               | 1.4                    | 1.5     | 1.6                    | V     |
| V <sub>REF</sub>     | Input reference voltage     |                               | 0.68                   | 0.75    | 0.9                    | V     |
| V <sub>TT</sub>      | Termination voltage         |                               | 0.7                    | 0.75    | 0.8                    | V     |
| V <sub>IH</sub> (DC) | DC high-level input voltage |                               | V <sub>REF</sub> + 0.1 |         |                        | V     |
| V <sub>IL</sub> (DC) | DC low-level input voltage  |                               | -0.3                   |         | V <sub>REF</sub> – 0.1 | V     |
| V <sub>IH</sub> (AC) | AC high-level input voltage |                               | V <sub>REF</sub> + 0.2 |         |                        | V     |
| V <sub>IL</sub> (AC) | AC low-level input voltage  |                               |                        |         | V <sub>REF</sub> – 0.2 | V     |
| V <sub>OH</sub>      | High-level output voltage   | I <sub>OH</sub> = 8 mA (10)   | $V_{CCIO} - 0.4$       |         |                        | V     |
| V <sub>OL</sub>      | Low-level output voltage    | $I_{OL} = -8 \text{ mA} (10)$ |                        |         | 0.4                    | V     |

# Table 38. 1.5-V HSTL Class II Specifications

| Symbol               | Parameter                   | Conditions                          | Minimum                | Typical | Maximum                | Units |
|----------------------|-----------------------------|-------------------------------------|------------------------|---------|------------------------|-------|
| V <sub>CCIO</sub>    | Output supply voltage       |                                     | 1.4                    | 1.5     | 1.6                    | V     |
| V <sub>REF</sub>     | Input reference voltage     |                                     | 0.68                   | 0.75    | 0.9                    | V     |
| V <sub>TT</sub>      | Termination voltage         |                                     | 0.7                    | 0.75    | 0.8                    | V     |
| V <sub>IH</sub> (DC) | DC high-level input voltage |                                     | V <sub>REF</sub> + 0.1 |         |                        | V     |
| V <sub>IL</sub> (DC) | DC low-level input voltage  |                                     | -0.3                   |         | V <sub>REF</sub> – 0.1 | V     |
| V <sub>IH</sub> (AC) | AC high-level input voltage |                                     | V <sub>REF</sub> + 0.2 |         |                        | V     |
| V <sub>IL</sub> (AC) | AC low-level input voltage  |                                     |                        |         | V <sub>REF</sub> - 0.2 | V     |
| V <sub>OH</sub>      | High-level output voltage   | I <sub>OH</sub> = 16 mA <i>(10)</i> | $V_{CCIO} - 0.4$       |         |                        | V     |
| V <sub>OL</sub>      | Low-level output voltage    | I <sub>OL</sub> = -16 mA<br>(10)    |                        |         | 0.4                    | V     |

| Table 39. 1.5-V Differential HSTL Specifications |                               |            |         |         |         |       |  |  |
|--------------------------------------------------|-------------------------------|------------|---------|---------|---------|-------|--|--|
| Symbol                                           | Parameter                     | Conditions | Minimum | Typical | Maximum | Units |  |  |
| V <sub>CCIO</sub>                                | I/O supply voltage            |            | 1.4     | 1.5     | 1.6     | V     |  |  |
| V <sub>DIF</sub> (DC)                            | DC input differential voltage |            | 0.2     |         |         | V     |  |  |
| V <sub>CM</sub> (DC)                             | DC common mode input voltage  |            | 0.68    |         | 0.9     | V     |  |  |
| V <sub>DIF</sub> (AC)                            | AC differential input voltage |            | 0.4     |         |         | V     |  |  |





| Table 49. APEX II f <sub>MAX</sub> Routing Delays |                                                                                                                              |  |  |  |  |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol                                            | Parameter                                                                                                                    |  |  |  |  |
| t <sub>F1-4</sub>                                 | Fan-out delay estimate using local interconnect; use to estimate routing delay for a signal with fan-out of 1 to 4           |  |  |  |  |
| t <sub>F5-20</sub>                                | Fan-out delay estimate using MegaLab interconnect; use to estimate routing delay for a signal with fan-out of 5 to 20        |  |  |  |  |
| t <sub>F20+</sub>                                 | Fan-out delay estimate using FastTrack interconnect; use to estimate routing delay for a signal with fan-out greater than 20 |  |  |  |  |

| Symbol             | Parameter                              |
|--------------------|----------------------------------------|
| t <sub>CH</sub>    | Minimum clock high time from clock pin |
| t <sub>CL</sub>    | Minimum clock low time from clock pin  |
| t <sub>CLRP</sub>  | LE clear pulse width                   |
| t <sub>PREP</sub>  | LE preset pulse width                  |
| t <sub>ESBCH</sub> | Clock high time                        |
| t <sub>ESBCL</sub> | Clock low time                         |
| t <sub>ESBWP</sub> | Write pulse width                      |
| t <sub>ESBRP</sub> | Read pulse width                       |

| Table 51. APEX II External Timing Parameters       Note (1) |                                                                           |                      |  |  |  |  |  |
|-------------------------------------------------------------|---------------------------------------------------------------------------|----------------------|--|--|--|--|--|
| Symbol                                                      | Parameter                                                                 | Conditions           |  |  |  |  |  |
| t <sub>INSU</sub>                                           | Setup time with global clock at IOE input register                        |                      |  |  |  |  |  |
| t <sub>INH</sub>                                            | Hold time with global clock at IOE input register                         |                      |  |  |  |  |  |
| tоитсо                                                      | Clock-to-output delay with global clock at IOE output register C1 = 35 pF |                      |  |  |  |  |  |
| t <sub>xz</sub>                                             | Clock-to-output buffer disable delay                                      |                      |  |  |  |  |  |
| t <sub>zx</sub>                                             | Clock-to-output buffer enable delay                                       | Slow slew rate = OFF |  |  |  |  |  |
|                                                             | Setup time with PLL clock at IOE input register                           |                      |  |  |  |  |  |
|                                                             | Hold time with PLL clock at IOE input register                            |                      |  |  |  |  |  |
| toutcopll                                                   | Clock-to-output delay with PLL clock at IOE output register               | C1 = 35 pF           |  |  |  |  |  |
| t <sub>XZPLL</sub>                                          | PLL clock-to-output buffer disable delay                                  |                      |  |  |  |  |  |
| tZXPLL                                                      | PLL clock-to-output buffer enable delay                                   | Slow slew rate = OFF |  |  |  |  |  |

Note to Table 51:

External timing parameters are factory tested, worst-case values specified by Altera. These timing parameters are sample-tested only.

Tables 52 through 67 show the APEX II device  ${\rm f}_{\rm MAX}$  and functional timing parameters.

| Table 52. EP2A15 f <sub>MAX</sub> LE Timing Parameters |         |         |         |          |                |      |      |  |  |
|--------------------------------------------------------|---------|---------|---------|----------|----------------|------|------|--|--|
| Symbol                                                 | -7 Spee | d Grade | -8 Spee | ed Grade | -9 Speed Grade |      | Unit |  |  |
|                                                        | Min     | Max     | Min     | Max      | Min            | Max  |      |  |  |
| t <sub>SU</sub>                                        | 0.25    |         | 0.29    |          | 0.33           |      | ns   |  |  |
| t <sub>H</sub>                                         | 0.25    |         | 0.29    |          | 0.33           |      | ns   |  |  |
| t <sub>CO</sub>                                        |         | 0.18    |         | 0.20     |                | 0.23 | ns   |  |  |
| t <sub>LUT</sub>                                       |         | 0.53    |         | 0.61     |                | 0.70 | ns   |  |  |

| Symbol                  | -7 Speed Grade |      | -8 Speed Grade |      | -9 Speed Grade |      | Unit |
|-------------------------|----------------|------|----------------|------|----------------|------|------|
|                         | Min            | Мах  | Min            | Мах  | Min            | Мах  | -    |
| t <sub>ESBARC</sub>     |                | 1.28 |                | 1.47 |                | 1.69 | ns   |
| t <sub>ESBSRC</sub>     |                | 2.49 |                | 2.86 |                | 3.29 | ns   |
| t <sub>ESBAWC</sub>     |                | 2.20 |                | 2.53 |                | 2.91 | ns   |
| t <sub>ESBSWC</sub>     |                | 3.02 |                | 3.47 |                | 3.99 | ns   |
| t <sub>ESBWASU</sub>    | - 0.55         |      | - 0.64         |      | - 0.73         |      | ns   |
| t <sub>ESBWAH</sub>     | 0.15           |      | 0.18           |      | 0.20           |      | ns   |
| t <sub>ESBWDSU</sub>    | 0.37           |      | 0.43           |      | 0.49           |      | ns   |
| t <sub>ESBWDH</sub>     | 0.16           |      | 0.18           |      | 0.21           |      | ns   |
| t <sub>ESBRASU</sub>    | 0.84           |      | 0.96           |      | 1.11           |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00           |      | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBWESU</sub>    | 0.14           |      | 0.16           |      | 0.19           |      | ns   |
| t <sub>ESBDATASU</sub>  | - 0.02         |      | - 0.03         |      | - 0.03         |      | ns   |
| t <sub>ESBWADDRSU</sub> | - 0.40         |      | - 0.46         |      | - 0.53         |      | ns   |
| t <sub>ESBRADDRSU</sub> | - 0.38         |      | - 0.44         |      | - 0.51         |      | ns   |
| t <sub>ESBDATAC01</sub> |                | 1.30 |                | 1.50 |                | 1.72 | ns   |
| t <sub>ESBDATACO2</sub> |                | 1.84 |                | 2.12 |                | 2.44 | ns   |
| t <sub>ESBDD</sub>      |                | 2.42 |                | 2.78 |                | 3.19 | ns   |
| t <sub>PD</sub>         |                | 1.69 |                | 1.94 |                | 2.23 | ns   |
| t <sub>PTERMSU</sub>    | 1.10           |      | 1.26           |      | 1.45           |      | ns   |
| t <sub>PTERMCO</sub>    |                | 0.82 |                | 0.94 |                | 1.08 | ns   |

| Table 61. EP2A40        | f <sub>MAX</sub> ESB Timi | ng Parameter | rs             |      |                |      |      |
|-------------------------|---------------------------|--------------|----------------|------|----------------|------|------|
| Symbol                  | -7 Speed Grade            |              | -8 Speed Grade |      | -9 Speed Grade |      | Unit |
|                         | Min                       | Max          | Min            | Мах  | Min            | Мах  | -    |
| t <sub>ESBARC</sub>     |                           | 2.28         |                | 2.62 |                | 3.01 | ns   |
| t <sub>ESBSRC</sub>     |                           | 2.23         |                | 2.56 |                | 2.95 | ns   |
| t <sub>ESBAWC</sub>     |                           | 3.13         |                | 3.60 |                | 4.13 | ns   |
| t <sub>ESBSWC</sub>     |                           | 2.76         |                | 3.18 |                | 3.65 | ns   |
| t <sub>ESBWASU</sub>    | 1.19                      |              | 1.37           |      | 1.57           |      | ns   |
| t <sub>ESBWAH</sub>     | 0.00                      |              | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBWDSU</sub>    | 1.44                      |              | 1.66           |      | 1.91           |      | ns   |
| t <sub>ESBWDH</sub>     | 0.00                      |              | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBRASU</sub>    | 1.88                      |              | 2.17           |      | 2.49           |      | ns   |
| t <sub>ESBRAH</sub>     | 0.00                      |              | 0.00           |      | 0.00           |      | ns   |
| t <sub>ESBWESU</sub>    | 1.60                      |              | 1.85           |      | 2.12           |      | ns   |
| t <sub>ESBDATASU</sub>  | 0.74                      |              | 0.85           |      | 0.98           |      | ns   |
| t <sub>ESBWADDRSU</sub> | 0.82                      |              | 0.94           |      | 1.08           |      | ns   |
| t <sub>ESBRADDRSU</sub> | 0.73                      |              | 0.84           |      | .97            |      | ns   |
| t <sub>ESBDATAC01</sub> |                           | 1.09         |                | 1.25 |                | 1.44 | ns   |
| t <sub>ESBDATACO2</sub> |                           | 1.73         |                | 1.99 |                | 2.29 | ns   |
| t <sub>ESBDD</sub>      |                           | 3.26         |                | 3.75 |                | 4.32 | ns   |
| t <sub>PD</sub>         |                           | 1.55         |                | 1.78 |                | 2.05 | ns   |
| t <sub>PTERMSU</sub>    | 0.99                      |              | 1.13           |      | 1.30           |      | ns   |
| t <sub>PTERMCO</sub>    |                           | 0.79         |                | 0.90 |                | 1.04 | ns   |

| Table 62. EP2A40 f <sub>MAX</sub> Routing Delays |                                              |     |      |     |         |      |    |  |  |
|--------------------------------------------------|----------------------------------------------|-----|------|-----|---------|------|----|--|--|
| Symbol                                           | -7 Speed Grade -8 Speed Grade -9 Speed Grade |     |      |     | d Grade | Unit |    |  |  |
|                                                  | Min                                          | Max | Min  | Max | Min     | Мах  |    |  |  |
| t <sub>F1-4</sub>                                | 0.17                                         |     | 0.19 |     | 0.22    |      | ns |  |  |
| t <sub>F5-20</sub>                               | 1.12                                         |     | 1.28 |     | 1.48    |      | ns |  |  |
| t <sub>F20+</sub>                                | 1.49                                         |     | 1.72 |     | 1.98    |      | ns |  |  |

# Revision<br/>HistoryThe information contained in the APEX II Programmable Logic Device<br/>Family Data Sheet version 3.0 supersedes information published in<br/>previous versions. The following changes were made to the APEX II<br/>Programmable Logic Device Family Data Sheet version 3.0:

- Changed the value from 624 to 400 Mbps throughout the document.
- Deleted the pin count (612) for the EP2A25 device in the 1,020-pin FineLine BGA package (see Table 3).
- Added Table 13.
- Changed the maximum value of 3.6 to 2.4 in Table 20.
- Updated Tables 60 through 67 and Tables 72 through 75.
- Updated Figures 25, 28, and 30.
- Added *Note (1)* to Figure 13.
- Added Figure 43.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com

Copyright © 2002 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending

applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation