Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 24MHz | | Connectivity | UART/USART | | Peripherals | WDT | | Number of I/O | 32 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.6x16.6) | | Purchase URL | https://www.e-xfl.com/product-detail/atmel/at89s51-24ji | ## 2. Pin Configurations #### 2.1 40-lead PDIP #### 2.3 44-lead PLCC #### 2.2 44-lead TQFP ## 3. Block Diagram ### 4. Pin Description 4.1 VCC Supply voltage. 4.2 GND Ground. #### 4.3 Port 0 Port 0 is an 8-bit open drain bi-directional I/O port. As an output port, each pin can sink eight TTL inputs. When 1s are written to port 0 pins, the pins can be used as high-impedance inputs. Port 0 can also be configured to be the multiplexed low-order address/data bus during accesses to external program and data memory. In this mode, P0 has internal pull-ups. Port 0 also receives the code bytes during Flash programming and outputs the code bytes during program verification. **External pull-ups are required during program verification**. #### 4.4 Port 1 Port 1 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 1 output buffers can sink/source four TTL inputs. When 1s are written to Port 1 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally being pulled low will source current $(I_{IL})$ because of the internal pull-ups. Port 1 also receives the low-order address bytes during Flash programming and verification. | Port Pin | Alternate Functions | |----------|---------------------------------------| | P1.5 | MOSI (used for In-System Programming) | | P1.6 | MISO (used for In-System Programming) | | P1.7 | SCK (used for In-System Programming) | #### 4.5 Port 2 Port 2 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 2 output buffers can sink/source four TTL inputs. When 1s are written to Port 2 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally being pulled low will source current $(I_{\rm IL})$ because of the internal pull-ups. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @ DPTR). In this application, Port 2 uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits the contents of the P2 Special Function Register. Port 2 also receives the high-order address bits and some control signals during Flash programming and verification. #### 4.6 Port 3 Port 3 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 3 output buffers can sink/source four TTL inputs. When 1s are written to Port 3 pins, they are pulled high by the inter- ## 4 AT89S51 nal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally being pulled low will source current ( $I_{II}$ ) because of the pull-ups. Port 3 receives some control signals for Flash programming and verification. Port 3 also serves the functions of various special features of the AT89S51, as shown in the following table. | Port Pin | Alternate Functions | |----------|----------------------------------------| | P3.0 | RXD (serial input port) | | P3.1 | TXD (serial output port) | | P3.2 | ĪNTŌ (external interrupt 0) | | P3.3 | ĪNT1 (external interrupt 1) | | P3.4 | T0 (timer 0 external input) | | P3.5 | T1 (timer 1 external input) | | P3.6 | WR (external data memory write strobe) | | P3.7 | RD (external data memory read strobe) | #### 4.7 RST Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. This pin drives High for 98 oscillator periods after the Watchdog times out. The DIS-RTO bit in SFR AUXR (address 8EH) can be used to disable this feature. In the default state of bit DISRTO, the RESET HIGH out feature is enabled. #### 4.8 ALE/PROG Address Latch Enable (ALE) is an output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during Flash programming. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external data memory. If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only during a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has no effect if the microcontroller is in external execution mode. #### 4.9 PSEN Program Store Enable (PSEN) is the read strobe to external program memory. When the AT89S51 is executing code from external program memory, $\overline{\text{PSEN}}$ is activated twice each machine cycle, except that two $\overline{\text{PSEN}}$ activations are skipped during each access to external data memory. #### 4.10 **EA/VPP** External Access Enable. $\overline{\mathsf{EA}}$ must be strapped to GND in order to enable the device to fetch code from external program memory locations starting at 0000H up to FFFFH. Note, however, that if lock bit 1 is programmed, $\overline{\mathsf{EA}}$ will be internally latched on reset. Table 5-1. AT89S51 SFR Map and Reset Values | | | | | | | | | | _ | |------|------------------|------------------|-------------------|------------------|------------------|------------------|--------------------|------------------|------| | 0F8H | | | | | | | | | 0FFH | | 0F0H | B<br>00000000 | | | | | | | | 0F7H | | 0E8H | | | | | | | | | 0EFH | | 0E0H | ACC<br>00000000 | | | | | | | | 0E7H | | 0D8H | | | | | | | | | 0DFH | | 0D0H | PSW<br>00000000 | | | | | | | | 0D7H | | 0C8H | | | | | | | | | 0CFH | | 0C0H | | | | | | | | | 0C7H | | 0B8H | IP<br>XX000000 | | | | | | | | 0BFH | | 0B0H | P3<br>11111111 | | | | | | | | 0B7H | | H8A0 | IE<br>0X000000 | | | | | | | | 0AFH | | 0A0H | P2<br>11111111 | | AUXR1<br>XXXXXXX0 | | | | WDTRST<br>XXXXXXXX | | 0A7H | | 98H | SCON<br>00000000 | SBUF<br>XXXXXXXX | | | | | | | 9FH | | 90H | P1<br>11111111 | | | | | | | | 97H | | 88H | TCON<br>00000000 | TMOD<br>00000000 | TL0<br>00000000 | TL1<br>00000000 | TH0<br>00000000 | TH1<br>00000000 | AUXR<br>XXX00XX0 | | 8FH | | 80H | P0<br>11111111 | SP<br>00000111 | DP0L<br>00000000 | DP0H<br>00000000 | DP1L<br>00000000 | DP1H<br>00000000 | | PCON<br>0XXX0000 | 87H | User software should not write 1s to these unlisted locations, since they may be used in future products to invoke new features. In that case, the reset or inactive values of the new bits will always be 0. **Interrupt Registers:** The individual interrupt enable bits are in the IE register. Two priorities can be set for each of the five interrupt sources in the IP register. Table 5-2. AUXR: Auxiliary Register | AUXR | Address = 8EH Reset Value = XXX00XX | | | | | | Value = XXX00XX0B | | | |---------|-------------------------------------|-----------|-----------|---------------|-----------------|-------------|-------------------|--------|--| | Not Bit | Not Bit Addressable | | | | | | | | | | | - | 1 | - | WDIDLE | DISRTO | - | - | DISALE | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | _ | Reser | ved for f | uture ex | pansion | | | | | | | DISALE | Disabl | e/Enable | e ALE | | | | | | | | | DISAL | .E | | | | | | | | | | Opera | ting Mod | de | | | | | | | | | 0 | ALE | is emitte | ed at a const | ant rate of 1/6 | 6 the oscil | lator frequ | iency | | | | 1 | ALE | is active | only during | a MOVX or N | MOVC inst | ruction | | | | DISRTO | Disabl | e/Enable | e Reset | -out | | | | | | | | DISRT | 0 | | | | | | | | | | 0 | Rese | et pin is | driven High a | after WDT tim | nes out | | | | | | 1 | Rese | et pin is | input only | | | | | | | WDIDLE | Disabl | e/Enable | e WDT i | n IDLE mode | e | | | | | | WDIDLE | | | | | | | | | | | 0 | WDT continues to count in IDLE mode | | | | | | | | | | 1 | WDT halts counting in IDLE mode | | | | | | | | | **Dual Data Pointer Registers:** To facilitate accessing both internal and external data memory, two banks of 16-bit Data Pointer Registers are provided: DP0 at SFR address locations 82H-83H and DP1 at 84H-85H. Bit DPS = 0 in SFR AUXR1 selects DP0 and DPS = 1 selects DP1. The user should **ALWAYS** initialize the DPS bit to the appropriate value before accessing the respective Data Pointer Register. **Power Off Flag:** The Power Off Flag (POF) is located at bit 4 (PCON.4) in the PCON SFR. POF is set to "1" during power up. It can be set and rest under software control and is not affected by reset. **Table 5-3.** AUXR1: Auxiliary Register 1 | AUXR1 | Address = A2H | | | | | | Reset Va | lue = XXXXXXX0B | | |-------|---------------|-------------------------------------|------------|----|---|---|----------|-----------------|--| | Not B | it Address | able | | | | | | | | | | _ | _ | - | _ | _ | _ | _ | DPS | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | _ | Reserve | d for futur | e expansi | on | | | | | | | DPS | Data Poi | nter Regis | ster Selec | t | | | | | | | | DPS | | | | | | | | | | | 0 | 0 Selects DPTR Registers DP0L, DP0H | | | | | | | | | | 1 | 1 Selects DPTR Registers DP1L, DP1H | | | | | | | | ### 6. Memory Organization MCS-51 devices have a separate address space for Program and Data Memory. Up to 64K bytes each of external Program and Data Memory can be addressed. ### 6.1 Program Memory If the $\overline{EA}$ pin is connected to GND, all program fetches are directed to external memory. On the AT89S51, if $\overline{\text{EA}}$ is connected to $V_{CC}$ , program fetches to addresses 0000H through FFFH are directed to internal memory and fetches to addresses 1000H through FFFFH are directed to external memory. #### 6.2 Data Memory The AT89S51 implements 128 bytes of on-chip RAM. The 128 bytes are accessible via direct and indirect addressing modes. Stack operations are examples of indirect addressing, so the 128 bytes of data RAM are available as stack space. ## 7. Watchdog Timer (One-time Enabled with Reset-out) The WDT is intended as a recovery method in situations where the CPU may be subjected to software upsets. The WDT consists of a 14-bit counter and the Watchdog Timer Reset (WDTRST) SFR. The WDT is defaulted to disable from exiting reset. To enable the WDT, a user must write 01EH and 0E1H in sequence to the WDTRST register (SFR location 0A6H). When the WDT is enabled, it will increment every machine cycle while the oscillator is running. The WDT timeout period is dependent on the external clock frequency. There is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST pin. ### 7.1 Using the WDT To enable the WDT, a user must write 01EH and 0E1H in sequence to the WDTRST register (SFR location 0A6H). When the WDT is enabled, the user needs to service it by writing 01EH and 0E1H to WDTRST to avoid a WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH), and this will reset the device. When the WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write-only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST pin. The RESET pulse duration is 98xTOSC, where TOSC = 1/FOSC. To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset. #### 7.2 WDT During Power-down and Idle In Power-down mode the oscillator stops, which means the WDT also stops. While in Power-down mode, the user does not need to service the WDT. There are two methods of exiting Power-down mode: by a hardware reset or via a level-activated external interrupt, which is enabled prior to entering Power-down mode. When Power-down is exited with hardware reset, servicing the WDT should occur as it normally does whenever the AT89S51 is reset. Exiting Power-down with an interrupt is significantly different. The interrupt is held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service for the interrupt used to exit Power-down mode. To ensure that the WDT does not overflow within a few states of exiting Power-down, it is best to reset the WDT just before entering Power-down mode. Before going into the IDLE mode, the WDIDLE bit in SFR AUXR is used to determine whether the WDT continues to count if enabled. The WDT keeps counting during IDLE (WDIDLE bit = 0) as the default state. To prevent the WDT from resetting the AT89S51 while in IDLE mode, the user should always set up a timer that will periodically exit IDLE, service the WDT, and reenter IDLE mode. With WDIDLE bit enabled, the WDT will stop to count in IDLE mode and resumes the count upon exit from IDLE. #### 8. UART The UART in the AT89S51 operates the same way as the UART in the AT89C51. For further information on the UART operation, please click on the document link below: http://www.atmel.com/dyn/resources/prod\_documents/DOC4316.PDF #### Timer 0 and 1 Timer 0 and Timer 1 in the AT89S51 operate the same way as Timer 0 and Timer 1 in the AT89C51. For further information on the timers' operation, please click on the document link below: http://www.atmel.com/dyn/resources/prod\_documents/DOC4316.PDF ### 10. Interrupts The AT89S51 has a total of five interrupt vectors: two external interrupts (INT0 and INT1), two timer interrupts (Timers 0 and 1), and the serial port interrupt. These interrupts are all shown in Figure 10-1. Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE. IE also contains a global disable bit, EA, which disables all interrupts at once. Note that Table 10-1 shows that bit positions IE.6 and IE.5 are unimplemented. User software should not write 1s to these bit positions, since they may be used in future AT89 products. The Timer 0 and Timer 1 flags, TF0 and TF1, are set at S5P2 of the cycle in which the timers overflow. The values are then polled by the circuitry in the next cycle. **Table 10-1.** Interrupt Enable (IE) Register | (MSB) | | | | (LSE | 3) | | | |---------------------------------------|-------------------|---------------|----|------|-----|-----|-----| | EA | - | - | ES | ET1 | EX1 | ET0 | EX0 | | Enable Bit = 1 enables the interrupt. | | | | | | | | | Enable Bi | t = 0 disables th | ne interrupt. | | | | | | | Symbol | Position | Function | |--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EA | IE.7 | Disables all interrupts. If EA = 0, no interrupt is acknowledged. If EA = 1, each interrupt source is individually enabled or disabled by setting or clearing its enable bit. | | _ | IE.6 | Reserved | | _ | IE.5 | Reserved | | ES | IE.4 | Serial Port interrupt enable bit | | ET1 | IE.3 | Timer 1 interrupt enable bit | | EX1 | IE.2 | External interrupt 1 enable bit | | ET0 | IE.1 | Timer 0 interrupt enable bit | | EX0 | IE.0 | External interrupt 0 enable bit | User software should never write 1s to reserved bits, because they may be used in future AT89 products. 13 Figure 11-2. External Clock Drive Configuration #### 12. Idle Mode In idle mode, the CPU puts itself to sleep while all the on-chip peripherals remain active. The mode is invoked by software. The content of the on-chip RAM and all the special function registers remain unchanged during this mode. The idle mode can be terminated by any enabled interrupt or by a hardware reset. Note that when idle mode is terminated by a hardware reset, the device normally resumes program execution from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write to a port pin when idle mode is terminated by a reset, the instruction following the one that invokes idle mode should not write to a port pin or to external memory. #### 13. Power-down Mode In the Power-down mode, the oscillator is stopped, and the instruction that invokes Power-down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values until the Power-down mode is terminated. Exit from Power-down mode can be initiated either by a hardware reset or by activation of an enabled external interrupt ( $\overline{\text{INT0}}$ or $\overline{\text{INT1}}$ ). Reset redefines the SFRs but does not change the on-chip RAM. The reset should not be activated before $V_{CC}$ is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize. **Table 13-1.** Status of External Pins During Idle and Power-down Modes | Mode | Program Memory | ALE | PSEN | PORT0 | PORT1 | PORT2 | PORT3 | |------------|----------------|-----|------|-------|-------|---------|-------| | Idle | Internal | 1 | 1 | Data | Data | Data | Data | | Idle | External | 1 | 1 | Float | Data | Address | Data | | Power-down | Internal | 0 | 0 | Data | Data | Data | Data | | Power-down | External | 0 | 0 | Float | Data | Data | Data | **Program Verify:** If lock bits LB1 and LB2 have not been programmed, the programmed code data can be read back via the address and data lines for verification. **The status of the individual lock bits can be verified directly by reading them back.** **Reading the Signature Bytes:** The signature bytes are read by the same procedure as a normal verification of locations 000H, 100H, and 200H, except that P3.6 and P3.7 must be pulled to a logic low. The values returned are as follows. (000H) = 1EH indicates manufactured by Atmel (100H) = 51H indicates AT89S51 (200H) = 06H **Chip Erase:** In the parallel programming mode, a chip erase operation is initiated by using the proper combination of control signals and by pulsing ALE/PROG low for a duration of 200 ns - 500 ns. In the serial programming mode, a chip erase operation is initiated by issuing the Chip Erase instruction. In this mode, chip erase is self-timed and takes about 500 ms. During chip erase, a serial read from any address location will return 00H at the data output. ### 16. Programming the Flash – Serial Mode The Code memory array can be programmed using the serial ISP interface while RST is pulled to $V_{\rm cc}$ . The serial interface consists of pins SCK, MOSI (input) and MISO (output). After RST is set high, the Programming Enable instruction needs to be executed first before other operations can be executed. Before a reprogramming sequence can occur, a Chip Erase operation is required. The Chip Erase operation turns the content of every memory location in the Code array into FFH. Either an external system clock can be supplied at pin XTAL1 or a crystal needs to be connected across pins XTAL1 and XTAL2. The maximum serial clock (SCK) frequency should be less than 1/16 of the crystal frequency. With a 33 MHz oscillator clock, the maximum SCK frequency is 2 MHz. ### 16.1 Serial Programming Algorithm To program and verify the AT89S51 in the serial programming mode, the following sequence is recommended: - 1. Power-up sequence: - a. Apply power between VCC and GND pins. - b. Set RST pin to "H". If a crystal is not connected across pins XTAL1 and XTAL2, apply a 3 MHz to 33 MHz clock to XTAL1 pin and wait for at least 10 milliseconds. - Enable serial programming by sending the Programming Enable serial instruction to pin MOSI/P1.5. The frequency of the shift clock supplied at pin SCK/P1.7 needs to be less than the CPU clock at XTAL1 divided by 16. - 3. The Code array is programmed one byte at a time in either the Byte or Page mode. The write cycle is self-timed and typically takes less than 0.5 ms at 5V. - 4. Any memory location can be verified by using the Read instruction that returns the content at the selected address at serial output MISO/P1.6. Figure 18-2. Flash Memory Serial Downloading ## 19. Flash Programming and Verification Waveforms – Serial Mode Figure 19-1. Serial Programming Waveforms ## 20. Serial Programming Instruction Set | | | Instruction | | | | |-------------------------------------|-----------|-------------|-------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------| | Instruction | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Operation | | Programming Enable | 1010 1100 | 0101 0011 | xxxx xxxx | xxxx xxxx<br>0110 1001<br>(Output on<br>MISO) | Enable Serial Programming while RST is high | | Chip Erase | 1010 1100 | 100x xxxx | xxxx xxxx | xxxx xxxx | Chip Erase Flash memory array | | Read Program Memory<br>(Byte Mode) | 0010 0000 | XXXX -008 | AAAA AAAA<br>0423 45567 | 7000 A 2000<br>7000 A 2000 | Read data from Program memory in the byte mode | | Write Program Memory<br>(Byte Mode) | 0100 0000 | XXXX TOOM | 4444 4444<br>7024 6210 | 79000<br>80000<br>80000<br>80000 | Write data to Program memory in the byte mode | | Write Lock Bits <sup>(1)</sup> | 1010 1100 | 1110 00Б≌ | xxxx xxxx | xxxx xxxx | Write Lock bits. See Note (1). | | Read Lock Bits | 0010 0100 | xxxx xxxx | xxxx xxxx | xx LB2 | Read back current status of<br>the lock bits (a programmed<br>lock bit reads back as a "1") | | Read Signature Bytes | 0010 1000 | XXXX TOOM | ₹xxx xxx0 | Signature Byte | Read Signature Byte | | Read Program Memory<br>(Page Mode) | 0011 0000 | XXXX TOOM | Byte 0 | Byte 1<br>Byte 255 | Read data from Program<br>memory in the Page Mode<br>(256 bytes) | | Write Program Memory<br>(Page Mode) | 0101 0000 | XXXX 1-0000 | Byte 0 | Byte 1<br>Byte 255 | Write data to Program<br>memory in the Page Mode<br>(256 bytes) | Note: 1. B1 = 0, B2 = 0 $\longrightarrow$ Mode 1, no lock protection B1 = 0, B2 = 1 $\rightarrow$ Mode 2, lock bit 1 activated B1 = 1, B2 = 0 $\longrightarrow$ Mode 3, lock bit 2 activated B1 = 1, B2 = 1 $\rightarrow$ Mode 4, lock bit 3 activated $\underline{\text{Each}}$ of the lock bit modes need to be activated sequentially before Mode 4 can be executed. After Reset signal is high, SCK should be low for at least 64 system clocks before it goes high to clock in the enable data bytes. No pulsing of Reset signal is necessary. SCK should be no faster than 1/16 of the system clock at XTAL1. For Page Read/Write, the data always starts from byte 0 to 255. After the command byte and upper address byte are latched, each byte thereafter is treated as data until all 256 bytes are shifted in/out. Then the next instruction will be ready to be decoded. ## 21. Serial Programming Characteristics Figure 21-1. Serial Programming Timing **Table 21-1.** Serial Programming Characteristics, $T_A = -40$ · C to 85· C, $V_{CC} = 4.0$ - 5.5V (Unless Otherwise Noted) | Symbol | Parameter | Min | Тур | Max | Units | |---------------------|-----------------------------------|---------------------|-----|----------------------------|-------| | 1/t <sub>CLCL</sub> | Oscillator Frequency | 3 | | 33 | MHz | | t <sub>CLCL</sub> | Oscillator Period | 30 | | | ns | | t <sub>SHSL</sub> | SCK Pulse Width High | 8 t <sub>CLCL</sub> | | | ns | | t <sub>SLSH</sub> | SCK Pulse Width Low | 8 t <sub>CLCL</sub> | | | ns | | t <sub>OVSH</sub> | MOSI Setup to SCK High | t <sub>CLCL</sub> | | | ns | | t <sub>SHOX</sub> | MOSI Hold after SCK High | 2 t <sub>CLCL</sub> | | | ns | | t <sub>SLIV</sub> | SCK Low to MISO Valid | 10 | 16 | 32 | ns | | t <sub>ERASE</sub> | Chip Erase Instruction Cycle Time | | | 500 | ms | | t <sub>SWC</sub> | Serial Byte Write Cycle Time | | | 64 t <sub>CLCL</sub> + 400 | μs | ## 22. Absolute Maximum Ratings\* | Operating Temperature55°C to +12 | 25°C | |----------------------------------------------------|------| | Storage Temperature65°C to +15 | 50°C | | Voltage on Any Pin with Respect to Ground1.0V to + | 7.0V | | Maximum Operating Voltage | 6.6V | | DC Output Current | ) mA | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### 23. DC Characteristics The values shown in this table are valid for $T_A = -40^{\circ}C$ to $85^{\circ}C$ and $V_{CC} = 4.0V$ to 5.5V, unless otherwise noted. | Symbol | Parameter | Condition | Min | Max | Units | |------------------|----------------------------------------------------------|-------------------------------------------------|--------------------------|--------------------------|-------| | V <sub>IL</sub> | Input Low Voltage | (Except EA) | -0.5 | 0.2 V <sub>CC</sub> -0.1 | V | | $V_{IL1}$ | Input Low Voltage (EA) | | -0.5 | 0.2 V <sub>CC</sub> -0.3 | V | | V <sub>IH</sub> | Input High Voltage | (Except XTAL1, RST) | 0.2 V <sub>CC</sub> +0.9 | V <sub>CC</sub> +0.5 | V | | $V_{IH1}$ | Input High Voltage | (XTAL1, RST) | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +0.5 | V | | $V_{OL}$ | Output Low Voltage <sup>(1)</sup> (Ports 1,2,3) | I <sub>OL</sub> = 1.6 mA | | 0.45 | V | | $V_{OL1}$ | Output Low Voltage <sup>(1)</sup><br>(Port 0, ALE, PSEN) | I <sub>OL</sub> = 3.2 mA | | 0.45 | V | | | | $I_{OH} = -60 \ \mu A, \ V_{CC} = 5V \pm 10\%$ | 2.4 | | V | | $V_{OH}$ | Output High Voltage<br>(Ports 1,2,3, ALE, PSEN) | I <sub>OH</sub> = -25 μA | 0.75 V <sub>CC</sub> | | V | | | | I <sub>OH</sub> = -10 μA | 0.9 V <sub>CC</sub> | | V | | V <sub>OH1</sub> | | $I_{OH} = -800 \ \mu A, \ V_{CC} = 5V \pm 10\%$ | 2.4 | | V | | | Output High Voltage<br>(Port 0 in External Bus Mode) | Ι <sub>ΟΗ</sub> = -300 μΑ | 0.75 V <sub>CC</sub> | | V | | | | I <sub>OH</sub> = -80 μA | 0.9 V <sub>CC</sub> | | V | | I <sub>IL</sub> | Logical 0 Input Current (Ports 1,2,3) | V <sub>IN</sub> = 0.45V | | -50 | μΑ | | I <sub>TL</sub> | Logical 1 to 0 Transition Current (Ports 1,2,3) | $V_{IN} = 2V, V_{CC} = 5V \pm 10\%$ | | -300 | μΑ | | I <sub>LI</sub> | Input Leakage Current (Port 0, EA) | 0.45 < V <sub>IN</sub> < V <sub>CC</sub> | | ±10 | μΑ | | RRST | Reset Pulldown Resistor | | 50 | 300 | ΚΩ | | C <sub>IO</sub> | Pin Capacitance | Test Freq. = 1 MHz, T <sub>A</sub> = 25°C | | 10 | pF | | | Device County Courses | Active Mode, 12 MHz | | 25 | mA | | I <sub>CC</sub> | Power Supply Current | Idle Mode, 12 MHz | | 6.5 | mA | | | Power-down Mode <sup>(2)</sup> | V <sub>CC</sub> = 5.5V | | 50 | μΑ | Notes: 1. Under steady state (non-transient) conditions, $I_{OL}$ must be externally limited as follows: Maximum $I_{OL}$ per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port: If $I_{OL}$ exceeds the test condition, $V_{OL}$ may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. 2. Minimum $V_{\text{CC}}$ for Power-down is 2V. ### 24. AC Characteristics Under operating conditions, load capacitance for Port 0, ALE/ $\overline{PROG}$ , and $\overline{PSEN}$ = 100 pF; load capacitance for all other outputs = 80 pF. ## 24.1 External Program and Data Memory Characteristics | | | 12 MHz Oscillator | | Variable Oscillator | | | |---------------------|---------------------------------------------------|-------------------|-----|--------------------------|--------------------------|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | 1/t <sub>CLCL</sub> | Oscillator Frequency | | | 0 | 33 | MHz | | t <sub>LHLL</sub> | ALE Pulse Width | 127 | | 2 t <sub>CLCL</sub> -40 | | ns | | t <sub>AVLL</sub> | Address Valid to ALE Low | 43 | | t <sub>CLCL</sub> -25 | | ns | | t <sub>LLAX</sub> | Address Hold After ALE Low | 48 | | t <sub>CLCL</sub> -25 | | ns | | t <sub>LLIV</sub> | ALE Low to Valid Instruction In | | 233 | | 4 t <sub>CLCL</sub> -65 | ns | | t <sub>LLPL</sub> | ALE Low to PSEN Low | 43 | | t <sub>CLCL</sub> -25 | | ns | | t <sub>PLPH</sub> | PSEN Pulse Width | 205 | | 3 t <sub>CLCL</sub> -45 | | ns | | t <sub>PLIV</sub> | PSEN Low to Valid Instruction In | | 145 | | 3 t <sub>CLCL</sub> -60 | ns | | t <sub>PXIX</sub> | Input Instruction Hold After PSEN | 0 | | 0 | | ns | | t <sub>PXIZ</sub> | Input Instruction Float After PSEN | | 59 | | t <sub>CLCL</sub> -25 | ns | | t <sub>PXAV</sub> | PSEN to Address Valid | 75 | | t <sub>CLCL</sub> -8 | | ns | | t <sub>AVIV</sub> | Address to Valid Instruction In | | 312 | | 5 t <sub>CLCL</sub> -80 | ns | | t <sub>PLAZ</sub> | PSEN Low to Address Float | | 10 | | 10 | ns | | t <sub>RLRH</sub> | RD Pulse Width | 400 | | 6 t <sub>CLCL</sub> -100 | | ns | | t <sub>WLWH</sub> | WR Pulse Width | 400 | | 6 t <sub>CLCL</sub> -100 | | ns | | t <sub>RLDV</sub> | RD Low to Valid Data In | | 252 | | 5 t <sub>CLCL</sub> -90 | ns | | t <sub>RHDX</sub> | Data Hold After RD | 0 | | 0 | | ns | | t <sub>RHDZ</sub> | Data Float After RD | | 97 | | 2 t <sub>CLCL</sub> -28 | ns | | $t_{LLDV}$ | ALE Low to Valid Data In | | 517 | | 8 t <sub>CLCL</sub> -150 | ns | | t <sub>AVDV</sub> | Address to Valid Data In | | 585 | | 9 t <sub>CLCL</sub> -165 | ns | | t <sub>LLWL</sub> | ALE Low to RD or WR Low | 200 | 300 | 3 t <sub>CLCL</sub> -50 | 3 t <sub>CLCL</sub> +50 | ns | | t <sub>AVWL</sub> | Address to $\overline{RD}$ or $\overline{WR}$ Low | 203 | | 4 t <sub>CLCL</sub> -75 | | ns | | t <sub>QVWX</sub> | Data Valid to WR Transition | 23 | | t <sub>CLCL</sub> -30 | | ns | | t <sub>QVWH</sub> | Data Valid to WR High | 433 | | 7 t <sub>CLCL</sub> -130 | | ns | | t <sub>WHQX</sub> | Data Hold After WR | 33 | | t <sub>CLCL</sub> -25 | | ns | | t <sub>RLAZ</sub> | RD Low to Address Float | | 0 | | 0 | ns | | t <sub>WHLH</sub> | RD or WR High to ALE High | 43 | 123 | t <sub>CLCL</sub> -25 | t <sub>CLCL</sub> +25 | ns | ## 25. External Program Memory Read Cycle ## 26. External Data Memory Read Cycle ### 30. Serial Port Timing: Shift Register Mode Test Conditions The values in this table are valid for $V_{CC} = 4.0V$ to 5.5V and Load Capacitance = 80 pF. | | | 12 MHz Osc | | Variable Oscillator | | | |-------------------|------------------------------------------|------------|-----|---------------------------|---------------------------|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | t <sub>XLXL</sub> | Serial Port Clock Cycle Time | 1.0 | | 12 t <sub>CLCL</sub> | | μs | | t <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge | 700 | | 10 t <sub>CLCL</sub> -133 | | ns | | t <sub>XHQX</sub> | Output Data Hold After Clock Rising Edge | 50 | | 2 t <sub>CLCL</sub> -80 | | ns | | t <sub>XHDX</sub> | Input Data Hold After Clock Rising Edge | 0 | | 0 | | ns | | t <sub>XHDV</sub> | Clock Rising Edge to Input Data Valid | | 700 | | 10 t <sub>CLCL</sub> -133 | ns | ## 31. Shift Register Mode Timing Waveforms ## 32. AC Testing Input/Output Waveforms<sup>(1)</sup> Note: 1. AC Inputs during testing are driven at V<sub>CC</sub> - 0.5V for a logic 1 and 0.45V for a logic 0. Timing measurements are made at V<sub>IH</sub> min. for a logic 1 and V<sub>IL</sub> max. for a logic 0. ## 33. Float Waveforms<sup>(1)</sup> Note: 1. For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to float when a 100 mV change from the loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs. # 34. Ordering Information ## 34.1 Green Package Option (Pb/Halide-free) | Speed<br>(MHz) | Power<br>Supply | Ordering Code | Package | Operation Range | |----------------|-----------------|----------------------------------------------|--------------------|---------------------------------| | 24 | 4.0V to 5.5V | AT89S51-24AU<br>AT89S51-24JU | 44A<br>44J | Industrial | | | | AT89S51-24PU | 40P6 | (-40° C to 85° C) | | 33 | 4.5V to 5.5V | AT89S51-33AU<br>AT89S51-33JU<br>AT89S51-33PU | 44A<br>44J<br>40P6 | Industrial<br>(-40° C to 85° C) | | Package Type | | | | |--------------|---------------------------------------------------------|--|--| | 44A | 44-lead, Thin Plastic Gull Wing Quad Flatpack (TQFP) | | | | 44J | 44-lead, Plastic J-leaded Chip Carrier (PLCC) | | | | 40P6 | 40-pin, 0.600" Wide, Plastic Dual Inline Package (PDIP) | | | ## 35. Packaging Information #### 44A - TQFP 35.1 ## **COMMON DIMENSIONS** (Unit of Measure = mm) NOM MAX NOTE SYMBOL MIN | Α | _ | - | 1.20 | | |----|----------|-------|-------|--------| | A1 | 0.05 | ı | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | D | 11.75 | 12.00 | 12.25 | | | D1 | 9.90 | 10.00 | 10.10 | Note 2 | | Е | 11.75 | 12.00 | 12.25 | | | E1 | 9.90 | 10.00 | 10.10 | Note 2 | | В | 0.30 | - | 0.45 | | | С | 0.09 | _ | 0.20 | | | L | 0.45 | - | 0.75 | | | е | 0.80 TYP | | | | Notes: - 1. This package conforms to JEDEC reference MS-026, Variation ACB. - 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch. - 3. Lead coplanarity is 0.10 mm maximum. 10/5/2001 | 0005 0 1 1 1 1 1 1 | TITLE | DRAWING NO. | REV. | |--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | 2325 Orchard Parkway<br>San Jose, CA 95131 | <b>44A,</b> 44-lead, 10 x 10 mm Body Size, 1.0 mm Body Thickness, 0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) | 44A | В |