



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 8051                                                                     |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 33MHz                                                                    |
| Connectivity               | EBI/EMI, UART/USART                                                      |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | 16KB (16K x 8)                                                           |
| Program Memory Type        | OTP                                                                      |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 512 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-LQFP                                                                  |
| Supplier Device Package    | 44-LQFP (10x10)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/p87c51rb2bbd-157 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **BLOCK DIAGRAM 1**



#### LOGIC SYMBOL



#### PINNING

#### Plastic Dual In-Line Package



#### **Plastic Leaded Chip Carrier**



P87C51RA2/RB2/RC2/RD2

#### **Plastic Quad Flat Pack**



#### LOW POWER MODES Stop Clock Mode

The static design enables the clock speed to be reduced down to 0 MHz (stopped). When the oscillator is stopped, the RAM and Special Function Registers retain their values. This mode allows step-by-step utilization and permits reduced system power consumption by lowering the clock frequency down to any value. For lowest power consumption the Power Down mode is suggested.

#### Idle Mode

In the idle mode (see Table 2), the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset.

#### **Power-Down Mode**

To save even more power, a Power Down mode (see Table 2) can be invoked by software. In this mode, the oscillator is stopped and the instruction that invoked Power Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values down to 2 V and care must be taken to return V<sub>CC</sub> to the minimum specified operating voltages before the Power Down Mode is terminated.

Either a hardware reset or external interrupt can be used to exit from Power Down. Reset redefines all the SFRs but does not change the on-chip RAM. An external interrupt allows both the SFRs and the on-chip RAM to retain their values.

To properly terminate Power Down, the reset or external interrupt should not be executed before  $V_{CC}$  is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize (normally less than 10 ms).

With an external interrupt, INT0 and INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down.

#### **POWER-ON FLAG**

The Power-On Flag (POF) is set by on-chip circuitry when the V<sub>CC</sub> level on the P87C51RA2/RB2/RC2/RD2 rises from 0 to 5 V. The POF bit can be set or cleared by software allowing a user to determine if the reset is the result of a power-on or a warm start after powerdown. The V<sub>CC</sub> level must remain above 3 V for the POF to remain unaffected by the V<sub>CC</sub> level.

#### **Design Consideration**

When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to external memory.

#### **ONCE™ Mode**

The ONCE ("On-Circuit Emulation") Mode facilitates testing and debugging of systems without the device having to be removed from the circuit. The ONCE Mode is invoked by:

1. Pull ALE low while the device is in reset and PSEN is high;

2. Hold ALE low as RST is deactivated.

While the device is in ONCE Mode, the Port 0 pins go into a float state, and the other port pins and ALE and PSEN are weakly pulled high. The oscillator circuit remains active. While the device is in this mode, an emulator or test CPU can be used to drive the circuit. Normal operation is restored when a normal reset is applied.

#### **Programmable Clock-Out**

A 50% duty cycle clock can be programmed to come out on P1.0. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed:

- 1. to input the external clock for Timer/Counter 2, or
- to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz at a 16 MHz operating frequency in 12-clock mode (122 Hz to 8 MHz in 6-clock mode).

To configure the Timer/Counter 2 as a clock generator, bit C/T2 (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer.

The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L) as shown in this equation:

 $\label{eq:scalar} \begin{array}{l} \hline \mbox{Oscillator Frequency} \\ \hline n \ \times \ (65536 \ - \ RCAP2H, RCAP2L) \\ \ n = & 2 \ in \ 6 \ clock \ mode \\ 4 \ in \ 12 \ clock \ mode \end{array}$ 

Where (RCAP2H,RCAP2L) = the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

In the Clock-Out mode Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and the Clock-Out frequency will be the same.

Table 2. External Pin Status During Idle and Power-Down Mode

| MODE       | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2  | PORT 3 |
|------------|----------------|-----|------|--------|--------|---------|--------|
| Idle       | Internal       | 1   | 1    | Data   | Data   | Data    | Data   |
| Idle       | External       | 1   | 1    | Float  | Data   | Address | Data   |
| Power-down | Internal       | 0   | 0    | Data   | Data   | Data    | Data   |
| Power-down | External       | 0   | 0    | Float  | Data   | Data    | Data   |

### P87C51RA2/RB2/RC2/RD2

#### TIMER 0 AND TIMER 1 OPERATION

#### **Timer 0 and Timer 1**

The "Timer" or "Counter" function is selected by control bits C/T in the Special Function Register TMOD. These two Timer/Counters have four operating modes, which are selected by bit-pairs (M1, M0) in TMOD. Modes 0, 1, and 2 are the same for both Timers/Counters. Mode 3 is different. The four operating modes are described in the following text.

#### Mode 0

Putting either Timer into Mode 0 makes it look like an 8048 Timer, which is an 8-bit Counter with a divide-by-32 prescaler. Figure 3 shows the Mode 0 operation.

In this mode, the Timer register is configured as a 13-bit register. As the count rolls over from all 1s to all 0s, it sets the Timer interrupt flag TFn. The counted input is enabled to the Timer when TRn = 1 and either GATE = 0 or  $\overline{INTn}$  = 1. (Setting GATE = 1 allows the Timer to be controlled by external input  $\overline{INTn}$ , to facilitate pulse width measurements). TRn is a control bit in the Special Function Register TCON (Figure 4).

The 13-bit register consists of all 8 bits of THn and the lower 5 bits of TLn. The upper 3 bits of TLn are indeterminate and should be ignored. Setting the run flag (TRn) does not clear the registers.

Mode 0 operation is the same for Timer 0 as for Timer 1. There are two different GATE bits, one for Timer 1 (TMOD.7) and one for Timer 0 (TMOD.3).

#### Mode 1

Mode 1 is the same as Mode 0, except that the Timer register is being run with all 16 bits.

#### Mode 2

Mode 2 configures the Timer register as an 8-bit Counter (TLn) with automatic reload, as shown in Figure 5. Overflow from TLn not only sets TFn, but also reloads TLn with the contents of THn, which is preset by software. The reload leaves THn unchanged.

Mode 2 operation is the same for Timer 0 as for Timer 1.

#### Mode 3

Timer 1 in Mode 3 simply holds its count. The effect is the same as setting TR1 = 0.

Timer 0 in Mode 3 establishes TL0 and TH0 as two separate counters. The logic for Mode 3 on Timer 0 is shown in Figure 6. TL0 uses the Timer 0 control bits:  $C/\overline{T}$ , GATE, TR0, and TF0 as well as pin INT0. TH0 is locked into a timer function (counting machine cycles) and takes over the use of TR1 and TF1 from Timer 1. Thus, TH0 now controls the "Timer 1" interrupt.

Mode 3 is provided for applications requiring an extra 8-bit timer on the counter. With Timer 0 in Mode 3, an 80C51 can look like it has three Timer/Counters. When Timer 0 is in Mode 3, Timer 1 can be turned on and off by switching it out of and into its own Mode 3, or can still be used by the serial port as a baud rate generator, or in fact, in any application not requiring an interrupt.



Figure 2. Timer/Counter 0/1 Mode Control (TMOD) Register

# 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

#### OSC ÷ d\* $C/\overline{T} = 0$ TLn (5 Bits) THn TFn Interrupt (8 Bits) $C/\overline{T} = 1$ Control Tn Pin TRn. Timer n Gate bit INTn Pin d = 6 in 6-clock mode; d = 12 in 12-clock mode. SU01618



| TCON | Addre  | ess = 88H  |                  |                           |                           |                         |                           |                          |                            | R                  | teset Value = 00H           |
|------|--------|------------|------------------|---------------------------|---------------------------|-------------------------|---------------------------|--------------------------|----------------------------|--------------------|-----------------------------|
|      | Bit Ad | ddressable |                  |                           |                           |                         |                           |                          |                            |                    |                             |
|      |        |            | 7                | 6                         | 5                         | 4                       | 3                         | 2                        | 1                          | 0                  |                             |
|      |        |            | TF1              | TR1                       | TF0                       | TR0                     | IE1                       | IT1                      | IE0                        | IT0                | ]                           |
| BIT  |        | SYMBOL     | FUN              | CTION                     |                           |                         |                           |                          |                            |                    |                             |
| TCO  | N.7    | TF1        | Time<br>Clear    | r 1 overflo<br>ed by har  | w flag. Se<br>dware wh    | t by hardv<br>en proces | vare on Til<br>sor vector | mer/Coun<br>s to interru | ter overflo<br>upt routine | ow.<br>e, or clear | ing the bit in software.    |
| TCO  | N.6    | TR1        | Time             | r 1 Run co                | ntrol bit. S              | Set/cleared             | d by softw                | are to turr              | Timer/Co                   | ounter on/         | ′off.                       |
| тсо  | N.5    | TF0        | Time<br>Clear    | r 0 overflo<br>ed by har  | w flag. Se<br>dware wh    | t by hardv<br>en proces | vare on Til<br>sor vector | mer/Coun<br>s to interru | ter overflo<br>upt routine | ow.<br>e, or by cl | earing the bit in software. |
| тсо  | N.4    | TR0        | Time             | r 0 Run co                | ntrol bit. S              | Set/cleared             | d by softw                | are to turr              | n Timer/Co                 | ounter on/         | ′off.                       |
| тсо  | N.3    | IE1        | Interr<br>Clear  | upt 1 Edg<br>ed when i    | e flag. Set<br>nterrupt p | t by hardw<br>rocessed. | are when                  | external i               | nterrupt e                 | dge detec          | sted.                       |
| тсо  | N.2    | IT1        | Interr<br>exter  | upt 1 type<br>nal interru | control bi                | t. Set/clea             | red by so                 | ftware to s              | specify fal                | ling edge/         | low level triggered         |
| тсо  | N.1    | IE0        | Interr<br>Clear  | upt 0 Edg<br>ed when i    | e flag. Set<br>nterrupt p | t by hardw<br>rocessed. | are when                  | external i               | nterrupt e                 | dge detec          | sted.                       |
| TCO  | N.0    | IT0        | Interr<br>trigge | upt 0 Type<br>ered exterr | control b<br>al interru   | oit. Set/cle            | ared by so                | oftware to               | specify fa                 | lling edge         | /low level                  |
|      |        |            |                  |                           |                           |                         |                           |                          |                            |                    | SU01516                     |
|      |        |            |                  |                           |                           |                         |                           |                          |                            |                    |                             |

Figure 4. Timer/Counter 0/1 Control (TCON) Register



Figure 10. Serial Port Mode 1

## 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

#### 80C51 Internal Bus TB8 Write to SBUF S D Q SBUF TxD CL Phase 2 Clock (1/2 f<sub>OSC</sub>) Zero Detector Mode 2 Stop Bit Shift Data Start Gen. TX Control ÷16 Send SMOD = 1 TX Clock T1 Serial ÷2 Port Interrupt SMOD = 0 ÷16 (SMOD is PCON.7) Load SBUF RX Clock R1 Sample RX Control 1-to-0 Shift Start Transition Detector 1FFH Bit Detector Input Shift Register (9 Bits) A Shift RxD Load SBUF SBUF Read SBUF 80C51 Internal Bus TX Clock Λ Write to SBUF Λ Send Data S1P1 Transmit Shift TxD Start Bit D0 D1 D2 D3 D4 D5 D6 D7 TB8 Stop Bit ΤI Stop Bit Gen. ÷ 16 Reset RX Clock ſ\_₹ ⊥ Start RxD D2 D6 RB8 D0 D1 D3 D4 D5 D7 Stop Bit Bit Bit Detector Receive M M Ŵ M M M M M M M Sample Times Shift Λ Λ Λ ſ ſ Λ Λ Λ Λ Λ RI SU00541

#### Figure 11. Serial Port Mode 2

# 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

#### Timer 1 Overflow 80C51 Internal Bus TB8 Write ÷ 2 to SBUF SMOD = 1 S SMOD = 0 D Ē Q SBUF TxD CL Zero Detector Start Shift Data TX Control ÷ 16 TX Clock T1 Send Serial Port Interrupt ÷ 16 ¥ ¥ Load SBUF RX Clock R1 Sample RX Control 1-to-0 Transition Shift Start 1FFH Detector Bit Detector Input Shift Register (9 Bits) A Shift RxD Load SBUF SBUF Read SBUF 80C51 Internal Bus TX Clock \_ Write to SBUF n Send S1P1 Data Transmit Shift ſ TxD Start Bit D0 D1 D2 D3 D4 D5 D6 D7 TB8 Stop Bit ΤI Stop Bit Gen. ÷ 16 Reset RX Clock **N ↓** ⅃ Start Bit RxD D0 D1 D2 D3 D4 D5 D6 D7 RB8 Stop Bit Bit Detector Receive Sample Times M M M M M M M M M Ŵ m Shift Λ Λ Λ Λ ſ Λ Λ RI SU00542

Figure 12. Serial Port Mode 3

#### Programmable Counter Array (PCA)

The Programmable Counter Array available on the P87C51RA2/RB2/RC2/RD2 is a special 16-bit Timer that has five 16-bit capture/compare modules associated with it. Each of the modules can be programmed to operate in one of four modes: rising and/or falling edge capture, software timer, high-speed output, or pulse width modulator. Each module has a pin associated with it in port 1. Module 0 is connected to P1.3 (CEX0), module 1 to P1.4 (CEX1), etc. The basic PCA configuration is shown in Figure 19.

The PCA timer is a common time base for all five modules and can be programmed to run at: 1/6 the oscillator frequency, 1/2 the oscillator frequency, the Timer 0 overflow, or the input on the ECI pin (P1.2). The timer count source is determined from the CPS1 and CPS0 bits in the CMOD SFR as follows (see Figure 22):

#### CPS1 CPS0 PCA Timer Count Source

- 0
   1/6 oscillator frequency (6-clock mode); 1/12 oscillator frequency (12-clock mode)

   0
   1
   1/2 oscillator frequency (6-clock mode); 1/4 oscillator frequency (12-clock mode)
- 1 0 Timer 0 overflow
- 1 1 External Input at ECI pin

In the CMOD SFR are three additional bits associated with the PCA. They are CIDL which allows the PCA to stop during idle mode, WDTE which enables or disables the watchdog function on module 4, and ECF which when set causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows. These functions are shown in Figure 20.

The watchdog timer function is implemented in module 4 (see Figure 29).

The CCON SFR contains the run control bit for the PCA and the flags for the PCA timer (CF) and each module (refer to Figure 23). To run the PCA the CR bit (CCON.6) must be set by software. The PCA is shut off by clearing this bit. The CF bit (CCON.7) is set when

the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set, The CF bit can only be cleared by software. Bits 0 through 4 of the CCON register are the flags for the modules (bit 0 for module 0, bit 1 for module 1, etc.) and are set by hardware when either a match or a capture occurs. These flags also can only be cleared by software. The PCA interrupt system

shown in Figure 21.

P87C51RA2/RB2/RC2/RD2

Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (see Figure 24). The registers contain the bits that control the mode that each module will operate in. The ECCF bit (CCAPMn.0 where n=0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module. PWM (CCAPMn.1) enables the pulse width modulation mode. The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register. The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register.

The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition. The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function. Figure 25 shows the CCAPMn settings for the various PCA functions.

There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output.



Figure 19. Programmable Counter Array (PCA)

SU01320

P87C51RA2/RB2/RC2/RD2

## 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

| CCAPMn       | Address         | CCAF<br>CCAF<br>CCAF<br>CCAF<br>CCAF                                                                                         | PM0 0D/<br>PM1 0DF<br>PM2 0D0<br>PM3 0DF<br>PM4 0DF | AH<br>BH<br>CH<br>DH<br>EH  |                   |               |              |             | Re            | eset Value = X000 0000 |
|--------------|-----------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------|-------------------|---------------|--------------|-------------|---------------|------------------------|
|              | Not Bi          | t Addressa                                                                                                                   | ble                                                 |                             |                   |               |              |             |               |                        |
|              |                 | -                                                                                                                            | ECOMn                                               | CAPPn                       | CAPNn             | MATn          | TOGn         | PWMn        | ECCFn         |                        |
|              | Bit:            | 7                                                                                                                            | 6                                                   | 5                           | 4                 | 3             | 2            | 1           | 0             | 1                      |
| Symbol       | Fund            | tion                                                                                                                         |                                                     |                             |                   |               |              |             |               |                        |
| _            | Not ir          | nplemente                                                                                                                    | d, reserved                                         | for future u                | se*.              |               |              |             |               |                        |
| ECOMn        | Enab            | le Compar                                                                                                                    | ator. ECON                                          | ln = 1 enabl                | es the com        | parator fund  | tion.        |             |               |                        |
| CAPPn        | Capt            | ure Positive                                                                                                                 | e, CAPPn =                                          | 1 enables                   | positive edg      | e capture.    |              |             |               |                        |
| CAPNn        | Capt            | ure Negativ                                                                                                                  | ve, CAPNn                                           | = 1 enables                 | negative e        | dge capture   |              |             |               |                        |
| MATn         | Matc<br>in CC   | h. When M<br>ON to be s                                                                                                      | ATn = 1, a i<br>set, flagging                       | match of the<br>an interrup | e PCA coun<br>ot. | ter with this | module's c   | ompare/caj  | pture registe | er causes the CCFn bit |
|              | Togg            | Toggle. When TOGn = 1, a match of the PCA counter with this module's compare/capture register causes the CEXn pin to toggle. |                                                     |                             |                   |               |              |             |               |                        |
| TOGn         | pin to          | toggle.                                                                                                                      | 0011 = 1, a                                         | match of th                 |                   |               | s module s ( | compare/ca  | apture regist | ter causes the CEAN    |
| TOGn<br>PWMn | pin to<br>Pulse | e toggle.<br>Width Mo                                                                                                        | dulation Mc                                         | de. PWMn                    | = 1 enables       | the CEXn      | pin to be us | ed as a pul | lse width mo  | odulated output.       |

\*User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.

Figure 24. CCAPMn: PCA Modules Compare/Capture Registers

| - | ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMn | ECCFn | MODULE FUNCTION                                   |
|---|-------|-------|-------|------|------|------|-------|---------------------------------------------------|
| Х | 0     | 0     | 0     | 0    | 0    | 0    | 0     | No operation                                      |
| Х | Х     | 1     | 0     | 0    | 0    | 0    | Х     | 16-bit capture by a positive-edge trigger on CEXn |
| Х | Х     | 0     | 1     | 0    | 0    | 0    | Х     | 16-bit capture by a negative trigger on CEXn      |
| Х | Х     | 1     | 1     | 0    | 0    | 0    | Х     | 16-bit capture by a transition on CEXn            |
| Х | 1     | 0     | 0     | 1    | 0    | 0    | Х     | 16-bit Software Timer                             |
| Х | 1     | 0     | 0     | 1    | 1    | 0    | Х     | 16-bit High Speed Output                          |
| Х | 1     | 0     | 0     | 0    | 0    | 1    | 0     | 8-bit PWM                                         |
| Х | 1     | 0     | 0     | 1    | Х    | 0    | Х     | Watchdog Timer                                    |

Figure 25. PCA Module Modes (CCAPMn Register)

#### PCA Capture Mode

To use one of the PCA modules in the capture mode either one or both of the CCAPM bits CAPN and CAPP for that module must be set. The external CEX input for the module (on port 1) is sampled for a transition. When a valid transition occurs the PCA hardware loads the value of the PCA counter registers (CH and CL) into the module's capture registers (CCAPnL and CCAPnH). If the CCFn bit for the module in the CCON SFR and the ECCFn bit in the CCAPMn SFR are set then an interrupt will be generated. Refer to Figure 26.

#### 16-bit Software Timer Mode

The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the modules CCAPMn register. The PCA timer will be compared to the module's capture registers and when a match occurs an interrupt will occur if the CCFn (CCON SFR) and the ECCFn (CCAPMn SFR) bits for the module are both set (see Figure 27).

#### High Speed Output Mode

In this mode the CEX output (on port 1) associated with the PCA module will toggle each time a match occurs between the PCA

counter and the module's capture registers. To activate this mode the TOG, MAT, and ECOM bits in the module's CCAPMn SFR must be set (see Figure 28).

#### Pulse Width Modulator Mode

All of the PCA modules can be used as PWM outputs. Figure 29 shows the PWM function. The frequency of the output depends on the source for the PCA timer. All of the modules will have the same frequency of output because they all share the PCA timer. The duty cycle of each module is independently variable using the module's capture register CCAPLn. When the value of the PCA CL SFR is less than the value in the module's CCAPLn SFR the output will be low, when it is equal to or greater than the output will be high. When CL overflows from FF to 00, CCAPLn is reloaded with the value in CCAPHn. the allows updating the PWM without glitches. The PWM and ECOM bits in the module's CCAPMn register must be set to enable the PWM mode.

#### DC ELECTRICAL CHARACTERISTICS

 $T_{amb} = 0 \degree C$  to +70  $\degree C$  or -40  $\degree C$  to +85  $\degree C$ ;  $V_{CC} = 2.7 V$  to 5.5 V;  $V_{SS} = 0 \lor (16 \text{ MHz max. CPU clock})$ 

| SYMBOL           | PARAMETER                                                                               | TEST<br>CONDITIONS                                      | LIMITS                   |                  | UNIT                     |    |
|------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------|------------------|--------------------------|----|
|                  |                                                                                         |                                                         | MIN                      | TYP <sup>1</sup> | MAX                      | 1  |
| V <sub>IL</sub>  | Input low voltage <sup>11</sup>                                                         | 4.0 V < V <sub>CC</sub> < 5.5 V                         | -0.5                     |                  | 0.2 V <sub>CC</sub> -0.1 | V  |
|                  |                                                                                         | 2.7 V < V <sub>CC</sub> < 4.0 V                         | -0.5                     |                  | 0.7 V <sub>CC</sub>      | V  |
| VIH              | Input high voltage (ports 0, 1, 2, 3, EA)                                               |                                                         | 0.2 V <sub>CC</sub> +0.9 |                  | V <sub>CC</sub> +0.5     | V  |
| V <sub>IH1</sub> | Input high voltage, XTAL1, RST <sup>11</sup>                                            |                                                         | 0.7 V <sub>CC</sub>      |                  | V <sub>CC</sub> +0.5     | V  |
| V <sub>OL</sub>  | Output low voltage, ports 1, 2, 8                                                       | $V_{CC} = 2.7 \text{ V}; I_{OL} = 1.6 \text{ mA}^2$     | -                        |                  | 0.4                      | V  |
| V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN <sup>8, 7</sup>                                   | $V_{CC} = 2.7 \text{ V}; I_{OL} = 3.2 \text{ mA}^2$     | -                        |                  | 0.4                      | V  |
| V <sub>OH</sub>  | Output high voltage, ports 1, 2, 3 <sup>3</sup>                                         | V <sub>CC</sub> = 2.7 V; I <sub>OH</sub> = -20 μA       | V <sub>CC</sub> – 0.7    |                  | -                        | V  |
|                  |                                                                                         | V <sub>CC</sub> = 4.5 V; I <sub>OH</sub> = -30 μA       | V <sub>CC</sub> – 0.7    |                  | -                        | V  |
| V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup> | $V_{CC} = 2.7 \text{ V}; I_{OH} = -3.2 \text{ mA}$      | V <sub>CC</sub> - 0.7    |                  | -                        | V  |
| IIL              | Logical 0 input current, ports 1, 2, 3                                                  | V <sub>IN</sub> = 0.4 V                                 | -1                       |                  | -50                      | μA |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>6</sup>                           | V <sub>IN</sub> = 2.0 V; See note 4                     | -                        |                  | -650                     | μA |
| ILI              | Input leakage current, port 0                                                           | $0.45 < V_{IN} < V_{CC} - 0.3$                          | -                        |                  | ±10                      | μA |
| ICC              | Power supply current (see Figure 41 and Source Code):                                   |                                                         |                          |                  |                          |    |
|                  | Active mode @ 16 MHz                                                                    |                                                         |                          |                  |                          | μA |
|                  | Idle mode @ 16 MHz                                                                      |                                                         |                          |                  |                          | μA |
|                  | Power-down mode or clock stopped (see Figure 37 for conditions) <sup>12</sup>           | $T_{amb} = 0 \ ^{\circ}C \text{ to } 70 \ ^{\circ}C$    |                          | 2                | 30                       | μA |
|                  |                                                                                         | $T_{amb} = -40 \ ^{\circ}C \text{ to } +85 \ ^{\circ}C$ |                          | 3                | 50                       | μΑ |
| V <sub>RAM</sub> | RAM keep-alive voltage                                                                  |                                                         | 1.2                      |                  |                          | V  |
| R <sub>RST</sub> | Internal reset pull-down resistor                                                       |                                                         | 40                       |                  | 225                      | kΩ |
| C <sub>IO</sub>  | Pin capacitance <sup>10</sup> (except EA)                                               |                                                         | -                        |                  | 15                       | pF |

#### NOTES:

1. Typical ratings are not guaranteed. Values listed are based on tests conducted on limited number of samples at room temperature.

2. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the Vols of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100 pF), the noise pulse on the ALE pin may exceed 0.8 V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IoL can exceed these conditions provided that no single output sinks more than 5 mA and no more than two outputs exceed the test conditions.

Capacitive loading on ports 0 and 2 may cause the VOH on ALE and PSEN to momentarily fall below the VCC-0.7 specification when the 3. address bits are stabilizing.

4. Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when  $V_{\mbox{IN}}$  is approximately 2 V.

See Figures 43 through 46 for I<sub>CC</sub> test conditions and Figure 41 for I<sub>CC</sub> vs. Frequency 5.

12-clock mode characteristics:

- Active mode (operating):  $I_{CC} = 1.0 \text{ mA} + 1.1 \text{ mA} \times \text{FREQ}.[MHz]$  $I_{CC} = 7.0 \text{ mA} + 0.6 \text{ mA} \times \text{FREQ.[MHz]}$  $I_{CC} = 1.0 \text{ mA} + 0.22 \text{ mA} \times \text{FREQ.[MHz]}$ Active mode (reset):
- Idle mode:
- 6. This value applies to  $T_{amb} = 0$  °C to +70 °C. For  $T_{amb} = -40$  °C to +85 °C,  $I_{TL} = -750 \mu$ A. 7. Load capacitance for port 0, ALE, and  $\overrightarrow{PSEN} = 100 \text{ pF}$ , load capacitance for all other outputs = 80 pF.
- Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 15 mA (\*NOTE: This is 85 °C specification.) Maximum IOL per port pin:
  - Maximum IOL per 8-bit port: 26 mA
  - Maximum total  $I_{OI}$  for all outputs: 71 mA

If I<sub>OL</sub> exceeds the test condition, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

- 9. ALE is tested to  $V_{OH1}$ , except when ALE is off then  $V_{OH}$  is the voltage specification.
- 10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25 pF. Pin capacitance of ceramic package is less than 15 pF (except EA is 25 pF).
- 11. To improve noise rejection a nominal 100 ns glitch rejection circuitry has been added to the RST pin, and a nominal 15 ns glitch rejection circuitry has been added to the INTO and INTO pins. Previous devices provided only an inherent 5 ns of glitch rejection.
- 12. Power down mode for 3 V range: Commercial Temperature Range typ: 0.5 µA, max. 20 µA; Industrial Temperature Range typ. 1.0 µA, max. 30 µA;

#### **EXPLANATION OF THE AC SYMBOLS**

Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are:

- A Address
- C Clock
- D Input data
- H Logic level high
- I Instruction (program memory contents)
- L Logic level low, or ALE

- P PSEN
- Q Output data
- R RD signal
- t Time
- V Valid
- W- WR signal
- X No longer a valid logic level
- Z Float
- Examples: t<sub>AVLL</sub> = Time for address valid to ALE low.  $t_{LLPL}$  =Time for ALE low to PSEN low.



Figure 34. External Program Memory Read Cycle



Figure 35. External Data Memory Read Cycle

## 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

```
/*
##
       as31 version V2.10
                                   / *js* /
##
##
##
       source file: idd_ljmp1.asm
         list file: idd_ljmp1.lst
                                  created Fri Apr 20 15:51:40 2001
##
##
#0000
                    # AUXR equ 08Eh
#0000
                    # CKCON equ 08Fh
                    #
                    #
#0000
                    # org 0
                    #
                    # LJMP_LABEL:
                                     AUXR,#001h ; turn off ALE
LJMP_LABEL ; jump to end of address space
0000 /75;/8E;/01;
                   #
                             MOV
0003 /02;/FF;/FD;
                   #
                              LJMP
0005 /00;
                             NOP
                    #
                    #
#FFFD
                    # org Offfdh
                    #
                    # LJMP_LABEL:
                    #
FFFD /02;/FD;FF;
                    #
                              LJMP LJMP_LABEL
                    # ;
                              NOP
                    #
                    #
*/"
                                                                               SU01499
```

Figure 42. Source code used in measuring  $I_{\text{DD}}$  operational





Figure 43. I<sub>CC</sub> Test Condition, Active Mode All other pins are disconnected

Figure 44. I<sub>CC</sub> Test Condition, Idle Mode All other pins are disconnected







Figure 46.  $I_{CC}$  Test Condition, Power Down Mode All other pins are disconnected.  $V_{CC}$  = 2 V to 5.5 V

#### EPROM CHARACTERISTICS

All these devices can be programmed by using a modified Improved Quick-Pulse Programming<sup>™</sup> algorithm. It differs from older methods in the value used for V<sub>PP</sub> (programming supply voltage) and in the width and number of the ALE/PROG pulses.

The family contains two signature bytes that can be read and used by an EPROM programming system to identify the device. The signature bytes identify the device as being manufactured by Philips.

Table 8 shows the logic levels for reading the signature byte, and for programming the program memory, the encryption table, and the security bits. The circuit configuration and waveforms for quick-pulse programming are shown in Figures 47 and 48. Figure 49 shows the circuit configuration for normal program memory verification.

#### **Quick-Pulse Programming**

The setup for microcontroller quick-pulse programming is shown in Figure 47. Note that the device is running with a 4 to 6MHz oscillator. The reason the oscillator needs to be running is that the device is executing internal address and program data transfers.

The address of the EPROM location to be programmed is applied to ports 1 and 2, as shown in Figure 47. The code byte to be programmed into that location is applied to port 0. RST, <u>PSEN</u> and pins of ports 2 and 3 specified in Table 8 are held at the 'Program Code Data' levels indicated in Table 8. The ALE/PROG is pulsed low 5 times as shown in Figure 48.

To program the encryption table, repeat the 5 pulse programming sequence for addresses 0 through 1FH, using the 'Pgm Encryption Table' levels. Do not forget that after the encryption table is programmed, verification cycles will produce only encrypted data.

To program the security bits, repeat the 5 pulse programming sequence using the 'Pgm Security Bit' levels. After one security bit is programmed, further programming of the code memory and encryption table is disabled. However, the other security bits can still be programmed.

Note that the  $\overline{EA}/V_{PP}$  pin must not be allowed to go above the maximum specified  $V_{PP}$  level for any amount of time. Even a narrow glitch above that voltage can cause permanent damage to the device. The  $V_{PP}$  source should be well regulated and free of glitches and overshoot.

#### **Program Verification**

If security bits 2 and 3 have not been programmed, the on-chip program memory can be read out for program verification. The address of the program memory locations to be read is applied to ports 1 and 2 as shown in Figure 49. The other pins are held at the 'Verify Code Data' levels indicated in Table 8. The contents of the address location will be emitted on port 0. External pull-ups are required on port 0 for this operation.

P87C51RA2/RB2/RC2/RD2

If the 64 byte encryption table has been programmed, the data presented at port 0 will be the exclusive NOR of the program byte with one of the encryption bytes. The user will have to know the encryption table contents in order to correctly decode the verification data. The encryption table itself cannot be read out.

#### **Reading the Signature Bytes**

The signature bytes are read by the same procedure as a normal verification of locations 030H and 031H, except that P3.6 and P3.7 need to be pulled to a logic low. The values are:

(030H) = 15H indicates manufactured by Philips

| 031H) = | CAH indicates 87C51RA2 |
|---------|------------------------|
|         | CBH indicates 87C51RB2 |
|         | CCH indicates 87C51RC2 |
|         | CDH indicates 87C51RD2 |
| 00011   | N 1 A                  |

(060H) = NA

#### **Program/Verify Algorithms**

Any algorithm in agreement with the conditions listed in Table 8, and which satisfies the timing specifications, is suitable.

#### Security Bits

With none of the security bits programmed the code in the program memory can be verified. If the encryption table is programmed, the code will be encrypted when verified. When only security bit 1 (see Table 9) is programmed, MOVC instructions executed from external program memory are disabled from fetching code bytes from the internal memory, EA is latched on Reset and all further programming of the EPROM is disabled. When security bits 1 and 2 are programmed, in addition to the above, verify mode is disabled. When all three security bits are programmed, all of the conditions above apply and all external program memory execution is disabled.

#### **Encryption Array**

64 bytes of encryption array are initially unprogrammed (all 1s).

<sup>&</sup>lt;sup>™</sup>Trademark phrase of Intel Corporation.

## 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)



Figure 47. Programming Configuration



Figure 48. PROG Waveform



Figure 49. Program Verification

#### MASK ROM DEVICES

#### **Security Bits**

With none of the security bits programmed the code in the program memory can be verified. If the encryption table is programmed, the code will be encrypted when verified. When only security bit 1 (see Table 10) is programmed, MOVC instructions executed from external program memory are disabled from fetching code bytes

from the internal memory, EA is latched on Reset and all further programming of the EPROM is disabled. When security bits 1 and 2 are programmed, in addition to the above, verify mode is disabled.

P87C51RA2/RB2/RC2/RD2

#### **Encryption Array**

64 bytes of encryption array are initially unprogrammed (all 1s).

#### Table 10. Program Security Bits

| PROGRAM LOCK BITS <sup>1, 2</sup> |     | BITS <sup>1, 2</sup> |                                                                                                                                                                                                           |
|-----------------------------------|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   | SB1 | SB2                  | PROTECTION DESCRIPTION                                                                                                                                                                                    |
| 1                                 | U   | U                    | No Program Security features enabled.<br>(Code verify will still be encrypted by the Encryption Array if programmed.)                                                                                     |
| 2                                 | Р   | U                    | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, EA is sampled and latched on Reset, and further programming of the EPROM is disabled. |

NOTES:

1. P - programmed. U - unprogrammed.

2. Any other combination of the security bits is not defined.

#### ROM CODE SUBMISSION FOR 8K ROM DEVICES (87C51RA2)

When submitting ROM code for the 8k ROM devices, the following must be specified:

1. 8 kbyte user ROM data

- 2. 64 byte ROM encryption key
- 3. ROM security bits.

| ADDRESS        | CONTENT | BIT(S) | COMMENT                                                           |
|----------------|---------|--------|-------------------------------------------------------------------|
| 0000H to 1FFFH | DATA    | 7:0    | User ROM Data                                                     |
| 2000H to 203FH | KEY     | 7:0    | ROM Encryption Key<br>FFH = no encryption                         |
| 2040H          | SEC     | 0      | ROM Security Bit 1<br>0 = enable security<br>1 = disable security |
| 2040H          | SEC     | 1      | ROM Security Bit 2<br>0 = enable security<br>1 = disable security |

Security Bit 1: When programmed, this bit has two effects on masked ROM parts:

1. External MOVC is disabled, and

2. EA is latched on Reset.

Security Bit 2: When programmed, this bit inhibits Verify User ROM.

NOTE: Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.

If the ROM Code file does not include the options, the following information must be included with the ROM code.

For each of the following, check the appropriate box, and send to Philips along with the code:

| Security Bit #1: | Enabled   | □ Disabled                        |
|------------------|-----------|-----------------------------------|
| Security Bit #2: | □ Enabled | □ Disabled                        |
| Encryption:      | 🗆 No      | □ Yes If Yes, must send key file. |

### P87C51RA2/RB2/RC2/RD2

#### ROM CODE SUBMISSION FOR 32K ROM DEVICES (87C51RC2)

When submitting ROM code for the 32K ROM devices, the following must be specified:

- 1. 32 kbyte user ROM data
- 2. 64 byte ROM encryption key
- 3. ROM security bits.

| ADDRESS        | CONTENT | BIT(S) | COMMENT                                                           |
|----------------|---------|--------|-------------------------------------------------------------------|
| 0000H to 7FFFH | DATA    | 7:0    | User ROM Data                                                     |
| 8000H to 803FH | KEY     | 7:0    | ROM Encryption Key<br>FFH = no encryption                         |
| 8040H          | SEC     | 0      | ROM Security Bit 1<br>0 = enable security<br>1 = disable security |
| 8040H          | SEC     | 1      | ROM Security Bit 2<br>0 = enable security<br>1 = disable security |

Security Bit 1: When programmed, this bit has two effects on masked ROM parts:

1. External MOVC is disabled, and

2.  $\overline{EA}$  is latched on Reset.

Security Bit 2: When programmed, this bit inhibits Verify User ROM.

**NOTE:** Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.

If the ROM Code file does not include the options, the following information must be included with the ROM code.

For each of the following, check the appropriate box, and send to Philips along with the code:

| Security Bit #1: | Enabled | Disabled |
|------------------|---------|----------|
| Security Bit #2: | Enabled | Disabled |

Encryption: 🗆 No

□ Yes If Yes, must send key file.

#### Product data



## P87C51RA2/RB2/RC2/RD2

#### **REVISION HISTORY**

| Rev | Date     | Description                                                          |
|-----|----------|----------------------------------------------------------------------|
| _3  | 20030124 | Product data (9397 750 10994); ECN 853-2391 29335 dated 07 Jan 2003. |
|     |          | Modifications:                                                       |
|     |          | Updated ordering information table.                                  |
| _2  | 20021028 | Product data (9397 750 10393); ECN 853-2391 29117 dated 28 Oct 2002. |