



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Detailo                    |                                                                         |
|----------------------------|-------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                |
| Core Processor             | 8051                                                                    |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 33MHz                                                                   |
| Connectivity               | EBI/EMI, UART/USART                                                     |
| Peripherals                | POR, PWM, WDT                                                           |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 64KB (64K x 8)                                                          |
| Program Memory Type        | OTP                                                                     |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 1K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-LCC (J-Lead)                                                         |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/p87c51rd2ba-512 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **BLOCK DIAGRAM 1**



# 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

## P87C51RA2/RB2/RC2/RD2

## **PIN DESCRIPTIONS**

|                 | Р     | IN NUMBE     | R             |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|-----------------|-------|--------------|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| MNEMONIC        | PDIP  | PLCC         | LQFP          | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| V <sub>SS</sub> | 20    | 22           | 16            | I    | Ground: 0 V reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| V <sub>CC</sub> | 40    | 44           | 38            | I    | <b>Power Supply:</b> This is the power supply voltage for normal, idle, and power-down operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| P0.0–0.7        | 39–32 | 43–36        | 37–30         | I/O  | <b>Port 0:</b> Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also multiplexed low-order address and data bus during accesses to external progrand data memory. In this application, it uses strong internal pull-ups when emitting                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| P1.0-P1.7       | 1–8   | 2–9          | 40–44,<br>1–3 | I/O  | <b>Port 1:</b> Port 1 is an 8-bit bidirectional I/O port with internal pull-ups on all pins. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ).                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|                 |       |              |               |      | Alternate functions for P87C51RA2/RB2/RC2/RD2 Port 1 include:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|                 | 1     | 2            | 40            | I/O  | T2 (P1.0): Timer/Counter 2 external count input/Clockout (see Programmable Clock-Out)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|                 | 2     | 3            | 41            | 1    | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|                 | 3     | 4            | 42            | 1    | ECI (P1.2): External Clock Input to the PCA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                 | 4     | 5            | 43            | I/O  | CEX0 (P1.3): Capture/Compare External I/O for PCA module 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                 | 5     | 6            | 44            | I/O  | CEX1 (P1.4): Capture/Compare External I/O for PCA module 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                 | 6     | 7            | 1             | I/O  | CEX2 (P1.5): Capture/Compare External I/O for PCA module 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                 | 7     | 8            | 2             | I/O  | CEX3 (P1.6): Capture/Compare External I/O for PCA module 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                 | 8     | 9            | 3             | I/O  | CEX4 (P1.7): Capture/Compare External I/O for PCA module 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| P2.0-P2.7       | 21–28 | 24–31        | 18–25         | I/O  | <b>Port 2:</b> Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. |  |  |  |
| P3.0–P3.7       | 10–17 | 11,<br>13–19 | 5, 7–13       | I/O  | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 3 also serves the special features of the P87C51RA2/RB2/RC2/RD2, as listed below:                                                                                                                                                                                                                                                                                                               |  |  |  |
|                 | 10    | 11           | 5             | 1    | RxD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|                 | 11    | 13           | 7             | 0    | TxD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                 | 12    | 14           | 8             | 1    | INTO (P3.2): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|                 | 13    | 15           | 9             |      | INT1 (P3.3): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|                 | 14    | 16           | 10            |      | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|                 | 15    | 17           | 11            |      | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|                 | 16    | 18           | 12            | 0    | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|                 | 17    | 19           | 13            | 0    | RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| RST             | 9     | 10           | 4             | I    | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| ALE             | 30    | 33           | 27            | 0    | Address Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted twice every machine cycle, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. ALE can be disabled by setting SFR auxiliary.0. With this bit set, ALE will be active only during a MOVX instruction.                                                                                                                                                                                                                                                                                                                       |  |  |  |

# 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

## P87C51RA2/RB2/RC2/RD2

| MNEMONIC           | Р    | IN NUMBE | R    | ТҮРЕ | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------|------|----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WINEMONIC          | PDIP | PLCC     | LQFP |      | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PSEN               | 29   | 32       | 26   | 0    | <b>Program Store Enable:</b> The read strobe to external program memory. When executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory.                                                                                                                                           |
| EA/V <sub>PP</sub> | 31   | 35       | 29   | I    | <b>External Access Enable/Programming Supply Voltage:</b> $\overline{EA}$ must be externally held low to enable the device to fetch code from external program memory locations. If $\overline{EA}$ is held high, the device executes from internal program memory. The value on the $\overline{EA}$ pin is latched when RST is released and any subsequent changes have no effect. This pin also receives the programming supply voltage (V <sub>PP</sub> ) during programming. |
| XTAL1              | 19   | 21       | 15   | I    | <b>Crystal 1:</b> Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                |
| XTAL2              | 18   | 20       | 14   | 0    | Crystal 2: Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                       |

## NOTE:

To avoid "latch-up" effect at power-on, the voltage on any pin (other than  $V_{PP}$ ) must not be higher than  $V_{CC}$  + 0.5 V or less than  $V_{SS}$  – 0.5 V.

80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

### **CLOCK CONTROL REGISTER (CKCON)**

This device allows control of the 6-clock/12-clock mode by means of both an SFR bit (X2) and an OTP bit. The OTP clock control bit

OX2, when programmed (6-clock mode), supersedes the X2 bit (CKCON.0). The CKCON register is shown below in Figure 1.



Figure 1. Clock control (CKCON) register

Also please note that the clock divider applies to the serial port for modes 0 & 2 (fixed baud rate modes). This is because modes 1 & 3 (variable baud rate modes) use either Timer 1 or Timer 2.

Below is the truth table for the CPU clock mode.

### Table 1.

| OX2 clock mode bit<br>(can only be set by<br>parallel programmer) | X2 bit<br>(CKCON.0) | CPU clock mode             |  |
|-------------------------------------------------------------------|---------------------|----------------------------|--|
| erased                                                            | 0                   | 12-clock mode<br>(default) |  |
| erased                                                            | 1                   | 6-clock mode               |  |
| programmed                                                        | Х                   | 6-clock mode               |  |

### RESET

A reset is accomplished by holding the RST pin high for at least two machine cycles (12 oscillator periods in 6-clock mode, or 24 oscillator periods in 12-clock mode), while the oscillator is running. To ensure a good power-on reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. At power-on, the voltage on V<sub>CC</sub> and RST must come up at the same time for a proper start-up. Ports 1, 2, and 3 will asynchronously be driven to their reset condition when a voltage above V<sub>IH1</sub> (min.) is applied to RST.

The value on the  $\overline{\text{EA}}$  pin is latched when RST is deasserted and has no further effect.

### LOW POWER MODES Stop Clock Mode

The static design enables the clock speed to be reduced down to 0 MHz (stopped). When the oscillator is stopped, the RAM and Special Function Registers retain their values. This mode allows step-by-step utilization and permits reduced system power consumption by lowering the clock frequency down to any value. For lowest power consumption the Power Down mode is suggested.

### Idle Mode

In the idle mode (see Table 2), the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset.

### **Power-Down Mode**

To save even more power, a Power Down mode (see Table 2) can be invoked by software. In this mode, the oscillator is stopped and the instruction that invoked Power Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values down to 2 V and care must be taken to return V<sub>CC</sub> to the minimum specified operating voltages before the Power Down Mode is terminated.

Either a hardware reset or external interrupt can be used to exit from Power Down. Reset redefines all the SFRs but does not change the on-chip RAM. An external interrupt allows both the SFRs and the on-chip RAM to retain their values.

To properly terminate Power Down, the reset or external interrupt should not be executed before  $V_{CC}$  is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize (normally less than 10 ms).

With an external interrupt, INT0 and INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down.

### **POWER-ON FLAG**

The Power-On Flag (POF) is set by on-chip circuitry when the V<sub>CC</sub> level on the P87C51RA2/RB2/RC2/RD2 rises from 0 to 5 V. The POF bit can be set or cleared by software allowing a user to determine if the reset is the result of a power-on or a warm start after powerdown. The V<sub>CC</sub> level must remain above 3 V for the POF to remain unaffected by the V<sub>CC</sub> level.

### **Design Consideration**

When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to external memory.

### **ONCE™ Mode**

The ONCE ("On-Circuit Emulation") Mode facilitates testing and debugging of systems without the device having to be removed from the circuit. The ONCE Mode is invoked by:

1. Pull ALE low while the device is in reset and PSEN is high;

2. Hold ALE low as RST is deactivated.

While the device is in ONCE Mode, the Port 0 pins go into a float state, and the other port pins and ALE and PSEN are weakly pulled high. The oscillator circuit remains active. While the device is in this mode, an emulator or test CPU can be used to drive the circuit. Normal operation is restored when a normal reset is applied.

### **Programmable Clock-Out**

A 50% duty cycle clock can be programmed to come out on P1.0. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed:

- 1. to input the external clock for Timer/Counter 2, or
- to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz at a 16 MHz operating frequency in 12-clock mode (122 Hz to 8 MHz in 6-clock mode).

To configure the Timer/Counter 2 as a clock generator, bit C/T2 (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer.

The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L) as shown in this equation:

 $\label{eq:scalar} \begin{array}{l} \hline \mbox{Oscillator Frequency} \\ \hline n \ \times \ (65536 \ - \ RCAP2H, RCAP2L) \\ \ n = & 2 \ in \ 6 \ clock \ mode \\ 4 \ in \ 12 \ clock \ mode \end{array}$ 

Where (RCAP2H,RCAP2L) = the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

In the Clock-Out mode Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and the Clock-Out frequency will be the same.

Table 2. External Pin Status During Idle and Power-Down Mode

| MODE       | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2  | PORT 3 |
|------------|----------------|-----|------|--------|--------|---------|--------|
| Idle       | Internal       | 1   | 1    | Data   | Data   | Data    | Data   |
| Idle       | External       | 1   | 1    | Float  | Data   | Address | Data   |
| Power-down | Internal       | 0   | 0    | Data   | Data   | Data    | Data   |
| Power-down | External       | 0   | 0    | Float  | Data   | Data    | Data   |

80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

## P87C51RA2/RB2/RC2/RD2

### **TIMER 0 AND TIMER 1 OPERATION**

### Timer 0 and Timer 1

The "Timer" or "Counter" function is selected by control bits C/T in the Special Function Register TMOD. These two Timer/Counters have four operating modes, which are selected by bit-pairs (M1, M0) in TMOD. Modes 0, 1, and 2 are the same for both Timers/Counters. Mode 3 is different. The four operating modes are described in the following text.

#### Mode 0

Putting either Timer into Mode 0 makes it look like an 8048 Timer, which is an 8-bit Counter with a divide-by-32 prescaler. Figure 3 shows the Mode 0 operation.

In this mode, the Timer register is configured as a 13-bit register. As the count rolls over from all 1s to all 0s, it sets the Timer interrupt flag TFn. The counted input is enabled to the Timer when TRn = 1 and either GATE = 0 or  $\overline{INTn}$  = 1. (Setting GATE = 1 allows the Timer to be controlled by external input  $\overline{INTn}$ , to facilitate pulse width measurements). TRn is a control bit in the Special Function Register TCON (Figure 4).

The 13-bit register consists of all 8 bits of THn and the lower 5 bits of TLn. The upper 3 bits of TLn are indeterminate and should be ignored. Setting the run flag (TRn) does not clear the registers.

Mode 0 operation is the same for Timer 0 as for Timer 1. There are two different GATE bits, one for Timer 1 (TMOD.7) and one for Timer 0 (TMOD.3).

### Mode 1

Mode 1 is the same as Mode 0, except that the Timer register is being run with all 16 bits.

#### Mode 2

Mode 2 configures the Timer register as an 8-bit Counter (TLn) with automatic reload, as shown in Figure 5. Overflow from TLn not only sets TFn, but also reloads TLn with the contents of THn, which is preset by software. The reload leaves THn unchanged.

Mode 2 operation is the same for Timer 0 as for Timer 1.

#### Mode 3

Timer 1 in Mode 3 simply holds its count. The effect is the same as setting TR1 = 0.

Timer 0 in Mode 3 establishes TL0 and TH0 as two separate counters. The logic for Mode 3 on Timer 0 is shown in Figure 6. TL0 uses the Timer 0 control bits:  $C/\overline{T}$ , GATE, TR0, and TF0 as well as pin INT0. TH0 is locked into a timer function (counting machine cycles) and takes over the use of TR1 and TF1 from Timer 1. Thus, TH0 now controls the "Timer 1" interrupt.

Mode 3 is provided for applications requiring an extra 8-bit timer on the counter. With Timer 0 in Mode 3, an 80C51 can look like it has three Timer/Counters. When Timer 0 is in Mode 3, Timer 1 can be turned on and off by switching it out of and into its own Mode 3, or can still be used by the serial port as a baud rate generator, or in fact, in any application not requiring an interrupt.



Figure 2. Timer/Counter 0/1 Mode Control (TMOD) Register

# 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

## OSC ÷ d\* $C/\overline{T} = 0$ TLn (5 Bits) THn TFn Interrupt (8 Bits) $C/\overline{T} = 1$ Control Tn Pin TRn. Timer n Gate bit INTn Pin d = 6 in 6-clock mode; d = 12 in 12-clock mode. SU01618



| Bit A  | Addressable |       |                                                                                |                            |                         |            |             |             |            |                            |
|--------|-------------|-------|--------------------------------------------------------------------------------|----------------------------|-------------------------|------------|-------------|-------------|------------|----------------------------|
|        |             | 7     | 6                                                                              | 5                          | 4                       | 3          | 2           | 1           | 0          |                            |
|        |             | TF1   | TR1                                                                            | TF0                        | TR0                     | IE1        | IT1         | IE0         | ITO        |                            |
| BIT    | SYMBOL      | FUNC  | TION                                                                           |                            |                         |            |             |             |            |                            |
| TCON.7 | TF1         |       |                                                                                |                            | t by hardv<br>en proces |            |             |             |            | ing the bit in software.   |
| TCON.6 | TR1         | Timer | 1 Run co                                                                       | ntrol bit. S               | Set/cleared             | d by softw | are to turr | n Timer/Co  | ounter on/ | off.                       |
| TCON.5 | TF0         |       |                                                                                |                            | t by hardw<br>en proces |            |             |             |            | earing the bit in software |
| TCON.4 | TR0         | Timer | Timer 0 Run control bit. Set/cleared by software to turn Timer/Counter on/off. |                            |                         |            |             |             |            |                            |
| TCON.3 | IE1         |       |                                                                                |                            | t by hardw<br>rocessed. | are when   | external i  | nterrupt e  | dge detec  | ted.                       |
| TCON.2 | IT1         |       | upt 1 type<br>nal interru                                                      |                            | it. Set/clea            | red by so  | ftware to s | specify fal | ling edge/ | low level triggered        |
| TCON.1 | IE0         |       |                                                                                |                            | t by hardw<br>rocessed. | are when   | external i  | nterrupt e  | dge detec  | ted.                       |
| TCON.0 | IT0         |       |                                                                                | e control b<br>nal interru | oit. Set/clea<br>pts.   | ared by so | oftware to  | specify fa  | lling edge | low level                  |
|        |             |       |                                                                                |                            |                         |            |             |             |            | SU01516                    |

Figure 4. Timer/Counter 0/1 Control (TCON) Register

### TIMER 2 OPERATION

### Timer 2

Timer 2 is a 16-bit Timer/Counter which can operate as either an event timer or an event counter, as selected by C/T2 in the special function register T2CON (see Figure 1). Timer 2 has three operating modes: Capture, Auto-reload (up or down counting), and Baud Rate Generator, which are selected by bits in the T2CON as shown in Table 3.

### **Capture Mode**

In the capture mode there are two options which are selected by bit EXEN2 in T2CON. If EXEN2=0, then timer 2 is a 16-bit timer or counter (as selected by C/T2 in T2CON) which, upon overflowing sets bit TF2, the timer 2 overflow bit. This bit can be used to generate an interrupt (by enabling the Timer 2 interrupt bit in the IE register). If EXEN2= 1, Timer 2 operates as described above, but with the added feature that a 1- to -0 transition at external input T2EX causes the current value in the Timer 2 registers, TL2 and TH2, to be captured into registers RCAP2L and RCAP2H, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set, and EXF2 like TF2 can generate an interrupt (which vectors to the same location as Timer 2 overflow interrupt. The Timer 2 interrupt service routine can interrogate TF2 and EXF2 to determine which event caused the interrupt). The capture mode is illustrated in Figure 2 (There is no reload value for TL2 and TH2 in this mode. Even when a capture event occurs from T2EX, the counter keeps on counting T2EX pin transitions or osc/6 pulses (osc/12 in 12-clock mode).).

### Auto-Reload Mode (Up or Down Counter)

In the 16-bit auto-reload mode, Timer 2 can be configured (as either a timer or counter [C/T2 in T2CON]) then programmed to count up or down. The counting direction is determined by bit DCEN (Down

Counter Enable) which is located in the T2MOD register (see Figure 3). When reset is applied the DCEN=0 which means Timer 2 will default to counting up. If DCEN bit is set, Timer 2 can count up or down depending on the value of the T2EX pin.

Figure 4 shows Timer 2 which will count up automatically since DCEN=0. In this mode there are two options selected by bit EXEN2 in T2CON register. If EXEN2=0, then Timer 2 counts up to 0FFFFH and sets the TF2 (Overflow Flag) bit upon overflow. This causes the Timer 2 registers to be reloaded with the 16-bit value in RCAP2L and RCAP2H. The values in RCAP2L and RCAP2H are preset by software means.

If EXEN2=1, then a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at input T2EX. This transition also sets the EXF2 bit. The Timer 2 interrupt, if enabled, can be generated when either TF2 or EXF2 are 1.

In Figure 5 DCEN=1 which enables Timer 2 to count up or down. This mode allows pin T2EX to control the direction of count. When a logic 1 is applied at pin T2EX Timer 2 will count up. Timer 2 will overflow at 0FFFFH and set the TF2 flag, which can then generate an interrupt, if the interrupt is enabled. This timer overflow also causes the 16-bit value in RCAP2L and RCAP2H to be reloaded into the timer registers TL2 and TH2.

When a logic 0 is applied at pin T2EX this causes Timer 2 to count down. The timer will underflow when TL2 and TH2 become equal to the value stored in RCAP2L and RCAP2H. Timer 2 underflow sets the TF2 flag and causes 0FFFFH to be reloaded into the timer registers TL2 and TH2.

The external flag EXF2 toggles when Timer 2 underflows or overflows. This EXF2 bit can be used as a 17th bit of resolution if needed. The EXF2 flag does not generate an interrupt in this mode of operation.

|        | (MSE     | 3)                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                       |              |               |              |               | (LSB)         |                                                                     |
|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------|--------------|---------------|---------------|---------------------------------------------------------------------|
|        | Т        | F2 EXF2                                                                                                                                                                                                                                  | RCLK                                                                                                                                                                                                                                                                                                                                  | TCLK         | EXEN2         | TR2          | C/T2          | CP/RL2        |                                                                     |
| Symbol | Position | Name and Sig                                                                                                                                                                                                                             | nificance                                                                                                                                                                                                                                                                                                                             |              |               |              |               |               |                                                                     |
| TF2    | T2CON.7  |                                                                                                                                                                                                                                          | Timer 2 overflow flag set by a Timer 2 overflow and must be cleared by software. TF2 will not be set when either RCLK or TCLK = 1.                                                                                                                                                                                                    |              |               |              |               |               |                                                                     |
| EXF2   | T2CON.6  | EXEN2 = 1. Wi                                                                                                                                                                                                                            | Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and EXEN2 = 1. When Timer 2 interrupt is enabled, EXF2 = 1 will cause the CPU to vector to the Timer 2 interrupt routine. EXF2 must be cleared by software. EXF2 does not cause an interrupt in up/down counter mode (DCEN = 1). |              |               |              |               |               |                                                                     |
| RCLK   | T2CON.5  |                                                                                                                                                                                                                                          | Receive clock flag. When set, causes the serial port to use Timer 2 overflow pulses for its receive clock in modes 1 and 3. RCLK = 0 causes Timer 1 overflow to be used for the receive clock.                                                                                                                                        |              |               |              |               |               |                                                                     |
| TCLK   | T2CON.4  |                                                                                                                                                                                                                                          | Transmit clock flag. When set, causes the serial port to use Timer 2 overflow pulses for its transmit clock<br>in modes 1 and 3. TCLK = 0 causes Timer 1 overflows to be used for the transmit clock.                                                                                                                                 |              |               |              |               |               |                                                                     |
| EXEN2  | T2CON.3  | Timer 2 external enable flag. When set, allows a capture or reload to occur as a result of a negative<br>transition on T2EX if Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to<br>ignore events at T2EX. |                                                                                                                                                                                                                                                                                                                                       |              |               |              |               |               |                                                                     |
| TR2    | T2CON.2  | Start/stop contr                                                                                                                                                                                                                         | ol for Timer                                                                                                                                                                                                                                                                                                                          | 2. A logic 1 | starts the ti | mer.         |               |               |                                                                     |
| C/T2   | T2CON.1  | Timer or counter select. (Timer 2)<br>0 = Internal timer (OSC/6 in 6-clock mode or OSC/12 in 12-clock mode)<br>1 = External event counter (falling edge triggered).                                                                      |                                                                                                                                                                                                                                                                                                                                       |              |               |              |               |               |                                                                     |
| CP/RL2 | T2CON.0  | cleared, auto-re                                                                                                                                                                                                                         | eloads will c<br>nen either R                                                                                                                                                                                                                                                                                                         | ccur either  | with Timer 2  | overflows of | or negative t | ransitions at | EXEN2 = 1. Wher<br>T2EX when<br>ced to auto-reload<br><i>SU0125</i> |

Figure 1. Timer/Counter 2 (T2CON) Control Register

# 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)



Figure 4. Timer 2 in Auto-Reload Mode (DCEN = 0)



Figure 5. Timer 2 Auto Reload Mode (DCEN = 1)

# 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)



Figure 6. Timer 2 in Baud Rate Generator Mode

| Baud             | Rate            |          | Timer 2 |        |  |  |
|------------------|-----------------|----------|---------|--------|--|--|
| 12-clock<br>mode | 6-clock<br>mode | Osc Freq | RCAP2H  | RCAP2L |  |  |
| 375 k            | 750 k           | 12 MHz   | FF      | FF     |  |  |
| 9.6 k            | 19.2 k          | 12 MHz   | FF      | D9     |  |  |
| 4.8 k            | 9.6 k           | 12 MHz   | FF      | B2     |  |  |
| 2.4 k            | 4.8 k           | 12 MHz   | FF      | 64     |  |  |
| 1.2 k            | 2.4 k           | 12 MHz   | FE      | C8     |  |  |

12 MHz

12 MHz

6 MHz

6 MHz

FB

F2

FD

F9

1E

AF

8F

57

| Table 4. | Timer 2 Generated Commonly Used |
|----------|---------------------------------|
|          | Baud Rates                      |

### **Baud Rate Generator Mode**

600

220

600

220

Bits TCLK and/or RCLK in T2CON (Table 4) allow the serial port transmit and receive baud rates to be derived from either Timer 1 or Timer 2. When TCLK= 0, Timer 1 is used as the serial port transmit baud rate generator. When TCLK= 1, Timer 2 is used as the serial port transmit baud rate generator. RCLK has the same effect for the serial port receive baud rate. With these two bits, the serial port can have different receive and transmit baud rates – one generated by Timer 1, the other by Timer 2.

Figure 6 shows the Timer 2 in baud rate generation mode. The baud rate generation mode is like the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in modes 1 and 3 are determined by Timer 2's overflow rate given below:

# Modes 1 and 3 Baud Rates = $\frac{\text{Timer 2 Overflow Rate}}{16}$

The timer can be configured for either "timer" or "counter" operation. In many applications, it is configured for "timer" operation (C/T2=0). Timer operation is different for Timer 2 when it is being used as a baud rate generator.

Usually, as a timer it would increment every machine cycle (i.e.,  $1_{6}$  the oscillator frequency in 6-clock mode,  $1_{12}$  the oscillator frequency in 12-clock mode). As a baud rate generator, it increments at the oscillator frequency in 6-clock mode ( $^{OSC}/_{2}$  in 12-clock mode). Thus the baud rate formula is as follows:

Modes 1 and 3 Baud Rates =

|       | Oscillator Frequency                      |
|-------|-------------------------------------------|
| [ n*  | × [65536 – (RCAP2H, RCAP2L)]]             |
| * n = | 16 in 6-clock mode<br>32 in 12-clock mode |

Where: (RCAP2H, RCAP2L)= The content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

The Timer 2 as a baud rate generator mode shown in Figure 6, is valid only if RCLK and/or TCLK = 1 in T2CON register. Note that a rollover in TH2 does not set TF2, and will not generate an interrupt. Thus, the Timer 2 interrupt does not have to be disabled when Timer 2 is in the baud rate generator mode. Also if the EXEN2 (T2 external enable flag) is set, a 1-to-0 transition in T2EX (Timer/counter 2 trigger input) will set EXF2 (T2 external flag) but will not cause a reload from (RCAP2H, RCAP2L) to (TH2,TL2). Therefore when Timer 2 is in use as a baud rate generator, T2EX can be used as an additional external interrupt, if needed.

300

110

300

110

When Timer 2 is in the baud rate generator mode, one should not try to read or write TH2 and TL2. As a baud rate generator, Timer 2 is incremented every state time (osc/2) or asynchronously from pin T2; under these conditions, a read or write of TH2 or TL2 may not be accurate. The RCAP2 registers may be read, but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers.

Table 4 shows commonly used baud rates and how they can be obtained from Timer 2.

### Summary of Baud Rate Equations

Timer 2 is in baud rate generating mode. If Timer 2 is being clocked through pin T2 (P1.0) the baud rate is:

Baud Rate =  $\frac{\text{Timer 2 Overflow Rate}}{16}$ 

## \_\_\_\_\_

P87C51RA2/RB2/RC2/RD2

If Timer 2 is being clocked internally, the baud rate is:

Baud Rate = 
$$\frac{f_{OSC}}{[n^* \times [65536 - (RCAP2H, RCAP2L)]]}$$
\* n = 16 in 6-clock mode
32 in 12-clock mode

Where f<sub>OSC</sub>= Oscillator Frequency

To obtain the reload value for RCAP2H and RCAP2L, the above equation can be rewritten as:

$$RCAP2H, RCAP2L = 65536 - \left(\frac{f_{OSC}}{n^* \times Baud Rate}\right)$$

### **Timer/Counter 2 Set-up**

Except for the baud rate generator mode, the values given for T2CON do not include the setting of the TR2 bit. Therefore, bit TR2 must be set, separately, to turn the timer on. see Table 5 for set-up of Timer 2 as a timer. Also see Table 6 for set-up of Timer 2 as a counter.

### Table 5. Timer 2 as a Timer

|                                                         | T2CON                        |                              |  |  |  |
|---------------------------------------------------------|------------------------------|------------------------------|--|--|--|
| MODE                                                    | INTERNAL CONTROL<br>(Note 1) | EXTERNAL CONTROL<br>(Note 2) |  |  |  |
| 16-bit Auto-Reload                                      | 00H                          | 08H                          |  |  |  |
| 16-bit Capture                                          | 01H                          | 09H                          |  |  |  |
| Baud rate generator receive and transmit same baud rate | 34H                          | 36H                          |  |  |  |
| Receive only                                            | 24H                          | 26H                          |  |  |  |
| Transmit only                                           | 14H                          | 16H                          |  |  |  |

### Table 6. Timer 2 as a Counter

|             | ТМОД                         |                              |  |  |  |
|-------------|------------------------------|------------------------------|--|--|--|
| MODE        | INTERNAL CONTROL<br>(Note 1) | EXTERNAL CONTROL<br>(Note 2) |  |  |  |
| 16-bit      | 02H                          | 0AH                          |  |  |  |
| Auto-Reload | 03H                          | 0BH                          |  |  |  |

NOTES:

1. Capture/reload occurs only on timer/counter overflow.

2. Capture/reload occurs on timer/counter overflow and a 1-to-0 transition on T2EX (P1.1) pin except when Timer 2 is used in the baud rate generator mode.

# 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

| SCON Address = 98H |                                                                                                                                                  | s = 98H                                                                                                                                                                                                           |                                         |               |                               |        |          |           |           |          | Reset Value = 00H |                                                                         |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------|-------------------------------|--------|----------|-----------|-----------|----------|-------------------|-------------------------------------------------------------------------|
|                    |                                                                                                                                                  | Bit Add                                                                                                                                                                                                           | ressable                                | 7             | 6                             | 5      | 4        | 3         | 2         | 1        | 0                 | _                                                                       |
|                    |                                                                                                                                                  |                                                                                                                                                                                                                   |                                         |               | SM0 SM1 SM2 REN TB8 RB8 TI RI |        |          |           |           |          |                   |                                                                         |
| Where              | e SM0,                                                                                                                                           | SM1 spe                                                                                                                                                                                                           | cify the serial po                      | ort mode      | e, as foll                    | ows:   |          |           |           |          |                   |                                                                         |
| SM0                | SM1                                                                                                                                              | SM1 Mode Description Baud Rate                                                                                                                                                                                    |                                         |               |                               |        |          |           |           |          |                   |                                                                         |
| 0                  | 0                                                                                                                                                | 0 0 shift register f <sub>OSC</sub> /12 (12-clock mode) or f <sub>OSC</sub> /6 (6-clock mode)                                                                                                                     |                                         |               |                               |        |          |           |           |          |                   |                                                                         |
| 0                  | 1                                                                                                                                                | 1                                                                                                                                                                                                                 | 8-bit UART                              | IART variable |                               |        |          |           |           |          |                   |                                                                         |
| 1                  | 0                                                                                                                                                | 0 2 9-bit UART f <sub>OSC</sub> /64 or f <sub>OSC</sub> /32 (12-clock mode) or f <sub>OSC</sub> /32 or f <sub>OSC</sub> /16 (6-clock mode)                                                                        |                                         |               |                               |        |          |           |           |          |                   |                                                                         |
| 1                  | 1                                                                                                                                                | 3 9-bit UART variable                                                                                                                                                                                             |                                         |               |                               |        |          |           |           |          |                   |                                                                         |
| SM2                | acti                                                                                                                                             | vated if th                                                                                                                                                                                                       |                                         | data bit      | (RB8) is                      |        |          |           |           |          |                   | M2 is set to 1, then RI will not be tivated if a valid stop bit was not |
| REN                | Ena                                                                                                                                              | bles seria                                                                                                                                                                                                        | al reception. Se                        | t by soft     | ware to                       | enable | receptio | on. Clea  | r by soft | ware to  | o disable         | e reception.                                                            |
| FB8                | The                                                                                                                                              | 9th data                                                                                                                                                                                                          | bit that will be t                      | ransmitt      | ed in M                       | odes 2 | and 3. S | Set or cl | ear by s  | oftware  | as desi           | ired.                                                                   |
| RB8                | In Modes 2 and 3, is the 9th data bit that was received. In Mode 1, it SM2=0, RB8 is the stop bit that was received. In Mode 0, RB8 is not used. |                                                                                                                                                                                                                   |                                         |               |                               |        |          |           |           |          |                   |                                                                         |
| ГІ                 |                                                                                                                                                  |                                                                                                                                                                                                                   | errupt flag. Set b<br>ny serial transmi |               |                               |        |          |           | e in Mo   | de 0, or | r at the b        | beginning of the stop bit in the other                                  |
| RI                 |                                                                                                                                                  | Receive interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or halfway through the stop bit time in the other modes, in any serial reception (except see SM2). Must be cleared by software. |                                         |               |                               |        |          |           |           |          |                   |                                                                         |

SU01626

|               | Baud Rate     |              | 4          | CHOD | Timer 1 |      |              |  |  |
|---------------|---------------|--------------|------------|------|---------|------|--------------|--|--|
| Mode          | 12-clock mode | 6-clock mode | fosc       | SMOD | C/T     | Mode | Reload Value |  |  |
| Mode 0 Max    | 1.67 MHz      | 3.34 MHz     | 20 MHz     | Х    | Х       | Х    | Х            |  |  |
| Mode 2 Max    | 625 k         | 1250 k       | 20 MHz     | 1    | X       | X    | Х            |  |  |
| Mode 1, 3 Max | 104.2 k       | 208.4 k      | 20 MHz     | 1    | 0       | 2    | FFH          |  |  |
| Mode 1, 3     | 19.2 k        | 38.4 k       | 11.059 MHz | 1    | 0       | 2    | FDH          |  |  |
|               | 9.6 k         | 19.2 k       | 11.059 MHz | 0    | 0       | 2    | FDH          |  |  |
|               | 4.8 k         | 9.6 k        | 11.059 MHz | 0    | 0       | 2    | FAH          |  |  |
|               | 2.4 k         | 4.8 k        | 11.059 MHz | 0    | 0       | 2    | F4H          |  |  |
|               | 1.2 k         | 2.4 k        | 11.059 MHz | 0    | 0       | 2    | E8H          |  |  |
|               | 137.5         | 275          | 11.986 MHz | 0    | 0       | 2    | 1DH          |  |  |
|               | 110           | 220          | 6 MHz      | 0    | 0       | 2    | 72H          |  |  |
|               | 110           | 220          | 12 MHz     | 0    | 0       | 1    | FEEBH        |  |  |

### Figure 7. Serial Port Control (SCON) Register

Figure 8. Timer 1 Generated Commonly Used Baud Rates

#### More About Mode 0

Serial data enters and exits through RxD. TxD outputs the shift clock. 8 bits are transmitted/received: 8 data bits (LSB first). The baud rate is fixed a 1/12 the oscillator frequency (12-clock mode) or 1/6 the oscillator frequency (6-clock mode).

Figure 9 shows a simplified functional diagram of the serial port in Mode 0, and associated timing.

Transmission is initiated by any instruction that uses SBUF as a destination register. The "write to SBUF" signal at S6P2 also loads a 1 into the 9th position of the transmit shift register and tells the TX Control block to commence a transmission. The internal timing is such that one full machine cycle will elapse between "write to SBUF" and activation of SEND.

SEND enables the output of the shift register to the alternate output function line of P3.0 and also enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK is low during S3, S4, and S5 of every machine cycle, and high during S6, S1, and S2. At

S6P2 of every machine cycle in which SEND is active, the contents of the transmit shift are shifted to the right one position.

As data bits shift out to the right, zeros come in from the left. When the MSB of the data byte is at the output position of the shift register, then the 1 that was initially loaded into the 9th position, is just to the left of the MSB, and all positions to the left of that contain zeros. This condition flags the TX Control block to do one last shift and then deactivate SEND and set T1. Both of these actions occur at S1P1 of the 10th machine cycle after "write to SBUF."

Reception is initiated by the condition REN = 1 and R1 = 0. At S6P2 of the next machine cycle, the RX Control unit writes the bits 1111110 to the receive shift register, and in the next clock phase activates RECEIVE.

RECEIVE enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK makes transitions at S3P1 and S6P1 of every machine cycle. At S6P2 of every machine cycle in which RECEIVE is active, the contents of the receive shift register are

shifted to the left one position. The value that comes in from the right is the value that was sampled at the P3.0 pin at S5P2 of the same machine cycle.

As data bits come in from the right, 1s shift out to the left. When the 0 that was initially loaded into the rightmost position arrives at the leftmost position in the shift register, it flags the RX Control block to do one last shift and load SBUF. At S1P1 of the 10th machine cycle after the write to SCON that cleared RI, RECEIVE is cleared as RI is set.

#### More About Mode 1

Ten bits are transmitted (through TxD), or received (through RxD): a start bit (0), 8 data bits (LSB first), and a stop bit (1). On receive, the stop bit goes into RB8 in SCON. In the 80C51 the baud rate is determined by the Timer 1 or Timer 2 overflow rate.

Figure 10 shows a simplified functional diagram of the serial port in Mode 1, and associated timings for transmit receive.

Transmission is initiated by any instruction that uses SBUF as a destination register. The "write to SBUF" signal also loads a 1 into the 9th bit position of the transmit shift register and flags the TX Control unit that a transmission is requested. Transmission actually commences at S1P1 of the machine cycle following the next rollover in the divide-by-16 counter. (Thus, the bit times are synchronized to the divide-by-16 counter, not to the "write to SBUF" signal.)

The transmission begins with activation of SEND which puts the start bit at TxD. One bit time later, DATA is activated, which enables the output bit of the transmit shift register to TxD. The first shift pulse occurs one bit time after that.

As data bits shift out to the right, zeros are clocked in from the left. When the MSB of the data byte is at the output position of the shift register, then the 1 that was initially loaded into the 9th position is just to the left of the MSB, and all positions to the left of that contain zeros. This condition flags the TX Control unit to do one last shift and then deactivate SEND and set TI. This occurs at the 10th divide-by-16 rollover after "write to SBUF."

Reception is initiated by a detected 1-to-0 transition at RxD. For this purpose RxD is sampled at a rate of 16 times whatever baud rate has been established. When a transition is detected, the divide-by-16 counter is immediately reset, and 1FFH is written into the input shift register. Resetting the divide-by-16 counter aligns its rollovers with the boundaries of the incoming bit times.

The 16 states of the counter divide each bit time into 16ths. At the 7th, 8th, and 9th counter states of each bit time, the bit detector samples the value of RxD. The value accepted is the value that was seen in at least 2 of the 3 samples. This is done for noise rejection. If the value accepted during the first bit time is not 0, the receive circuits are reset and the unit goes back to looking for another 1-to-0 transition. This is to provide rejection of false start bits. If the start bit proves valid, it is shifted into the input shift register, and reception of the rest of the frame will proceed.

As data bits come in from the right, 1s shift out to the left. When the start bit arrives at the leftmost position in the shift register (which in mode 1 is a 9-bit register), it flags the RX Control block to do one last shift, load SBUF and RB8, and set RI. The signal to load SBUF and RB8, and to set RI, will be generated if, and only if, the following conditions are met at the time the final shift pulse is generated.: 1. R1 = 0, and

2. Either SM2 = 0, or the received stop bit = 1.

If either of these two conditions is not met, the received frame is irretrievably lost. If both conditions are met, the stop bit goes into RB8, the 8 data bits go into SBUF, and RI is activated. At this time,

whether the above conditions are met or not, the unit goes back to looking for a 1-to-0 transition in RxD.

#### More About Modes 2 and 3

Eleven bits are transmitted (through TxD), or received (through RxD): a start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). On transmit, the 9th data bit (TB8) can be assigned the value of 0 or 1. On receive, the 9the data bit goes into RB8 in SCON. The baud rate is programmable to either 1/32 or 1/64 (12-clock mode) or 1/16 or 1/32 the oscillator frequency (6-clock mode) the oscillator frequency in Mode 2. Mode 3 may have a variable baud rate generated from Timer 1 or Timer 2.

Figures 11 and 12 show a functional diagram of the serial port in Modes 2 and 3. The receive portion is exactly the same as in Mode 1. The transmit portion differs from Mode 1 only in the 9th bit of the transmit shift register.

Transmission is initiated by any instruction that uses SBUF as a destination register. The "write to SBUF" signal also loads TB8 into the 9th bit position of the transmit shift register and flags the TX Control unit that a transmission is requested. Transmission commences at S1P1 of the machine cycle following the next rollover in the divide-by-16 counter. (Thus, the bit times are synchronized to the divide-by-16 counter, not to the "write to SBUF" signal.)

The transmission begins with activation of SEND, which puts the start bit at TxD. One bit time later, DATA is activated, which enables the output bit of the transmit shift register to TxD. The first shift pulse occurs one bit time after that. The first shift clocks a 1 (the stop bit) into the 9th bit position of the shift register. Thereafter, only zeros are clocked in. Thus, as data bits shift out to the right, zeros are clocked in from the left. When TB8 is at the output position of the shift register, then the stop bit is just to the left of TB8, and all positions to the left of that contain zeros. This condition flags the TX Control unit to do one last shift and then deactivate SEND and set TI. This occurs at the 11th divide-by-16 rollover after "write to SUBF."

Reception is initiated by a detected 1-to-0 transition at RxD. For this purpose RxD is sampled at a rate of 16 times whatever baud rate has been established. When a transition is detected, the divide-by-16 counter is immediately reset, and 1FFH is written to the input shift register.

At the 7th, 8th, and 9th counter states of each bit time, the bit detector samples the value of R-D. The value accepted is the value that was seen in at least 2 of the 3 samples. If the value accepted during the first bit time is not 0, the receive circuits are reset and the unit goes back to looking for another 1-to-0 transition. If the start bit proves valid, it is shifted into the input shift register, and reception of the rest of the frame will proceed.

As data bits come in from the right, 1s shift out to the left. When the start bit arrives at the leftmost position in the shift register (which in Modes 2 and 3 is a 9-bit register), it flags the RX Control block to do one last shift, load SBUF and RB8, and set RI.

The signal to load SBUF and RB8, and to set RI, will be generated if, and only if, the following conditions are met at the time the final shift pulse is generated.

1. RI = 0, and

2. Either SM2 = 0, or the received 9th data bit = 1.

If either of these conditions is not met, the received frame is irretrievably lost, and RI is not set. If both conditions are met, the received 9th data bit goes into RB8, and the first 8 data bits go into SBUF. One bit time later, whether the above conditions were met or not, the unit goes back to looking for a 1-to-0 transition at the RxD input.

# 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

#### 80C51 Internal Bus TB8 Write to SBUF S D Q SBUF TxD CL Phase 2 Clock (1/2 f<sub>OSC</sub>) Zero Detector Mode 2 Stop Bit Shift Data Start Gen. TX Control ÷16 Send SMOD = 1 TX Clock T1 Serial ÷2 Port Interrupt SMOD = 0 ÷16 (SMOD is PCON.7) Load SBUF RX Clock R1 Sample RX Control 1-to-0 Shift Start Transition Detector 1FFH Bit Detector Input Shift Register (9 Bits) A Shift RxD Load SBUF SBUF Read SBUF 80C51 Internal Bus TX Clock Λ Write to SBUF Λ Send Data S1P1 Transmit Shift TxD Start Bit D0 D1 D2 D3 D4 D5 D6 D7 TB8 Stop Bit ΤI Stop Bit Gen. ÷ 16 Reset RX Clock ſ\_₹ ⊥ Start RxD D2 D6 RB8 D0 D1 D3 D4 D5 D7 Stop Bit Bit Bit Detector Receive M M Ŵ M M M M M M M Sample Times Shift Λ Λ Λ ſ ſ Λ Λ Λ Λ Λ RI SU00541

### Figure 11. Serial Port Mode 2

### **Interrupt Priority Structure**

The P87C51RA2/RB2/RC2/RD2 has a 7 source four-level interrupt structure (see Table 7).

There are 3 SFRs associated with the four-level interrupt. They are the IE, IP, and IPH. (See Figures 15, 16, and 17.) The IPH (Interrupt Priority High) register makes the four-level interrupt structure possible. The IPH is located at SFR address B7H. The structure of the IPH register and a description of its bits is shown in Figure 17.

The function of the IPH SFR, when combined with the IP SFR, determines the priority of each interrupt. The priority of each interrupt is determined as shown in the following table:

| PRIORI | TY BITS | INTERRUPT PRIORITY LEVEL   |  |  |  |  |
|--------|---------|----------------------------|--|--|--|--|
| IPH.x  | IP.x    |                            |  |  |  |  |
| 0      | 0       | Level 0 (lowest priority)  |  |  |  |  |
| 0      | 1       | Level 1                    |  |  |  |  |
| 1      | 0       | Level 2                    |  |  |  |  |
| 1      | 1       | Level 3 (highest priority) |  |  |  |  |

The priority scheme for servicing the interrupts is the same as that for the 80C51, except there are four interrupt levels rather than two as on the 80C51. An interrupt will be serviced as long as an interrupt of equal or higher priority is not already being serviced. If an interrupt of equal or higher level priority is being serviced, the new interrupt will wait until it is finished before being serviced. If a lower priority level interrupt is being serviced, it will be stopped and the new interrupt serviced. When the new interrupt is finished, the lower priority level interrupt that was stopped will be completed.

### Table 7.Interrupt Table

| SOURCE | POLLING PRIORITY | REQUEST BITS        | HARDWARE CLEAR?                       | VECTOR ADDRESS |
|--------|------------------|---------------------|---------------------------------------|----------------|
| X0     | 1                | IE0                 | N (L) <sup>1</sup> Y (T) <sup>2</sup> | 03H            |
| Т0     | 2                | TP0                 | Y                                     | 0BH            |
| X1     | 3                | IE1                 | N (L) Y (T)                           | 13H            |
| T1     | 4                | TF1                 | Y                                     | 1BH            |
| PCA    | 5                | CF, CCFn<br>n = 0–4 | N                                     | 33H            |
| SP     | 6                | RI, TI              | N                                     | 23H            |
| T2     | 7                | TF2, EXF2           | N                                     | 2BH            |

NOTES:

1. L = Level activated

2. T = Transition activated

|      | _         | 7                                                                                                                                                                   | 6                          | 5           | 4         | 3   | 2   | 1   | 0   |  |  |  |
|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------|-----------|-----|-----|-----|-----|--|--|--|
|      | IE (0A8H) | EA                                                                                                                                                                  | EC                         | ET2         | ES        | ET1 | EX1 | ET0 | EX0 |  |  |  |
|      |           |                                                                                                                                                                     | Bit = 1 ena<br>Bit = 0 dis |             | nterrupt. |     |     |     |     |  |  |  |
| BIT  | SYMBOL    | FUNC                                                                                                                                                                | TION                       |             |           |     |     |     |     |  |  |  |
| IE.7 | EA        | Global disable bit. If EA = 0, all interrupts are disabled. If EA = 1, each interrupt can be individuall enabled or disabled by setting or clearing its enable bit. |                            |             |           |     |     |     |     |  |  |  |
| IE.6 | EC        | PCA interrupt enable bit                                                                                                                                            |                            |             |           |     |     |     |     |  |  |  |
| IE.5 | ET2       | Timer 2 interrupt enable bit.                                                                                                                                       |                            |             |           |     |     |     |     |  |  |  |
| IE.4 | ES        | Serial Port interrupt enable bit.                                                                                                                                   |                            |             |           |     |     |     |     |  |  |  |
| IE.3 | ET1       | Timer 1 interrupt enable bit.                                                                                                                                       |                            |             |           |     |     |     |     |  |  |  |
| IE.2 | EX1       | External interrupt 1 enable bit.                                                                                                                                    |                            |             |           |     |     |     |     |  |  |  |
| IE.1 | ET0       | Timer                                                                                                                                                               | 0 interrup                 | t enable b  | it.       |     |     |     |     |  |  |  |
| IE.0 | EX0       | Exterr                                                                                                                                                              | al interrup                | ot 0 enable | e bit.    |     |     |     |     |  |  |  |



# 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

# P87C51RA2/RB2/RC2/RD2

|      | IP (0B8H) |                                     | 6                          | 5             | 4      | 3   | 2   | 1   | 0      |  |
|------|-----------|-------------------------------------|----------------------------|---------------|--------|-----|-----|-----|--------|--|
|      |           |                                     | PPC                        | PT2           | PS     | PT1 | PX1 | PT0 | PX0    |  |
|      |           |                                     | Bit = 1 ass<br>Bit = 0 ass |               |        |     |     |     |        |  |
| BIT  | SYMBOL    | FUNC                                | TION                       |               |        |     |     |     |        |  |
| IP.7 | -         | -                                   |                            |               |        |     |     |     |        |  |
| IP.6 | PPC       | PCA interrupt priority bit          |                            |               |        |     |     |     |        |  |
| IP.5 | PT2       | Timer 2 interrupt priority bit.     |                            |               |        |     |     |     |        |  |
| IP.4 | PS        | Serial Port interrupt priority bit. |                            |               |        |     |     |     |        |  |
| IP.3 | PT1       | Timer                               | 1 interrup                 | priority b    | it.    |     |     |     |        |  |
| IP.2 | PX1       | Extern                              | al interrup                | ot 1 priority | y bit. |     |     |     |        |  |
| IP.1 | PT0       | Timer                               | 0 interrup                 | priority b    | it.    |     |     |     |        |  |
| IP.0 | PX0       | Extern                              | al interrup                | ot 0 priority | y bit. |     |     |     | SU0129 |  |

### Figure 16. IP Registers

|       | _         | 7                                    | 6                                        | 5             | 4           | 3    | 2    | 1    | 0     |  |
|-------|-----------|--------------------------------------|------------------------------------------|---------------|-------------|------|------|------|-------|--|
| IPH   | IPH (B7H) |                                      | PPCH                                     | PT2H          | PSH         | PT1H | PX1H | PT0H | PX0H  |  |
|       |           |                                      | Bit = 1 ass<br>Bit = 0 ass               |               |             |      |      |      |       |  |
| BIT   | SYMBOL    | FUNC                                 | TION                                     |               |             |      |      |      |       |  |
| IPH.7 | -         | -                                    |                                          |               |             |      |      |      |       |  |
| IPH.6 | PPCH      | PCA interrupt priority bit           |                                          |               |             |      |      |      |       |  |
| IPH.5 | PT2H      | Timer 2 interrupt priority bit high. |                                          |               |             |      |      |      |       |  |
| IPH.4 | PSH       | Serial                               | Serial Port interrupt priority bit high. |               |             |      |      |      |       |  |
| IPH.3 | PT1H      | Timer 1 interrupt priority bit high. |                                          |               |             |      |      |      |       |  |
| IPH.2 | PX1H      | Extern                               | al interrup                              | t 1 priority  | / bit high. |      |      |      |       |  |
| IPH.1 | PT0H      | Timer                                | 0 interrup                               | priority b    | it high.    |      |      |      |       |  |
| IPH.0 | PX0H      | Extern                               | al interrup                              | ot 0 priority | / bit high. |      |      |      | SU012 |  |

### Figure 17. IPH Registers

80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

### Programmable Counter Array (PCA)

The Programmable Counter Array available on the P87C51RA2/RB2/RC2/RD2 is a special 16-bit Timer that has five 16-bit capture/compare modules associated with it. Each of the modules can be programmed to operate in one of four modes: rising and/or falling edge capture, software timer, high-speed output, or pulse width modulator. Each module has a pin associated with it in port 1. Module 0 is connected to P1.3 (CEX0), module 1 to P1.4 (CEX1), etc. The basic PCA configuration is shown in Figure 19.

The PCA timer is a common time base for all five modules and can be programmed to run at: 1/6 the oscillator frequency, 1/2 the oscillator frequency, the Timer 0 overflow, or the input on the ECI pin (P1.2). The timer count source is determined from the CPS1 and CPS0 bits in the CMOD SFR as follows (see Figure 22):

### CPS1 CPS0 PCA Timer Count Source

- 0
   1/6 oscillator frequency (6-clock mode); 1/12 oscillator frequency (12-clock mode)

   0
   1
   1/2 oscillator frequency (6-clock mode); 1/4 oscillator frequency (12-clock mode)
- 1 0 Timer 0 overflow
- 1 1 External Input at ECI pin

In the CMOD SFR are three additional bits associated with the PCA. They are CIDL which allows the PCA to stop during idle mode, WDTE which enables or disables the watchdog function on module 4, and ECF which when set causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows. These functions are shown in Figure 20.

The watchdog timer function is implemented in module 4 (see Figure 29).

The CCON SFR contains the run control bit for the PCA and the flags for the PCA timer (CF) and each module (refer to Figure 23). To run the PCA the CR bit (CCON.6) must be set by software. The PCA is shut off by clearing this bit. The CF bit (CCON.7) is set when

the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set, The CF bit can only be cleared by software. Bits 0 through 4 of the CCON register are the flags for the modules (bit 0 for module 0, bit 1 for module 1, etc.) and are set by hardware when either a match or a capture occurs. These flags also can only be cleared by software. The PCA interrupt system

shown in Figure 21.

P87C51RA2/RB2/RC2/RD2

Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (see Figure 24). The registers contain the bits that control the mode that each module will operate in. The ECCF bit (CCAPMn.0 where n=0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module. PWM (CCAPMn.1) enables the pulse width modulation mode. The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register. The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register.

The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition. The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function. Figure 25 shows the CCAPMn settings for the various PCA functions.

There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output.



Figure 19. Programmable Counter Array (PCA)

### Expanded Data RAM Addressing

The P87C51RA2/RB2/RC2/RD2 has internal data memory that is mapped into four separate segments: the lower 128 bytes of RAM, upper 128 bytes of RAM, 128 bytes Special Function Register (SFR), and 256 bytes expanded RAM (ERAM) (768 bytes for the RD2).

The four segments are:

- 1. The Lower 128 bytes of RAM (addresses 00H to 7FH) are directly and indirectly addressable.
- The Upper 128 bytes of RAM (addresses 80H to FFH) are indirectly addressable only.
- 3. The Special Function Registers, SFRs, (addresses 80H to FFH) are directly addressable only.
- The 256/768-bytes expanded RAM (ERAM, 00H 1FFH/2FFH) are indirectly accessed by move external instruction, MOVX, and with the EXTRAM bit cleared, see Figure 32.

The Lower 128 bytes can be accessed by either direct or indirect addressing. The Upper 128 bytes can be accessed by indirect addressing only. The Upper 128 bytes occupy the same address space as the SFR. That means they have the same address, but are physically separate from SFR space.

When an instruction accesses an internal location above address 7FH, the CPU knows whether the access is to the upper 128 bytes of data RAM or to SFR space by the addressing mode used in the instruction. Instructions that use direct addressing access SFR space. For example:

MOV 0A0H,#data

accesses the SFR at location 0A0H (which is P2). Instructions that use indirect addressing access the Upper 128 bytes of data RAM.

For example:

MOV @R0,acc

where R0 contains 0A0H, accesses the data byte at address 0A0H, rather than P2 (whose address is 0A0H).

P87C51RA2/RB2/RC2/RD2

The ERAM can be accessed by indirect addressing, with EXTRAM bit cleared and MOVX instructions. This part of memory is physically located on-chip, logically occupies the first 256/768 bytes of external data memory in the P87C51RA2/RB2/RC2/RD2.

With EXTRAM = 0, the ERAM is indirectly addressed, using the MOVX instruction in combination with any of the registers R0, R1 of the selected bank or DPTR. An access to ERAM will not affect ports P0, P3.6 (WR#) and P3.7 (RD#). P2 SFR is output during external addressing. For example, with EXTRAM = 0,

MOVX @R0,acc

where R0 contains 0A0H, accesses the ERAM at address 0A0H rather than external memory. An access to external data memory locations higher than the ERAM will be performed with the MOVX DPTR instructions in the same way as in the standard 80C51, so with P0 and P2 as data/address bus, and P3.6 and P3.7 as write and read timing signals. Refer to Figure 33.

With EXTRAM = 1, MOVX @Ri and MOVX @DPTR will be similar to the standard 80C51. MOVX @ Ri will provide an 8-bit address multiplexed with data on Port 0 and any output port pins can be used to output higher order address bits. This is to provide the external paging capability. MOVX @DPTR will generate a 16-bit address. Port 2 outputs the high-order eight address bits (the contents of DPH) while Port 0 multiplexes the low-order eight address bits (DPL) with data. MOVX @Ri and MOVX @DPTR will generate either read or write signals on P3.6 (WR) and P3.7 (RD).

The stack pointer (SP) may be located anywhere in the 256 bytes RAM (lower and upper RAM) internal data memory. The stack may not be located in the ERAM.

| AUXR   | Addres                                            | s = 8EH                                    | I                                                                                                                                                            | Reset Value = xxxx xx00B |   |   |   |                    |              |                             |        |  |  |  |  |
|--------|---------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---|---|---|--------------------|--------------|-----------------------------|--------|--|--|--|--|
|        | Not Bit Addressable                               |                                            |                                                                                                                                                              |                          |   |   |   |                    |              |                             |        |  |  |  |  |
|        |                                                   | _                                          | _                                                                                                                                                            | _                        | _ | — | _ | EXTRAM             | AO           |                             |        |  |  |  |  |
|        | Bit:                                              | 7                                          | 6                                                                                                                                                            | 5                        | 4 | 3 | 2 | 1                  | 0            |                             |        |  |  |  |  |
| Symbol | Fund                                              | tion                                       |                                                                                                                                                              |                          |   |   |   |                    |              |                             |        |  |  |  |  |
| AO     | Disal                                             | Disable/Enable ALE                         |                                                                                                                                                              |                          |   |   |   |                    |              |                             |        |  |  |  |  |
|        | AO                                                |                                            | Operating Mode                                                                                                                                               |                          |   |   |   |                    |              |                             |        |  |  |  |  |
|        | 0                                                 |                                            | ALE is emitted at a constant rate of $^{1}$ / <sub>6</sub> the oscillator frequency (12-clock mode; $^{1}$ / <sub>3</sub> f <sub>OSC</sub> in 6-clock mode). |                          |   |   |   |                    |              |                             |        |  |  |  |  |
|        | 1                                                 |                                            | ALE is active only during off-chip memory access.                                                                                                            |                          |   |   |   |                    |              |                             |        |  |  |  |  |
| EXTRAM | Internal/External RAM access using MOVX @Ri/@DPTR |                                            |                                                                                                                                                              |                          |   |   |   |                    |              |                             |        |  |  |  |  |
|        | <b>EXTI</b><br>0<br>1                             | EXTRAM Operating Mode                      |                                                                                                                                                              |                          |   |   |   |                    |              |                             |        |  |  |  |  |
|        | Not i                                             | Not implemented, reserved for future use*. |                                                                                                                                                              |                          |   |   |   |                    |              |                             |        |  |  |  |  |
|        |                                                   |                                            | served bits. The<br>lue will be 1. The                                                                                                                       |                          |   |   |   | ke new features. I | n that case, | the reset or inactive value |        |  |  |  |  |
|        |                                                   |                                            |                                                                                                                                                              |                          |   |   |   |                    |              |                             | SU0161 |  |  |  |  |

Figure 32. AUXR: Auxiliary Register

# 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)



Figure 33. Internal and External Data Memory Address Space with EXTRAM = 0

### HARDWARE WATCHDOG TIMER (ONE-TIME ENABLED WITH RESET-OUT FOR P87C51RA2/RB2/RC2/RD2)

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer reset (WDTRST) SFR. The WDT is disabled at reset. To enable the WDT, the user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When the WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When the WDT overflows, it will drive an output reset HIGH pulse at the RST-pin (see the note below).

## Using the WDT

To enable the WDT, the user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When the WDT is enabled, the user needs to service it by writing 01EH and 0E1H to WDTRST to avoid a WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When the WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT, the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When the WDT overflows, it will generate an output RESET pulse at the reset pin (see note below). The RESET pulse duration is  $98 \times T_{OSC}$  (6-clock mode; 196 in 12-clock mode), where  $T_{OSC}$  = 1/f<sub>OSC</sub>. To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

### 80C51 8-bit microcontroller family 8KB/16KB/32KB/64KB OTP with 512B/1KB RAM, low voltage (2.7 to 5.5 V), low power, high speed (30/33 MHz)

### Table 8. EPROM Programming Modes

| MODE                              | RST | PSEN | ALE/PROG | EA/V <sub>PP</sub> | P2.7 | P2.6 | P3.7 | P3.6 | P3.3 |
|-----------------------------------|-----|------|----------|--------------------|------|------|------|------|------|
| Read signature                    | 1   | 0    | 1        | 1                  | 0    | 0    | 0    | 0    | Х    |
| Program code data                 | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 1    | Х    |
| Verify code data                  | 1   | 0    | 1        | 1                  | 0    | 0    | 1    | 1    | Х    |
| Pgm encryption table              | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 0    | Х    |
| Pgm security bit 1                | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 1    | 1    | Х    |
| Pgm security bit 2                | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 0    | 0    | Х    |
| Pgm security bit 3                | 1   | 0    | 0*       | V <sub>PP</sub>    | 0    | 1    | 0    | 1    | Х    |
| Program to 6-clock mode           | 1   | 0    | 0*       | V <sub>PP</sub>    | 0    | 0    | 1    | 0    | 0    |
| Verify 6-clock <sup>4</sup>       | 1   | 0    | 1        | 1                  | е    | 0    | 0    | 1    | 1    |
| Verify security bits <sup>5</sup> | 1   | 0    | 1        | 1                  | е    | 0    | 1    | 0    | Х    |

#### NOTES:

1. '0' =Valid low for that pin, '1' =valid high for that pin.

2. V<sub>PP</sub> = 12.75 V ±0.25 V.

4. Bit is output on P0.4 (1 = 12x, 0 = 6x). 5. Security bit one is output on P0.7.

Security bit two is output on P0.6.

Security bit three is output on P0.3.

\* ALE/PROG receives 5 programming pulses for code data (also for user array; 5 pulses for encryption or security bits) while VPP is held at 12.75 V. Each programming pulse is low for 100  $\mu s$  (±10  $\mu s$ ) and high for a minimum of 10  $\mu s.$ 

### Table 9. Program Security Bits for EPROM Devices

| PRO | PROGRAM LOCK BITS <sup>1, 2</sup> |     |     |                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|-----|-----------------------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|     | SB1                               | SB2 | SB3 | PROTECTION DESCRIPTION                                                                                                                                                                                    |  |  |  |  |  |  |  |
| 1   | U                                 | U   | U   | No Program Security features enabled. (Code verify will still be encrypted by the Encryption Array if programmed.)                                                                                        |  |  |  |  |  |  |  |
| 2   | Р                                 | U   | U   | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, EA is sampled and latched on Reset, and further programming of the EPROM is disabled. |  |  |  |  |  |  |  |
| 3   | Р                                 | Р   | U   | Same as 2, also verify is disabled.                                                                                                                                                                       |  |  |  |  |  |  |  |
| 4   | Р                                 | Р   | Р   | Same as 3, external execution is disabled. Internal data RAM is not accessible.                                                                                                                           |  |  |  |  |  |  |  |

NOTES:

1. P - programmed. U - unprogrammed.

2. Any other combination of the security bits is not defined.