Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 120MHz | | Connectivity | CANbus, Ethernet, I <sup>2</sup> C, IrDA, LINbus, Memory Card, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT | | Number of I/O | 140 | | Program Memory Size | 1MB (1M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 132K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 24x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 201-UFBGA | | Supplier Device Package | 176+25UFBGA (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f207igh6j | List of figures STM32F20xxx | Figure 38. | FT I/O input characteristics | . 106 | |-------------|----------------------------------------------------------------------------------------------|-------| | Figure 39. | I/O AC characteristics definition | . 109 | | Figure 40. | Recommended NRST pin protection | . 109 | | Figure 41. | I <sup>2</sup> C bus AC waveforms and measurement circuit | . 113 | | Figure 42. | SPI timing diagram - slave mode and CPHA = 0 | . 115 | | Figure 43. | SPI timing diagram - slave mode and CPHA = 1 | . 115 | | Figure 44. | SPI timing diagram - master mode | | | Figure 45. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup> | . 118 | | Figure 46. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup> | . 118 | | Figure 47. | USB OTG FS timings: definition of data signal rise and fall time | . 120 | | Figure 48. | ULPI timing diagram | | | Figure 49. | Ethernet SMI timing diagram | | | Figure 50. | Ethernet RMII timing diagram | | | Figure 51. | Ethernet MII timing diagram | | | Figure 52. | ADC accuracy characteristics | | | Figure 53. | Typical connection diagram using the ADC | . 126 | | Figure 54. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | | | Figure 55. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | | | Figure 56. | 12-bit buffered /non-buffered DAC | | | Figure 57. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms | | | Figure 58. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms | | | Figure 59. | Asynchronous multiplexed PSRAM/NOR read waveforms | | | Figure 60. | Asynchronous multiplexed PSRAM/NOR write waveforms | | | Figure 61. | Synchronous multiplexed NOR/PSRAM read timings | | | Figure 62. | Synchronous multiplexed PSRAM write timings | | | Figure 63. | Synchronous non-multiplexed NOR/PSRAM read timings | | | Figure 64. | Synchronous non-multiplexed PSRAM write timings | | | Figure 65. | PC Card/CompactFlash controller waveforms for common memory read access | | | Figure 66. | PC Card/CompactFlash controller waveforms for common memory write access | | | Figure 67. | PC Card/CompactFlash controller waveforms for attribute memory read | | | | access | . 143 | | Figure 68. | PC Card/CompactFlash controller waveforms for attribute memory write | | | | access | . 144 | | Figure 69. | PC Card/CompactFlash controller waveforms for I/O space read access | | | Figure 70. | PC Card/CompactFlash controller waveforms for I/O space write access | | | Figure 71. | NAND controller waveforms for read access | | | Figure 72. | NAND controller waveforms for write access | | | Figure 73. | NAND controller waveforms for common memory read access | | | Figure 74. | NAND controller waveforms for common memory write access | | | Figure 75. | SDIO high-speed mode | | | Figure 76. | SD default mode | | | Figure 77. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | | | Figure 78. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | | | | recommended footprint | . 152 | | Figure 79. | WLCSP64+2 - 66-ball, 3.639 x 3.971 mm, 0.4 mm pitch wafer level | | | | chip scale package outline | . 153 | | Figure 80. | WLCSP64+2 - 66-ball, 4.539 x 4.911 mm, 0.4 mm pitch wafer level chip scale | | | J 2 00. | package recommended footprint | . 154 | | Figure 81. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline | | | Figure 82. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | J <b></b> . | recommended footprint | . 156 | | Figure 83. | LQFP100 marking (package top view) | | | | | | Functional overview STM32F20xxx Figure 5. Multi-AHB matrix # 3.8 DMA controller (DMA) The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They share some centralized FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB). The two DMA controllers support circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code. Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent. 22/182 DocID15818 Rev 13 STM32F20xxx Functional overview in the 0 to 70 °C temperature range using an external power supply supervisor (see Section 3.16). - V<sub>SSA</sub>, V<sub>DDA</sub> = 1.8 to 3.6 V: external analog power supplies for ADC, DAC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively. - V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock, 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. Refer to Figure 19: Power supply scheme for more details. ## 3.15 Power supply supervisor The devices have an integrated power-on reset (POR) / power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR/PDR is always active and ensures proper operation starting from 1.8 V. After the 1.8 V POR threshold level is reached, the option byte loading process starts, either to confirm or modify default BOR threshold levels, or to disable BOR permanently. Three BOR thresholds are available through option bytes. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ or $V_{BOR}$ , without the need for an external reset circuit. On devices in WLCSP64+2 package, the BOR, POR and PDR features can be disabled by setting IRROFF pin to $V_{DD}$ . In this mode an external power supply supervisor is required (see Section 3.16). The devices also feature an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. # 3.16 Voltage regulator The regulator has five operating modes: - Regulator ON - Main regulator mode (MR) - Low-power regulator (LPR) - Power-down - Regulator OFF - Regulator OFF/internal reset ON - Regulator OFF/internal reset OFF #### 3.16.1 Regulator ON The regulator ON modes are activated by default on LQFP packages. On WLCSP64+2 package, they are activated by connecting both REGOFF and IRROFF pins to V $_{\rm SS}$ , while only REGOFF must be connected to V $_{\rm SS}$ on UFBGA176 package (IRROFF is not available). V<sub>DD</sub> minimum value is 1.8 V. STM32F20xxx Functional overview Max. baud rate Max. baud rate **USART** Standard Modem SPI **Smartcard** in Mbit/s in Mbit/s **APB** irDA LIN features (RTS/CTS) master (ISO 7816) (oversampling (oversampling name mapping by 16) by 8) APB2 (max. USART1 Χ Χ Χ Χ Х Х 1.87 7.5 60 MHz) APB1 (max. USART2 Χ Χ Χ Χ Χ Х 1.87 3.75 30 MHz) APB1 (max. **USART3** Χ Χ Χ Χ Х Χ 1.87 3.75 30 MHz) APB1 (max. UART4 Χ Χ Χ 1.87 3.75 30 MHz) APB1 (max. **UART5** Х Х Χ 3.75 3.75 30 MHz) APB2 (max. **USART6** Χ Х Χ Χ Χ Χ 3.75 7.5 60 MHz) Table 6. USART feature comparison # 3.23 Serial peripheral interface (SPI) The STM32F20x devices feature up to three SPIs in slave and master modes in full-duplex and simplex communication modes. SPI1 can communicate at up to 30 Mbits/s, while SPI2 and SPI3 can communicate at up to 15 Mbit/s. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. All SPIs can be served by the DMA controller. The SPI interface can be configured to operate in TI mode for communications in master mode and slave mode. # 3.24 Inter-integrated sound (I<sup>2</sup>S) Two standard I<sup>2</sup>S interfaces (multiplexed with SPI2 and SPI3) are available. They can operate in master or slave mode, in half-duplex communication modes, and can be configured to operate with a 16-/32-bit resolution as input or output channels. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency. All I2Sx interfaces can be served by the DMA controller. #### 3.25 SDIO An SD/SDIO/MMC host interface is available, that supports MultiMediaCard System Specification Version 4.2 in three different databus modes: 1-bit (default), 4-bit and 8-bit. Table 8. STM32F20x pin and ball definitions (continued) | | | Pi | ns | | | | | | | eminons (continued) | | |--------|-----------|---------|---------|---------|----------|------------------------------------------------------|----------|---------------|------|------------------------------------------------------------------------------------------------|-------------------------| | LQFP64 | WLCSP64+2 | LQFP100 | LQFP144 | LQFP176 | UFBGA176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I/O structure | Note | Alternate functions | Additional<br>functions | | 22 | H5 | 31 | 42 | 52 | P3 | PA6 | I/O | FT | (4) | SPI1_MISO, TIM8_BKIN,<br>TIM13_CH1, DCMI_PIXCLK,<br>TIM3_CH1, TIM1_BKIN,<br>EVENTOUT | ADC12_IN6 | | 23 | J7 | 32 | 43 | 53 | R3 | PA7 | I/O | FT | (4) | SPI1_MOSI, TIM8_CH1N, TIM14_CH1, TIM3_CH2, ETH_MII_RX_DV, TIM1_CH1N, ETH_RMII_CRS_DV, EVENTOUT | ADC12_IN7 | | 24 | H4 | 33 | 44 | 54 | N5 | PC4 | I/O | FT | (4) | ETH_RMII_RXD0,<br>ETH_MII_RXD0,<br>EVENTOUT | ADC12_IN14 | | 25 | G3 | 34 | 45 | 55 | P5 | PC5 | I/O | FT | (4) | ETH_RMII_RXD1,<br>ETH_MII_RXD1,<br>EVENTOUT | ADC12_IN15 | | 26 | J6 | 35 | 46 | 56 | R5 | PB0 | I/O | FT | (4) | TIM3_CH3, TIM8_CH2N, OTG_HS_ULPI_D1, ETH_MII_RXD2, TIM1_CH2N, EVENTOUT | ADC12_IN8 | | 27 | J5 | 36 | 47 | 57 | R4 | PB1 | I/O | FT | (4) | TIM3_CH4, TIM8_CH3N,<br>OTG_HS_ULPI_D2,<br>ETH_MII_RXD3,<br>TIM1_CH3N, EVENTOUT | ADC12_IN9 | | 28 | J4 | 37 | 48 | 58 | M6 | PB2/BOOT1 (PB2) | I/O | FT | - | EVENTOUT | - | | - | _ | 1 | 49 | 59 | R6 | PF11 | I/O | FT | ı | DCMI_D12, EVENTOUT | | | - | - | - | 50 | 60 | P6 | PF12 | I/O | FT | - | FSMC_A6, EVENTOUT | - | | _ | - | - | 51 | 61 | M8 | V <sub>SS</sub> | S | | - | - | - | | - | _ | - | 52 | 62 | N8 | $V_{DD}$ | S | | - | - | - | | - | - | - | 53 | 63 | N6 | PF13 | I/O | FT | - | FSMC_A7, EVENTOUT | - | | - | - | - | 54 | 64 | R7 | PF14 | I/O | FT | - | FSMC_A8, EVENTOUT | - | | - | - | - | 55 | 65 | P7 | PF15 | I/O | FT | - | FSMC_A9, EVENTOUT | - | | - | - | - | 56 | 66 | N7 | PG0 | I/O | FT | - | FSMC_A10, EVENTOUT | - | | - | - | - | 57 | 67 | M7 | PG1 | I/O | FT | - | FSMC_A11, EVENTOUT | - | Table 9. FSMC pin definition (continued) | | | | SMC | , | | |------|-------|----------------|---------------|-------------|---------| | Pins | CF | NOR/PSRAM/SRAM | NOR/PSRAM Mux | NAND 16 bit | LQFP100 | | PE5 | - | A21 | A21 | - | Yes | | PE6 | - | A22 | A22 | - | Yes | | PF0 | A0 | A0 | - | - | - | | PF1 | A1 | A1 | - | - | - | | PF2 | A2 | A2 | - | - | - | | PF3 | A3 | A3 | - | - | - | | PF4 | A4 | A4 | - | - | - | | PF5 | A5 | A5 | - | - | - | | PF6 | NIORD | - | - | - | - | | PF7 | NREG | - | - | - | - | | PF8 | NIOWR | - | - | - | - | | PF9 | CD | - | - | - | - | | PF10 | INTR | - | - | - | - | | PF12 | A6 | A6 | - | - | - | | PF13 | A7 | A7 | - | - | - | | PF14 | A8 | A8 | - | - | - | | PF15 | A9 | A9 | - | - | - | | PG0 | A10 | A10 | - | - | - | | PG1 | - | A11 | - | - | - | | PE7 | D4 | D4 | DA4 | D4 | Yes | | PE8 | D5 | D5 | DA5 | D5 | Yes | | PE9 | D6 | D6 | DA6 | D6 | Yes | | PE10 | D7 | D7 | DA7 | D7 | Yes | | PE11 | D8 | D8 | DA8 | D8 | Yes | | PE12 | D9 | D9 | DA9 | D9 | Yes | | PE13 | D10 | D10 | DA10 | D10 | Yes | | PE14 | D11 | D11 | DA11 | D11 | Yes | | PE15 | D12 | D12 | DA12 | D12 | Yes | | PD8 | D13 | D13 | DA13 | D13 | Yes | | PD9 | D14 | D14 | DA14 | D14 | Yes | | PD10 | D15 | D15 | DA15 | D15 | Yes | | PD11 | - | A16 | A16 | CLE | Yes | | PD12 | - | A17 | A17 | ALE | Yes | 58/182 DocID15818 Rev 13 ## Table 10. Alternate function mapping (continued) | | | AF0 | AF1 | AF2 | AF3 | AF4 | AF5 | AF6 | AF7 | AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | | | |--------|------|----------|-----------|----------|--------------|----------------|----------------|-----------|------------|--------------------|---------------------------|----------------|---------------|------------------------|----------|-------|----------| | | Port | sys | TIM1/2 | TIM3/4/5 | TIM8/9/10/11 | I2C1/I2C2/I2C3 | SPI1/SPI2/I2S2 | SPI3/I2S3 | USART1/2/3 | UART4/5/<br>USART6 | CAN1/CAN2/<br>TIM12/13/14 | OTG_FS/ OTG_HS | ETH | FSMC/SDIO/<br>OTG_HS | DCMI | AF014 | AF15 | | | PD0 | - | - | - | - | - | - | - | - | - | CAN1_RX | - | - | FSMC_D2 | - | - | EVENTOUT | | | PD1 | - | - | - | - | = | = | = | - | - | CAN1_TX | - | = | FSMC_D3 | = | - | EVENTOUT | | | PD2 | - | - | TIM3_ETR | - | = | = | = | - | UART5_RX | - | - | = | SDIO_CMD | DCMI_D11 | - | EVENTOUT | | | PD3 | - | - | - | - | - | - | = | USART2_CTS | - | - | - | = | FSMC_CLK | - | - | EVENTOUT | | | PD4 | - | - | = | - | = | = | = | USART2_RTS | - | - | - | = | FSMC_NOE | = | - | EVENTOUT | | | PD5 | - | = | - | - | = | = | = | USART2_TX | = | - | - | E | FSMC_NWE | = | - | EVENTOUT | | | PD6 | - | = | - | - | = | = | = | USART2_RX | = | - | - | E | FSMC_NWAIT | = | - | EVENTOUT | | Ded D | PD7 | - | - | - | - | - | - | - | USART2_CK | - | - | - | - | FSMC_NE1/<br>FSMC_NCE2 | - | - | EVENTOUT | | Port D | PD8 | - | = | - | - | = | = | = | USART3_TX | = | - | - | = | FSMC_D13 | = | - | EVENTOUT | | | PD9 | - | - | - | - | - | - | - | USART3_RX | - | - | - | - | FSMC_D14 | - | - | EVENTOUT | | | PD10 | = | = | - | - | = | = | = | USART3_CK | = | - | - | E | FSMC_D15 | = | - | EVENTOUT | | | PD11 | - | = | = | - | = | = | = | USART3_CTS | - | - | - | = | FSMC_A16 | = | - | EVENTOUT | | | PD12 | - | = | TIM4_CH1 | - | = | = | = | USART3_RTS | = | - | - | E | FSMC_A17 | = | - | EVENTOUT | | | PD13 | - | - | TIM4_CH2 | - | - | - | - | - | - | - | - | - | FSMC_A18 | - | - | EVENTOUT | | | PD14 | - | - | TIM4_CH3 | - | - | - | - | - | - | - | - | - | FSMC_D0 | - | - | EVENTOUT | | | PD15 | - | - | TIM4_CH4 | - | - | - | - | - | - | - | - | - | FSMC_D1 | - | - | EVENTOUT | | | PE0 | - | - | TIM4_ETR | - | - | - | - | - | - | - | - | - | FSMC_NBL0 | DCMI_D2 | - | EVENTOUT | | | PE1 | - | - | i | - | - | - | - | - | - | - | - | - | FSMC_NBL1 | DCMI_D3 | - | EVENTOUT | | | PE2 | TRACECLK | - | i | - | - | - | 1 | - | i | - | - | ETH _MII_TXD3 | FSMC_A23 | i | - | EVENTOUT | | | PE3 | TRACED0 | - | - | - | - | - | - | - | - | - | - | - | FSMC_A19 | - | - | EVENTOUT | | | PE4 | TRACED1 | - | i | - | - | - | - | - | - | - | - | - | FSMC_A20 | DCMI_D4 | - | EVENTOUT | | | PE5 | TRACED2 | - | - | TIM9_CH1 | - | - | - | - | - | - | - | - | FSMC_A21 | DCMI_D6 | - | EVENTOUT | | | PE6 | TRACED3 | - | - | TIM9_CH2 | - | - | - | - | - | - | - | - | FSMC_A22 | DCMI_D7 | - | EVENTOUT | | Port E | PE7 | - | TIM1_ETR | i | - | - | - | - | - | - | - | - | - | FSMC_D4 | - | - | EVENTOUT | | TORE | PE8 | - | TIM1_CH1N | ī | - | - | - | ī | - | 1 | - | - | 1 | FSMC_D5 | i | - | EVENTOUT | | | PE9 | - | TIM1_CH1 | ī | - | - | - | ī | - | 1 | - | - | 1 | FSMC_D6 | i | - | EVENTOUT | | | PE10 | - | TIM1_CH2N | - | - | - | - | - | - | - | - | - | - | FSMC_D7 | - | - | EVENTOUT | | | PE11 | - | TIM1_CH2 | - | - | - | = | - | - | - | - | - | - | FSMC_D8 | - | - | EVENTOUT | | 1 | PE12 | - | TIM1_CH3N | - | - | - | - | - | - | - | - | - | - | FSMC_D9 | - | - | EVENTOUT | | | PE13 | - | TIM1_CH3 | i | - | - | - | - | - | - | - | - | - | FSMC_D10 | 1 | - | EVENTOUT | | 1 | PE14 | - | TIM1_CH4 | - | - | - | - | = | - | - | - | - | - | FSMC_D11 | - | - | EVENTOUT | | | PE15 | - | TIM1_BKIN | = | - | - | = | = | - | - | - | - | = | FSMC_D12 | = | - | EVENTOUT | DocID15818 Rev 13 Figure 27. Typical current consumption vs. temperature in Sleep mode, peripherals ON | | Peripheral <sup>(1)</sup> | Typical consumption at 25 °C | Unit | |------|---------------------------|------------------------------|------| | | SDIO | 0.69 | | | | TIM1 | 1.06 | | | | TIM8 | 1.03 | | | | TIM9 | 0.58 | | | | TIM10 | 0.37 | | | APB2 | TIM11 | 0.39 | mA | | AFDZ | ADC1 <sup>(4)</sup> | 2.13 | IIIA | | | ADC2 <sup>(4)</sup> | 2.04 | | | | ADC3 <sup>(4)</sup> | 2.12 | | | | SPI1 | 1.20 | | | | USART1 | 0.38 | | | | USART6 | 0.37 | | Table 26. Peripheral current consumption (continued) - 1. External clock is 25 MHz (HSE oscillator with 25 MHz crystal) and PLL is on. - 2. EN1 bit is set in DAC\_CR register. - 3. EN2 bit is set in DAC\_CR register. - 4. f<sub>ADC</sub> = f<sub>PCLK2</sub>/2, ADON bit set in ADC\_CR2 register. ## 6.3.7 Wakeup time from low-power mode The wakeup times given in *Table 27* is measured on a wakeup phase with a 16 MHz HSI RC oscillator. The clock source used to wake up the device depends from the current operating mode: - Stop or Standby mode: the clock source is the RC oscillator - Sleep mode: the clock source is the clock that was set before entering Sleep mode. All timings are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 14*. | Symbol | Parameter | Min <sup>(1)</sup> | Typ <sup>(1)</sup> | Max <sup>(1)</sup> | Unit | |-----------------------------|----------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|----------| | t <sub>WUSLEEP</sub> (2) | Wakeup from Sleep mode | - | 1 | - | μs | | | Wakeup from Stop mode (regulator in Run mode) | - | 13 | - | | | t <sub>wustop</sub> (2) | Wakeup from Stop mode (regulator in low-power mode) | - | 17 | 40 | μs | | WUSTOP | Wakeup from Stop mode (regulator in low-power mode and Flash memory in Deep power down mode) | - | 110 | - | <b>,</b> | | t <sub>WUSTDBY</sub> (2)(3) | Wakeup from Standby mode | 260 | 375 | 480 | μs | Table 27. Low-power mode wakeup timings **577** <sup>1.</sup> Guaranteed by characterization results, not tested in production. <sup>2.</sup> The wakeup times are measured from the wakeup event to the point in which the application code reads the first instruction. <sup>3.</sup> $t_{WUSTDBY}$ minimum and maximum values are given at 105 °C and –45 °C, respectively. ## 6.3.11 PLL spread spectrum clock generation (SSCG) characteristics The spread spectrum clock generation (SSCG) feature allows to reduce electromagnetic interferences (see *Table 42: EMI characteristics*). It is available only on the main PLL. Table 36. SSCG parameters constraint | Symbol | Parameter | Min | Тур | Max <sup>(1)</sup> | Unit | |-------------------|-----------------------|------|-----|--------------------|------| | f <sub>Mod</sub> | Modulation frequency | - | - | 10 | KHz | | md | Peak modulation depth | 0.25 | - | 2 | % | | MODEPER * INCSTEP | - | - | - | 2 <sup>15</sup> –1 | - | <sup>1.</sup> Guaranteed by design, not tested in production. #### **Equation 1** The frequency modulation period (MODEPER) is given by the equation below: $$\mathsf{MODEPER} = \mathsf{round}[\mathsf{f}_{\mathsf{PLL}\ \mathsf{IN}} /\ (4 \times \mathsf{f}_{\mathsf{Mod}})]$$ $f_{PLL\ IN}$ and $f_{Mod}$ must be expressed in Hz. As an example: If $f_{PLL\_IN}$ = 1 MHz and $f_{MOD}$ = 1 kHz, the modulation depth (MODEPER) is given by equation 1: MODEPER = round[ $$10^6 / (4 \times 10^3)$$ ] = 250 #### **Equation 2** Equation 2 allows to calculate the increment step (INCSTEP): INCSTEP = round[ $$((2^{15} - 1) \times md \times PLLN) / (100 \times 5 \times MODEPER)$$ ] $f_{\mbox{\scriptsize VCO}\mbox{\ OUT}}$ must be expressed in MHz. With a modulation depth (md) = ±2 % (4 % peak to peak), and PLLN = 240 (in MHz): INCSTEP = round[ $$((2^{15} - 1) \times 2 \times 240) / (100 \times 5 \times 250)$$ ] = 126md(quantitazed)% An amplitude quantization error may be generated because the linear modulation profile is obtained by taking the quantized values (rounded to the nearest integer) of MODPER and INCSTEP. As a result, the achieved modulation depth is quantized. The percentage quantized modulation depth is given by the following formula: $$md_{quantized}\% = (MODEPER \times INCSTEP \times 100 \times 5) / \ ((2^{15} - 1) \times PLLN)$$ As a result: $$md_{quantized}\% = (250 \times 126 \times 100 \times 5) / ((2^{15} - 1) \times 240) = 2.0002\%$$ (peak) ### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 44. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | # 6.3.15 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. #### Functional susceptibilty to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of spec current injection on adjacent pins or other functional failure (for example reset, oscillator frequency deviation). The test results are given in Table 45. Table 45. I/O current injection susceptibility<sup>(1)</sup> | | | Functional s | | | |--------|-------------------------------------------|--------------------|--------------------|------| | Symbol | Description | Negative injection | Positive injection | Unit | | | Injected current on BOOT0 pin | -0 | NA | | | | Injected current on NRST pin | -0 | NA | mA | | INJ | Injected current on TTa pins: PA4 and PA5 | -0 | +5 | IIIA | | | Injected current on all FT pins | <b>-</b> 5 | NA | | <sup>1.</sup> NA stands for "not applicable". Note: It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. | Symbol | Parameter | | Conditions | Min | Тур | Max | Unit | |---------------------|---------------------------------------------------|------------------------------------------------------------------|-------------------|-----|-----|-----|------| | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(6)</sup> | All pins<br>except for<br>PA10/PB12<br>(OTG_FS_ID,<br>OTG_HS_ID) | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | | | | resistor | PA10/PB12<br>(OTG_FS_ID,<br>OTG_HS_ID) | - | 7 | 10 | 14 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(7)</sup> | All pins<br>except for<br>PA10/PB12<br>(OTG_FS_ID,<br>OTG_HS_ID) | $V_{IN} = V_{DD}$ | 30 | 40 | 50 | KS2 | | | Tesision | PA10/PB12<br>(OTG_FS_ID,<br>OTG_HS_ID) | | 7 | 10 | 14 | | | C <sub>IO</sub> (8) | I/O pin capacitance | | - | - | 5 | - | pF | Table 46. I/O static characteristics (continued) - 1. Guaranteed by design, not tested in production. - 2. Guaranteed by tests in production. - 3. With a minimum of 200 mV. - 4. Leakage could be higher than the maximum value, if negative current is injected on adjacent pins, Refer to Table 45: I/O current injection susceptibility - To sustain a voltage higher than VDD +0.3 V, the internal pull-up/pull-down resistors must be disabled. Leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to Table 45: I/O current injection susceptibility - 6. Pull-up resistors are designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimum (~10% order). - Pull-down resistors are designed with a true resistance in series with a switchable NMOS. This NMOS contribution to the series resistance is minimum (~10% order). - 8. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization, not tested in production. All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements for FT I/Os is shown in *Figure 38*. Figure 42. SPI timing diagram - slave mode and CPHA = 0 #### **USB OTG FS characteristics** The USB OTG interface is USB-IF certified (Full-Speed). This interface is present in both the USB OTG HS and USB OTG FS controllers. Table 56. USB OTG FS startup time | Symbol | Parameter | Max | Unit | |-------------------------------------|-------------------------------------|-----|------| | t <sub>STARTUP</sub> <sup>(1)</sup> | USB OTG FS transceiver startup time | 1 | μs | <sup>1.</sup> Guaranteed by design, not tested in production. Table 57. USB OTG FS DC electrical characteristics | Symbol | | Parameter | Conditions | Min. <sup>(1)</sup> | Тур. | Max. <sup>(1)</sup> | Unit | | |---------------------------|--------------------------------|-----------------------------------------------------------|------------------------------------------|---------------------|------|---------------------|----------|--| | V <sub>DD</sub> | | USB OTG FS operating voltage | | 3.0 <sup>(2)</sup> | - | 3.6 | ٧ | | | Input | V <sub>DI</sub> <sup>(3)</sup> | Differential input sensitivity | I(USB_FS_DP/DM,<br>USB_HS_DP/DM) | 0.2 | - | - | | | | levels V <sub>CM</sub> (3 | | Differential common mode range | Includes V <sub>DI</sub> range | 0.8 | - | 2.5 | V | | | | V <sub>SE</sub> <sup>(3)</sup> | Single ended receiver threshold | | 1.3 | - | 2.0 | | | | Output | V <sub>OL</sub> | Static output level low | $R_L$ of 1.5 k $\Omega$ to 3.6 $V^{(4)}$ | - | - | 0.3 | V | | | levels V <sub>OH</sub> | | Static output level high | $R_L$ of 15 k $\Omega$ to $V_{SS}^{(4)}$ | 2.8 | - | 3.6 | <b>V</b> | | | R <sub>PD</sub> | | PA11, PA12, PB14, PB15<br>(USB_FS_DP/DM,<br>USB_HS_DP/DM) | V <sub>IN</sub> = V <sub>DD</sub> | 17 | 21 | 24 | | | | | | PA9, PB13<br>(OTG_FS_VBUS,<br>OTG_HS_VBUS) | VIN - VDD | 0.65 | 1.1 | 2.0 | kΩ | | | R <sub>PU</sub> | | PA12, PB15 (USB_FS_DP, USB_HS_DP) | V <sub>IN</sub> = V <sub>SS</sub> | 1.5 | 1.8 | 2.1 | | | | | | PA9, PB13<br>(OTG_FS_VBUS,<br>OTG_HS_VBUS) | V <sub>IN</sub> = V <sub>SS</sub> | 0.25 | 0.37 | 0.55 | | | <sup>1.</sup> All the voltages are measured from the local ground potential. <sup>2.</sup> The STM32F205xx and STM32F207xx USB OTG FS functionality is ensured down to 2.7 V but not the full USB OTG FS electrical characteristics which are degraded in the 2.7-to-3.0 V $\rm V_{DD}$ voltage range. <sup>3.</sup> Guaranteed by design, not tested in production. <sup>4.</sup> R<sub>L</sub> is the load connected on the USB OTG FS drivers Figure 55. Power supply and reference decoupling ( $V_{REF+}$ connected to $V_{DDA}$ ) # 6.3.21 DAC electrical characteristics Table 68. DAC characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Comments | | |----------------------------------|---------------------------------------|--------------------|-----|------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------|--| | $V_{DDA}$ | Analog supply voltage | 1.8 <sup>(1)</sup> | - | 3.6 | V | - | | | V <sub>REF+</sub> | Reference supply voltage | 1.8 <sup>(1)</sup> | - | 3.6 | V | V <sub>REF+</sub> ≤V <sub>DDA</sub> | | | V <sub>SSA</sub> | Ground | 0 | - | 0 | V | - | | | R <sub>LOAD</sub> <sup>(2)</sup> | Resistive load with buffer ON | 5 | - | - | kΩ | - | | | R <sub>O</sub> <sup>(2)</sup> | Impedance output with buffer OFF | - | - | 15 | kΩ | When the buffer is OFF, the Minimum resistive load between DAC_OUT and $V_{SS}$ to have a 1% accuracy is 1.5 M $\Omega$ | | | C <sub>LOAD</sub> <sup>(2)</sup> | Capacitive load | - | ı | 50 | pF | Maximum capacitive load at DAC_OU pin (when the buffer is ON). | | | DAC_OUT | Lower DAC_OUT voltage with buffer ON | 0.2 | - | - | ٧ | It gives the maximum output excursion of the DAC. It corresponds to 12-bit input code (0x0E0) to (0xF1C) at V <sub>REF+</sub> = 3.6 V | | | DAC_OUT max <sup>(2)</sup> | Higher DAC_OUT voltage with buffer ON | - | - | V <sub>DDA</sub> – 0.2 | ٧ | and (0x1C7) to (0xE38) at V <sub>REF+</sub> = 1.8 V | | V<sub>REF+</sub> and V<sub>REF-</sub> inputs are both available on UFBGA176 package. V<sub>REF+</sub> is also available on all packages except for LQFP64. When V<sub>REF+</sub> and V<sub>REF-</sub> are not available, they are internally connected to V<sub>DDA</sub> and V<sub>SSA</sub>. Table 81. Switching characteristics for PC Card/CF read and write cycles in I/O space<sup>(1)(2)</sup> | Symbol | Parameter | Min | Max | Unit | |------------------------------|-------------------------------------------|--------------------------|--------------------------|------| | t <sub>w(NIOWR)</sub> | FSMC_NIOWR low width | 8T <sub>HCLK</sub> - 0.5 | - | ns | | t <sub>v(NIOWR-D)</sub> | FSMC_NIOWR low to FSMC_D[15:0] valid | - | 5T <sub>HCLK</sub> - 1 | ns | | t <sub>h(NIOWR-D)</sub> | FSMC_NIOWR high to FSMC_D[15:0] invalid | 8T <sub>HCLK</sub> - 3 | - | ns | | t <sub>d(NCE4_1-NIOWR)</sub> | FSMC_NCE4_1 low to FSMC_NIOWR valid | - | 5T <sub>HCLK</sub> + 1.5 | ns | | t <sub>h(NCEx-NIOWR)</sub> | FSMC_NCEx high to FSMC_NIOWR invalid | 5T <sub>HCLK</sub> | - | ns | | t <sub>d(NIORD-NCEx)</sub> | FSMC_NCEx low to FSMC_NIORD valid | - | 5T <sub>HCLK</sub> + 1 | ns | | t <sub>h(NCEx-NIORD)</sub> | FSMC_NCEx high to FSMC_NIORD) valid | 5T <sub>HCLK</sub> 0.5 | - | ns | | t <sub>w(NIORD)</sub> | FSMC_NIORD low width | 8T <sub>HCLK</sub> + 1 | - | ns | | t <sub>su(D-NIORD)</sub> | FSMC_D[15:0] valid before FSMC_NIORD high | 9.5 | - | ns | | t <sub>d(NIORD-D)</sub> | FSMC_D[15:0] valid after FSMC_NIORD high | 0 | - | ns | <sup>1.</sup> $C_L = 30 pF$ . #### NAND controller waveforms and timings *Figure 71* through *Figure 74* represent synchronous waveforms, together with *Table 82* and *Table 83* provides the corresponding timings. The results shown in this table are obtained with the following FSMC configuration: - COM.FSMC\_SetupTime = 0x01; - COM.FSMC\_WaitSetupTime = 0x03; - COM.FSMC\_HoldSetupTime = 0x02; - COM.FSMC\_HiZSetupTime = 0x01; - ATT.FSMC\_SetupTime = 0x01; - ATT.FSMC\_WaitSetupTime = 0x03; - ATT.FSMC\_HoldSetupTime = 0x02; - ATT.FSMC HiZSetupTime = 0x01; - Bank = FSMC\_Bank\_NAND; - MemoryDataWidth = FSMC\_MemoryDataWidth\_16b; - ECC = FSMC\_ECC\_Enable; - ECCPageSize = FSMC\_ECCPageSize\_512Bytes; - TCLRSetupTime = 0; - TARSetupTime = 0; In all timing tables, the T<sub>HCLK</sub> is the HCLK clock period. <sup>2.</sup> Guaranteed by characterization results, not tested in production. Figure 76. SD default mode Table 85. SD/MMC characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | | |---------------------------------------------------------------------|--------------------------------------------|------------------------|-----|---------|------|--| | f <sub>PP</sub> | Clock frequency in data transfer mode | C <sub>L</sub> ≤ 30 pF | 0 | 48 | MHz | | | - | SDIO_CK/f <sub>PCLK2</sub> frequency ratio | - | - | 8/3 | - | | | t <sub>W(CKL)</sub> | Clock low time, f <sub>PP</sub> = 16 MHz | C <sub>L</sub> ≤ 30 pF | 32 | - | | | | t <sub>W(CKH)</sub> | Clock high time, f <sub>PP</sub> = 16 MHz | C <sub>L</sub> ≤ 30 pF | 31 | - | | | | t <sub>r</sub> | Clock rise time | C <sub>L</sub> ≤ 30 pF | - | 3.5 | ns | | | t <sub>f</sub> | Clock fall time | C <sub>L</sub> ≤ 30 pF | - | 5 | | | | CMD, D inp | outs (referenced to CK) | | | | | | | t <sub>ISU</sub> | Input setup time | C <sub>L</sub> ≤ 30 pF | 2 | - | no | | | t <sub>IH</sub> | Input hold time | C <sub>L</sub> ≤ 30 pF | 0 | - ns | | | | CMD, D ou | tputs (referenced to CK) in MMC an | d SD HS mode | | | • | | | t <sub>OV</sub> | Output valid time $C_L \le 30 \text{ pF}$ | | - | 6 | 200 | | | t <sub>OH</sub> | Output hold time | C <sub>L</sub> ≤ 30 pF | 0.3 | ns<br>- | | | | CMD, D outputs (referenced to CK) in SD default mode <sup>(1)</sup> | | | | | | | | t <sub>OVD</sub> | Output valid default time | C <sub>L</sub> ≤ 30 pF | - | 7 | | | | t <sub>OHD</sub> | Output hold default time | C <sub>L</sub> ≤ 30 pF | 0.5 | - | ns | | <sup>1.</sup> Refer to SDIO\_CLKCR, the SDI clock control register to control the CK output. ## 6.3.28 RTC characteristics Table 86. RTC characteristics | Symbol | Parameter | Conditions | Min | Max | |--------|--------------------------------------------|--------------------------------------------------|-----|-----| | - | f <sub>PCLK1</sub> /RTCCLK frequency ratio | Any read/write operation from/to an RTC register | 4 | - | STM32F20xxx Revision history Table 97. Document revision history (continued) | Dete | Table 97. Document revision history (continued) | | | | | | |-------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Date | Revision | Changes | | | | | | | | Update I/Os in Section : Features. Added WLCSP64+2 package. Added note 1 related to LQFP176 on cover page. | | | | | | | | Added trademark for ART accelerator. Updated Section 3.2: Adaptive real-time memory accelerator (ART Accelerator $^{\text{TM}}$ ). | | | | | | | | Updated Figure 5: Multi-AHB matrix. | | | | | | | | Added case of BOR inactivation using IRROFF on WLCSP devices in Section 3.15: Power supply supervisor. | | | | | | | | Reworked <i>Section 3.16: Voltage regulator</i> to clarify regulator off modes. Renamed PDROFF, IRROFF in the whole document. | | | | | | | | Added Section 3.19: VBAT operation. | | | | | | | | Updated LIN and IrDA features for UART4/5 in <i>Table 6: USART feature comparison</i> . | | | | | | | | Table 8: STM32F20x pin and ball definitions: Modified V <sub>DD_3</sub> pin, and added note related to the FSMC_NL pin; renamed BYPASS-REG REGOFF, and add IRROFF pin; renamed USART4/5 UART4/5. USART4 pins renamed UART4. | | | | | | | | Changed $V_{SS\_SA}$ to $V_{SS}$ , and $V_{DD\_SA}$ pin reserved for future use. | | | | | | | | Updated maximum HSE crystal frequency to 26 MHz. | | | | | | | | Section 6.2: Absolute maximum ratings: Updated V <sub>IN</sub> minimum and maximum values and note related to five-volt tolerant inputs in <i>Table 11:</i> Voltage characteristics. Updated I <sub>INJ(PIN)</sub> maximum values and related notes in <i>Table 12: Current characteristics</i> . | | | | | | 25-Nov-2010 | 5 | Updated V <sub>DDA</sub> minimum value in <i>Table 14: General operating conditions</i> . | | | | | | | | Added Note 2 and updated Maximum CPU frequency in <i>Table 15:</i> | | | | | | | | Limitations depending on the operating power supply range, and added Figure 21: Number of wait states versus fCPU and VDD range. | | | | | | | | Added brownout level 1, 2, and 3 thresholds in <i>Table 19: Embedded</i> reset and power control block characteristics. | | | | | | | | Changed f <sub>OSC_IN</sub> maximum value in <i>Table 30: HSE 4-26 MHz oscillator characteristics</i> . | | | | | | | | Changed f <sub>PLL_IN</sub> maximum value in <i>Table 34: Main PLL characteristics</i> , and updated jitter parameters in <i>Table 35: PLLI2S (audio PLL) characteristics</i> . | | | | | | | | Section 6.3.16: I/O port characteristics: updated V <sub>IH</sub> and V <sub>IL</sub> in Table 48: I/O AC characteristics. | | | | | | | | Added Note 1 below Table 47: Output voltage characteristics. | | | | | | | | Updated R <sub>PD</sub> and R <sub>PU</sub> parameter description in <i>Table 57: USB OTG FS DC electrical characteristics</i> . | | | | | | | | Updated V <sub>REF+</sub> minimum value in <i>Table 66: ADC characteristics</i> . | | | | | | | | Updated Table 71: Embedded internal reference voltage. | | | | | | | | Removed Ethernet and USB2 for 64-pin devices in <i>Table 101: Main applications versus package for STM32F2xxx microcontrollers</i> . | | | | | | | | Added A.2: USB OTG full speed (FS) interface solutions, removed "OTG FS connection with external PHY" figure, updated Figure 87, Figure 88, and Figure 90 to add STULPI01B. | | | | | STM32F20xxx Revision history Table 97. Document revision history (continued) | Date | Revision | Changes | | | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | Added SDIO in Table 2: STM32F205xx features and peripheral counts. | | | | 14-Jun-2011 | 7 | Updated V <sub>IN</sub> for 5V tolerant pins in <i>Table 11: Voltage characteristics</i> . Updated jitter parameters description in <i>Table 34: Main PLL characteristics</i> . Remove jitter values for system clock in <i>Table 35: PLLI2S (audio PLL) characteristics</i> . Updated <i>Table 42: EMI characteristics</i> . Updated <i>Note 2</i> in <i>Table 52: I2C characteristics</i> . Updated Avg_Slope typical value and T <sub>S_temp</sub> minimum value in <i>Table 69: Temperature sensor characteristics</i> . Updated T <sub>S_vbat</sub> minimum value in <i>Table 70: VBAT monitoring characteristics</i> . Updated T <sub>S_vrefint</sub> minimum value in <i>Table 71: Embedded internal reference voltage</i> . Added Software option in <i>Section 8: Part numbering</i> . In <i>Table 101: Main applications versus package for STM32F2xxx microcontrollers</i> , renamed USB1 and USB2, USB OTG FS and USB | | | | | | OTG HS, respectively; and removed USB OTG FS and camera interface for 64-pin package; added USB OTG HS on 64-pin package; added <i>Note 1</i> and <i>Note 2</i> . | | | | 20-Dec-2011 | 8 | Updated SDIO register addresses in Figure 16: Memory map. Updated Figure 3: Compatible board design between STM32F10xx and STM32F2xx for LQFP144 package, Figure 2: Compatible board design between STM32F10xx and STM32F2xx for LQFP100 package, Figure 1: Compatible board design between STM32F10xx and STM32F2xx for LQFP64 package, and added Figure 4: Compatible board design between STM32F10xx and STM32F2xx for LQFP176 package. Updated Section 3.3: Memory protection unit. Updated Section 3.6: Embedded SRAM. Updated Section 3.28: Universal serial bus on-the-go full-speed (OTG_FS) to remove external FS OTG PHY support. In Table 8: STM32F20x pin and ball definitions: changed SPI2_MCK and SPI3_MCK to I2S2_MCK and I2S3_MCK, respectively. Added ETH RMII_TX_EN attlernate function to PG11. Added EVENTOUT in the list of alternate functions for I/O pin/balls. Removed OTG_FS_SDA, OTG_FS_SCL and OTG_FS_INTN alternate functions. In Table 10: Alternate function mapping: changed I2S3_SCK to I2S3_MCK for PC7/AF6, added FSMC_NCE3 for PG9, FSMC_NE3 for PG10, and FSMC_NCE2 for PD7. Removed OTG_FS_SDA, OTG_FS_SCL and OTG_FS_INTN alternate functions. Changed I2S3_SCK into I2S3_MCK for PC7/AF6. Updated peripherals corresponding to AF12. Removed CEXT and ESR from Table 14: General operating conditions. | | | STM32F20xxx Revision history Table 97. Document revision history (continued) | Date | Revision | Changes | |-------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29-Oct-2012 | 10<br>(continued) | Replaced t <sub>d(CLKL-NOEL)</sub> by t <sub>d(CLKH-NOEL)</sub> in Table 76: Synchronous multiplexed NOR/PSRAM read timings, Table 78: Synchronous non-multiplexed NOR/PSRAM read timings, Figure 61: Synchronous multiplexed NOR/PSRAM read timings and Figure 63: Synchronous non-multiplexed NOR/PSRAM read timings. Added Figure 87: LQFP176 recommended footprint. Added Note 2 below Figure 86: Regulator OFF/internal reset ON. Updated device subfamily in Table 96: Ordering information scheme. Remove reference to note 2 for USB IOTG FS in Table 101: Main applications versus package for STM32F2xxx microcontrollers. |