



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                                                 |
|----------------------------|--------------------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M7                                                                                        |
| Core Size                  | 32-Bit Single-Core                                                                                     |
| Speed                      | 216MHz                                                                                                 |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, SAI, SD, SPDIF-Rx, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT                                      |
| Number of I/O              | 168                                                                                                    |
| Program Memory Size        | 1MB (1M x 8)                                                                                           |
| Program Memory Type        | FLASH                                                                                                  |
| EEPROM Size                | -                                                                                                      |
| RAM Size                   | 320K x 8                                                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V                                                                                            |
| Data Converters            | A/D 24x12b; D/A 2x12b                                                                                  |
| Oscillator Type            | Internal                                                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                                                     |
| Mounting Type              | Surface Mount                                                                                          |
| Package / Case             | 208-LQFP                                                                                               |
| Supplier Device Package    | 208-LQFP (28x28)                                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f746bgt7                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **1.1** Full compatibility throughout the family

The STM32F745xx and STM32F746xx devices are fully pin-to-pin, compatible with the STM32F4xxxx devices, allowing the user to try different peripherals, and reaching higher performances (higher frequency) for a greater degree of freedom during the development cycle.

*Figure 1* give compatible board designs between the STM32F4xx families.



The STM32F745xx and STM32F746xx LQFP144, LQFP176, LQFP208, TFBGA216, UFBGA176, WLCSP143 packages are fully pin to pin compatible with STM32F4xxxx devices.



Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals:

- SPI and I<sup>2</sup>S
- I<sup>2</sup>C
- USART
- General-purpose, basic and advanced-control timers TIMx
- DAC
- SDMMC
- Camera interface (DCMI)
- ADC
- SAI
- SPDIFRX
- Quad-SPI
- HDMI-CEC

# 2.8 Flexible memory controller (FMC)

The Flexible memory controller (FMC) includes three memory controllers:

- The NOR/PSRAM memory controller
- The NAND/memory controller
- The Synchronous DRAM (SDRAM/Mobile LPSDR SDRAM) controller

The main features of the FMC controller are the following:

- Interface with static-memory mapped devices including:
  - Static random access memory (SRAM)
  - NOR Flash memory/OneNAND Flash memory
  - PSRAM (4 memory banks)
  - NAND Flash memory with ECC hardware to check up to 8 Kbytes of data
- Interface with synchronous DRAM (SDRAM/Mobile LPSDR SDRAM) memories
- 8-,16-,32-bit data bus width
- Independent Chip Select control for each memory bank
- Independent configuration for each memory bank
- Write FIFO
- Read FIFO for SDRAM controller
- The Maximum FMC\_CLK/FMC\_SDCLK frequency for synchronous accesses is HCLK/2.

#### LCD parallel interface

The FMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost-



## 2.15 Boot modes

At startup, the boot memory space is selected by the BOOT pin and BOOT\_ADDx option bytes, allowing to program any boot memory address from 0x0000 0000 to 0x3FFF FFFF which includes:

- All Flash address space mapped on ITCM or AXIM interface
- All RAM address space: ITCM, DTCM RAMs and SRAMs mapped on AXIM interface
- The System memory bootloader

The boot loader is located in system memory. It is used to reprogram the Flash memory through a serial interface.

# 2.16 Power supply schemes

- V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.
- V<sub>DD</sub> = 1.7 to 3.6 Vexternal power supply for I/Os and the internal regulator (when enabled), provided externally through V<sub>DD</sub> pins.
- V<sub>SSA</sub>, V<sub>DDA</sub> = 1.7 to 3.6 V: external analog power supplies for ADC, DAC, reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively.

Note: V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained when the internal reset is OFF (refer to Section 2.17.2: Internal reset OFF). Refer to Table 3: Voltage regulator configuration mode versus device operating mode to identify the packages supporting this option.

- $V_{DDUSB}$  can be connected either to  $V_{DD}$  or an external independent power supply (3.0 to 3.6V) for USB transceivers (refer to *Figure 4* and *Figure 5*). For example, when device is powered at 1.8V, an independent power supply 3.3V can be connected to  $V_{DDUSB}$ . When the  $V_{DDUSB}$  is connected to a separated power supply, it is independent from  $V_{DD}$  or  $V_{DDA}$  but it must be the last supply to be provided and the first to disappear. The following conditions  $V_{DDUSB}$  must be respected:
  - During power-on phase (V\_DD < V\_DD\_MIN), V\_DDUSB should be always lower than V\_DD
  - During power-down phase (V<sub>DD</sub> < V<sub>DD\_MIN</sub>), V<sub>DDUSB</sub> should be always lower than  $V_{DD}$
  - V<sub>DDSUB</sub> rising and falling time rate specifications must be respected (see *Table 20* and *Table 21*)
  - In operating mode phase, V<sub>DDUSB</sub> could be lower or higher than V<sub>DD</sub>.
    - If USB (USB OTG\_HS/OTG\_FS) is used, the associated GPIOs powered by  $V_{DDUSB}$  are operating between  $V_{DDUSB\ MIN}$  and  $V_{DDUSB\ MAX}.$

- The V<sub>DDUSB</sub> supply both USB transceiver (USB OTG\_HS and USB OTG\_FS). If only one USB transceiver is used in the application, the GPIOs associated to the other USB transceiver are still supplied by V<sub>DDUSB</sub>.

- If USB (USB OTG\_HS/OTG\_FS) is not used, the associated GPIOs powered by  $V_{DDUSB}$  are operating between  $V_{DD\_MIN}$  and  $V_{DD\_MAX}.$ 



## 2.22.1 Advanced-control timers (TIM1, TIM8)

The advanced-control timers (TIM1, TIM8) can be seen as three-phase PWM generators multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead times. They can also be considered as complete general-purpose timers. Their 4 independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge- or center-aligned modes)
- One-pulse mode output

If configured as standard 16-bit timers, they have the same features as the general-purpose TIMx timers. If configured as 16-bit PWM generators, they have full modulation capability (0-100%).

The advanced-control timer can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining.

TIM1 and TIM8 support independent DMA request generation.

### 2.22.2 General-purpose timers (TIMx)

There are ten synchronizable general-purpose timers embedded in the STM32F74xxx devices (see *Table 6* for differences).

#### • TIM2, TIM3, TIM4, TIM5

The STM32F74xxx include 4 full-featured general-purpose timers: TIM2, TIM5, TIM3, and TIM4.The TIM2 and TIM5 timers are based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. The TIM3 and TIM4 timers are based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They all feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. This gives up to 16 input capture/output compare/PWMs on the largest packages.

The TIM2, TIM3, TIM4, TIM5 general-purpose timers can work together, or with the other general-purpose timers and the advanced-control timers TIM1 and TIM8 via the Timer Link feature for synchronization or event chaining.

Any of these general-purpose timers can be used to generate PWM outputs.

TIM2, TIM3, TIM4, TIM5 all have independent DMA request generation. They are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 4 hall-effect sensors.

#### • TIM9, TIM10, TIM11, TIM12, TIM13, and TIM14

These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler. TIM10, TIM11, TIM13, and TIM14 feature one independent channel, whereas TIM9 and TIM12 have two independent channels for input capture/output compare, PWM or one-pulse mode output. They can be synchronized with the TIM2, TIM3, TIM4, TIM5 full-featured general-purpose timers. They can also be used as simple time bases.



#### 2.22.3 Basic timers TIM6 and TIM7

These timers are mainly used for DAC trigger and waveform generation. They can also be used as a generic 16-bit time base.

TIM6 and TIM7 support independent DMA request generation.

#### 2.22.4 Low-power timer (LPTIM1)

The low-power timer has an independent clock and is running also in Stop mode if it is clocked by LSE, LSI or an external clock. It is able to wakeup the devices from Stop mode.

This low-power timer supports the following features:

- 16-bit up counter with 16-bit autoreload register
- 16-bit compare register
- Configurable output: pulse, PWM
- Continuous / one-shot mode
- Selectable software / hardware input trigger
- Selectable clock source:
- Internal clock source: LSE, LSI, HSI or APB clock
- External clock source over LPTIM input (working even with no internal clock source running, used by the Pulse Counter Application)
- Programmable digital glitch filter
- Encoder mode

#### 2.22.5 Independent watchdog

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes.

#### 2.22.6 Window watchdog

The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

#### 2.22.7 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard downcounter. It features:

- A 24-bit downcounter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0
- Programmable clock source.



#### Pinouts and pin description



#### Figure 18. STM32F74xNx TFBGA216 ballout

1. The above figure shows the package top view.



82/227

DocID027590 Rev 4

|         |      |     |               | Table 12 | 2. STM32                        | F745xx             | and STI            | M32F74          | 6xx alte                                    | rnate fu                                        | nction m                                   | napping                                  | (continu        | ed)                        |              |             |              |
|---------|------|-----|---------------|----------|---------------------------------|--------------------|--------------------|-----------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|-----------------|----------------------------|--------------|-------------|--------------|
|         |      | AF0 | AF1           | AF2      | AF3                             | AF4                | AF5                | AF6             | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11            | AF12                       | AF13         | AF14        | AF15         |
| P       | ort  | SYS | TIM1/2        | TIM3/4/5 | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6 | SPI3/<br>SAI1   | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI         | LCD         | SYS          |
| D. I.F. | PE14 | -   | TIM1_C<br>H4  | -        | -                               | -                  | SPI4_M<br>OSI      | -               | -                                           | -                                               | -                                          | SAI2_MC<br>K_B                           | -               | FMC_D1<br>1                | -            | LCD_CL<br>K | EVEN<br>TOUT |
| Port E  | PE15 | -   | TIM1_B<br>KIN | -        | -                               | -                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_D1<br>2                | -            | LCD_R7      | EVEN<br>TOUT |
|         | PF0  | -   | -             | -        | -                               | I2C2_SD<br>A       | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A0                     | -            | -           | EVEN<br>TOUT |
|         | PF1  | -   | -             | -        | -                               | I2C2_SC<br>L       | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A1                     | -            | -           | EVEN<br>TOUT |
|         | PF2  | -   | -             | -        | -                               | I2C2_SM<br>BA      | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A2                     | -            | -           | EVEN<br>TOUT |
|         | PF3  | -   | -             | -        | -                               | -                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A3                     | -            | -           | EVEN<br>TOUT |
|         | PF4  | -   | -             | -        | -                               | -                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A4                     | -            | -           | EVEN<br>TOUT |
|         | PF5  | -   | -             | -        | -                               | -                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A5                     | -            | -           | EVEN<br>TOUT |
| Port F  | PF6  | -   | -             | -        | TIM10_C<br>H1                   | -                  | SPI5_NS<br>S       | SAI1_SD<br>_B   | -                                           | UART7_<br>Rx                                    | QUADSP<br>I_BK1_IO<br>3                    | -                                        | -               | -                          | -            | -           | EVEN<br>TOUT |
|         | PF7  | -   | -             | -        | TIM11_CH<br>1                   | -                  | SPI5_SC<br>K       | SAI1_M<br>CLK_B | -                                           | UART7_T<br>x                                    | QUADSP<br>I_BK1_IO<br>2                    | -                                        | -               | -                          | -            | -           | EVEN<br>TOUT |
|         | PF8  | -   | -             | -        | -                               | -                  | SPI5_MI<br>SO      | SAI1_SC<br>K_B  | -                                           | UART7_<br>RTS                                   | TIM13_C<br>H1                              | QUADSPI<br>_BK1_IO0                      | -               | -                          | -            | -           | EVEN<br>TOUT |
|         | PF9  | -   | -             | -        | -                               | -                  | SPI5_M<br>OSI      | SAI1_FS<br>_B   | -                                           | UART7_<br>CTS                                   | TIM14_C<br>H1                              | QUADSPI<br>_BK1_IO1                      | -               | -                          | -            | -           | EVEN<br>TOUT |
|         | PF10 | -   | -             | -        | -                               | -                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | -                          | DCMI_D<br>11 | LCD_DE      | EVEN<br>TOUT |
|         | PF11 | -   | -             | -        | -                               | -                  | SPI5_M<br>OSI      | -               | -                                           | -                                               | -                                          | SAI2_SD_<br>B                            | -               | FMC_SD<br>NRAS             | DCMI_D<br>12 | -           | EVEN<br>TOUT |
|         | PF12 | -   | -             | -        | -                               | -                  | -                  | -               | -                                           | -                                               | -                                          | -                                        | -               | FMC_A6                     | -            | -           | EVEN<br>TOUT |

# Pinouts and pin description

STM32F745xx STM32F746xx

84/227

DocID027590 Rev 4

|        |      |             |        | Table 12 | 2. STM32                        | F745xx             | and STI            | M32F74        | 6xx alte                                    | rnate fu                                        | nction m                                   | napping                                  | (continu                                 | ed)                        |              |        |              |
|--------|------|-------------|--------|----------|---------------------------------|--------------------|--------------------|---------------|---------------------------------------------|-------------------------------------------------|--------------------------------------------|------------------------------------------|------------------------------------------|----------------------------|--------------|--------|--------------|
|        |      | AF0         | AF1    | AF2      | AF3                             | AF4                | AF5                | AF6           | AF7                                         | AF8                                             | AF9                                        | AF10                                     | AF11                                     | AF12                       | AF13         | AF14   | AF15         |
| P      | ort  | SYS         | TIM1/2 | TIM3/4/5 | TIM8/9/10/<br>11/LPTIM<br>1/CEC | I2C1/2/3/<br>4/CEC | SPI1/2/3/<br>4/5/6 | SPI3/<br>SAI1 | SPI2/3/U<br>SART1/2/<br>3/UART5/<br>SPDIFRX | SAI2/US<br>ART6/UA<br>RT4/5/7/8<br>/SPDIFR<br>X | CAN1/2/T<br>IM12/13/<br>14/QUAD<br>SPI/LCD | SAI2/QU<br>ADSPI/O<br>TG2_HS/<br>OTG1_FS | ETH/<br>OTG1_FS                          | FMC/SD<br>MMC1/O<br>TG2_FS | DCMI         | LCD    | SYS          |
|        | PG11 | -           | -      | -        | -                               | -                  | -                  | -             | SPDIFRX<br>_IN0                             | -                                               | -                                          | -                                        | ETH_MII_<br>TX_EN/E<br>TH_RMII_<br>TX_EN | -                          | DCMI_D<br>3  | LCD_B3 | EVEN<br>TOUT |
|        | PG12 | -           | -      | -        | LPTIM1_I<br>N1                  | -                  | SPI6_MI<br>SO      | -             | SPDIFRX<br>_IN1                             | USART6<br>_RTS                                  | LCD_B4                                     | -                                        | -                                        | FMC_NE<br>4                | -            | LCD_B1 | EVEN<br>TOUT |
| Port G | PG13 | TRACE<br>D0 | -      | -        | LPTIM1_<br>OUT                  | -                  | SPI6_SC<br>K       | -             | -                                           | USART6<br>_CTS                                  | -                                          | -                                        | ETH_MII_<br>TXD0/ET<br>H_RMII_T<br>XD0   | FMC_A2                     | -            | LCD_R0 | EVEN<br>TOUT |
|        | PG14 | TRACE<br>D1 | -      | -        | LPTIM1_E<br>TR                  | -                  | SPI6_M<br>OSI      | -             | -                                           | USART6<br>_TX                                   | QUADSP<br>I_BK2_IO<br>3                    | -                                        | ETH_MII_<br>TXD1/ET<br>H_RMII_T<br>XD1   | FMC_A2<br>5                | -            | LCD_B0 | EVEN<br>TOUT |
|        | PG15 | -           | -      | -        | -                               | -                  | -                  | -             | -                                           | USART6<br>_CTS                                  | -                                          | -                                        | -                                        | FMC_SD<br>NCAS             | DCMI_D<br>13 | -      | EVEN<br>TOUT |
|        | PH0  | -           | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -                                        | -                          | -            | -      | EVEN<br>TOUT |
|        | PH1  | -           | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | -                                          | -                                        | -                                        | -                          | -            | -      | EVEN<br>TOUT |
|        | PH2  | -           | -      | -        | LPTIM1_I<br>N2                  | -                  | -                  | -             | -                                           | -                                               | QUADSP<br>I_BK2_IO<br>0                    | SAI2_SC<br>K_B                           | ETH_MII_<br>CRS                          | FMC_SD<br>CKE0             | -            | LCD_R0 | EVEN<br>TOUT |
| Port H | PH3  | -           | -      | -        | -                               | -                  | -                  | -             | -                                           | -                                               | QUADSP<br>I_BK2_IO<br>1                    | SAI2_MC<br>K_B                           | ETH_MII_<br>COL                          | FMC_SD<br>NE0              | -            | LCD_R1 | EVEN<br>TOUT |
|        | PH4  | -           | -      | -        | -                               | I2C2_SC<br>L       | -                  | -             | -                                           | -                                               | -                                          | OTG_HS_<br>ULPI_NX<br>T                  | -                                        | -                          | -            | -      | EVEN<br>TOUT |
|        | PH5  | -           | -      | -        | -                               | I2C2_SD<br>A       | SPI5_NS<br>S       | -             | -                                           | -                                               | -                                          | -                                        | -                                        | FMC_SD<br>NWE              | -            | -      | EVEN<br>TOUT |
|        | PH6  | -           | -      | -        | -                               | I2C2_SM<br>BA      | SPI5_SC<br>K       | -             | -                                           | -                                               | TIM12_C<br>H1                              | -                                        | ETH_MII_<br>RXD2                         | FMC_SD<br>NE1              | DCMI_D<br>8  | -      | EVEN<br>TOUT |
|        | PH7  | -           | -      | -        | -                               | I2C3_SC<br>L       | SPI5_MI<br>SO      | -             | -                                           | -                                               | -                                          | -                                        | ETH_MII_<br>RXD3                         | FMC_SD<br>CKE1             | DCMI_D<br>9  | -      | EVEN<br>TOUT |

# Pinouts and pin description

STM32F745xx STM32F746xx

| Bus  | Boundary address          | Peripheral          |
|------|---------------------------|---------------------|
|      | 0x4000 8000- 0x4000 FFFF  | Reserved            |
|      | 0x4000 7C00 - 0x4000 7FFF | UART8               |
|      | 0x4000 7800 - 0x4000 7BFF | UART7               |
|      | 0x4000 7400 - 0x4000 77FF | DAC                 |
|      | 0x4000 7000 - 0x4000 73FF | PWR                 |
|      | 0x4000 6C00 - 0x4000 6FFF | HDMI-CEC            |
|      | 0x4000 6800 - 0x4000 6BFF | CAN2                |
|      | 0x4000 6400 - 0x4000 67FF | CAN1                |
|      | 0x4000 6000 - 0x4000 63FF | I2C4                |
|      | 0x4000 5C00 - 0x4000 5FFF | I2C3                |
|      | 0x4000 5800 - 0x4000 5BFF | I2C2                |
|      | 0x4000 5400 - 0x4000 57FF | I2C1                |
|      | 0x4000 5000 - 0x4000 53FF | UART5               |
|      | 0x4000 4C00 - 0x4000 4FFF | UART4               |
|      | 0x4000 4800 - 0x4000 4BFF | USART3              |
|      | 0x4000 4400 - 0x4000 47FF | USART2              |
|      | 0x4000 4000 - 0x4000 43FF | SPDIFRX             |
| AFDI | 0x4000 3C00 - 0x4000 3FFF | SPI3 / I2S3         |
|      | 0x4000 3800 - 0x4000 3BFF | SPI2 / I2S2         |
|      | 0x4000 3400 - 0x4000 37FF | Reserved            |
|      | 0x4000 3000 - 0x4000 33FF | IWDG                |
|      | 0x4000 2C00 - 0x4000 2FFF | WWDG                |
|      | 0x4000 2800 - 0x4000 2BFF | RTC & BKP Registers |
|      | 0x4000 2400 - 0x4000 27FF | LPTIM1              |
|      | 0x4000 2000 - 0x4000 23FF | TIM14               |
|      | 0x4000 1C00 - 0x4000 1FFF | TIM13               |
|      | 0x4000 1800 - 0x4000 1BFF | TIM12               |
|      | 0x4000 1400 - 0x4000 17FF | TIM7                |
|      | 0x4000 1000 - 0x4000 13FF | TIM6                |
|      | 0x4000 0C00 - 0x4000 0FFF | TIM5                |
|      | 0x4000 0800 - 0x4000 0BFF | TIM4                |
|      | 0x4000 0400 - 0x4000 07FF | TIM3                |
|      | 0x4000 0000 - 0x4000 03FF | TIM2                |

# Table 13. STM32F745xx and STM32F746xx register boundary addresses (continued)





Figure 25. Typical V<sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and LSE in low drive mode)

Figure 26. Typical V<sub>BAT</sub> current consumption (RTC ON/BKP SRAM OFF and LSE in medium low drive mode)





|                         |                            |                                             |                    | -)  |                    |      |
|-------------------------|----------------------------|---------------------------------------------|--------------------|-----|--------------------|------|
| Symbol                  | Parameter                  | Conditions                                  | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit |
| t <sub>ERASE256KB</sub> | Sector (256 KB) erase time | Program/erase parallelism<br>(PSIZE) = x 8  | -                  | 2.1 | 4                  |      |
|                         |                            | Program/erase parallelism<br>(PSIZE) = x 16 | -                  | 1.5 | 2.6                | s    |
|                         |                            | Program/erase parallelism<br>(PSIZE) = x 32 | -                  | 1   | 2                  |      |
|                         |                            | Program/erase parallelism<br>(PSIZE) = x 8  | -                  | 8   | 16                 |      |
| t <sub>ME</sub>         | Mass erase time            | Program/erase parallelism<br>(PSIZE) = x 16 | -                  | 5.6 | 11.2               | s    |
|                         |                            | Program/erase para<br>(PSIZE) = x 32        |                    | -   | 4                  | 8    |
|                         |                            | 32-bit program operation                    | 2.7                | -   | 3                  | V    |
| V <sub>prog</sub>       | Programming voltage        | 16-bit program operation                    | 2.1                | -   | 3.6                | V    |
|                         |                            | 8-bit program operation                     | 1.7                | -   | 3.6                | V    |

Table 48. Flash memory programming (continued)

1. Guaranteed by characterization results.

2. The maximum programming time is measured after 100K erase operations.

| Symbol                          | Parameter                                        | Conditions                   | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit |
|---------------------------------|--------------------------------------------------|------------------------------|--------------------|-----|--------------------|------|
| t <sub>prog</sub>               | Double word programming                          |                              | -                  | 16  | 100 <sup>(2)</sup> | μs   |
| t <sub>ERASE32KB</sub>          | Sector (32 KB) erase time                        | T <sub>A</sub> = 0 to +40 °C | -                  | 180 | -                  |      |
| t <sub>ERASE128KB</sub>         | Sector (128 KB) erase time                       | V <sub>DD</sub> = 3.3 V      | -                  | 450 | -                  | ms   |
| t <sub>ERASE256KB</sub>         | Sector (256 KB) erase time                       | V <sub>PP</sub> = 8.5 V      | -                  | 900 | -                  |      |
| t <sub>ME</sub>                 | Mass erase time                                  |                              | -                  | 6.9 | -                  | S    |
| V <sub>prog</sub>               | Programming voltage                              | -                            | 2.7                | -   | 3.6                | V    |
| V <sub>PP</sub>                 | V <sub>PP</sub> voltage range                    | -                            | 7                  | -   | 9                  | V    |
| I <sub>PP</sub>                 | Minimum current sunk on the $V_{\rm PP}$ pin     | -                            | 10                 | -   | -                  | mA   |
| t <sub>VPP</sub> <sup>(3)</sup> | Cumulative time during which $V_{PP}$ is applied | -                            | -                  | -   | 1                  | hour |

#### Table 49. Flash memory programming with V<sub>PP</sub>

1. Guaranteed by design.

2. The maximum programming time is measured after 100K erase operations.

3.  $V_{PP}$  should only be connected during programming/erasing.



| OSPEEDRy<br>[1:0] bit<br>value <sup>(1)</sup> | Symbol                  | Parameter                                                       | Conditions                                      | Min | Тур | Мах                | Unit |  |
|-----------------------------------------------|-------------------------|-----------------------------------------------------------------|-------------------------------------------------|-----|-----|--------------------|------|--|
|                                               | f <sub>max(IO)out</sub> | Maximum frequency <sup>(3)</sup>                                | $C_L = 30 \text{ pF}, V_{DD} \ge 2.7 \text{ V}$ | -   | -   | 100 <sup>(4)</sup> |      |  |
|                                               |                         |                                                                 | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥ 1.8 V | -   | -   | 50                 |      |  |
|                                               |                         |                                                                 | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥ 1.7 V | -   | -   | 42.5               | МН≁  |  |
|                                               |                         |                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V | -   | -   | 180 <sup>(4)</sup> |      |  |
|                                               |                         |                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.8 V | -   | -   | 100                |      |  |
| 11                                            |                         |                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 1.7 V | -   | -   | 72.5               |      |  |
| 11                                            |                         |                                                                 | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥ 2.7 V | -   | -   | 4                  |      |  |
|                                               |                         |                                                                 | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥1.8 V  | -   | -   | 6                  |      |  |
|                                               | t <sub>f(IO)out</sub> / | Output high to low level fall                                   | C <sub>L</sub> = 30 pF, V <sub>DD</sub> ≥1.7 V  | -   | -   | 7                  |      |  |
|                                               | t <sub>r(IO)out</sub>   | level rise time                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥ 2.7 V | -   | -   | 2.5                | 115  |  |
|                                               |                         |                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥1.8 V  | -   | -   | 3.5                |      |  |
|                                               |                         |                                                                 | C <sub>L</sub> = 10 pF, V <sub>DD</sub> ≥1.7 V  | -   | -   | 4                  |      |  |
| -                                             | tEXTIpw                 | Pulse width of external signals detected by the EXTI controller | -                                               | 10  | -   | -                  | ns   |  |

| Table 58. I/O AC characteristics <sup>(1)(2)</sup> ( | (continued) |
|------------------------------------------------------|-------------|
|------------------------------------------------------|-------------|

1. Guaranteed by design.

2. The I/O speed is configured using the OSPEEDRy[1:0] bits. Refer to the STM32F75xxx and STM32F74xxx reference manual for a description of the GPIOx\_SPEEDR GPIO port output speed register.

3. The maximum frequency is defined in *Figure 39*.

4. For maximum frequencies above 50 MHz and  $V_{DD}$  > 2.4 V, the compensation cell should be used.



#### Figure 39. I/O AC characteristics definition



| Symbol                            | Parameter                                                            | Conditions | Min | Тур | Max | Unit |
|-----------------------------------|----------------------------------------------------------------------|------------|-----|-----|-----|------|
| I <sub>VREF+</sub> <sup>(2)</sup> | ADC V <sub>REF</sub> DC current<br>consumption in conversion<br>mode | -          | -   | 300 | 500 | μA   |
| I <sub>VDDA</sub> <sup>(2)</sup>  | ADC V <sub>DDA</sub> DC current<br>consumption in conversion<br>mode | -          | -   | 1.6 | 1.8 | mA   |

Table 62. ADC characteristics (continued)

1. V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 2.17.2: Internal reset OFF).

2. Guaranteed by characterization results.

3.  $V_{\mathsf{REF}^+}$  is internally connected to  $V_{\mathsf{DDA}}$  and  $V_{\mathsf{REF}^-}$  is internally connected to  $V_{\mathsf{SSA}}.$ 

4.  $R_{ADC}$  maximum value is given for V<sub>DD</sub>=1.7 V, and minimum value for V<sub>DD</sub>=3.3 V.

5. For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in Table 62.

#### Equation 1: R<sub>AIN</sub> max formula

$$\mathsf{R}_{\mathsf{AIN}} = \frac{(k-0.5)}{\mathsf{f}_{\mathsf{ADC}} \times \mathsf{C}_{\mathsf{ADC}} \times \mathsf{ln}(2^{\mathsf{N}+2})} - \mathsf{R}_{\mathsf{ADC}}$$

The formula above (*Equation 1*) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. N = 12 (from 12-bit resolution) and k is the number of sampling periods defined in the ADC\_SMPR1 register.

| Symbol | Parameter                    | Test conditions                                    | Тур | Max <sup>(1)</sup> | Unit |
|--------|------------------------------|----------------------------------------------------|-----|--------------------|------|
| ET     | Total unadjusted error       | (                                                  | ±3  | ±4                 |      |
| EO     | Offset error                 | $f_{ADC} = 18 \text{ MHz}$<br>V_D_A = 1.7 to 3.6 V | ±2  | ±3                 |      |
| EG     | Gain error                   | V <sub>REF</sub> = 1.7 to 3.6 V                    | ±1  | ±3                 | LSB  |
| ED     | Differential linearity error | V <sub>DDA</sub> –V <sub>REF</sub> < 1.2 V         | ±1  | ±2                 |      |
| EL     | Integral linearity error     |                                                    | ±2  | ±3                 |      |

Table 63. ADC static accuracy at f<sub>ADC</sub> = 18 MHz

1. Guaranteed by characterization results.

| Table 64. ADC static accuracy | / at f <sub>ADC</sub> = 30 MHz |
|-------------------------------|--------------------------------|
|-------------------------------|--------------------------------|

| Symbol | Parameter                    | Test conditions                                          | Тур  | Max <sup>(1)</sup> | Unit |
|--------|------------------------------|----------------------------------------------------------|------|--------------------|------|
| ET     | Total unadjusted error       |                                                          | ±2   | ±5                 |      |
| EO     | Offset error                 | f <sub>ADC</sub> = 30 MHz,<br>R <sub>AIN</sub> < 10 kΩ   | ±1.5 | ±2.5               |      |
| EG     | Gain error                   | $V_{DDA} = 2.4 \text{ to } 3.6 \text{ V},$               | ±1.5 | ±4                 | LSB  |
| ED     | Differential linearity error | $V_{REF} = 1.7$ to 3.6 V,<br>$V_{DDA} - V_{REF} < 1.2$ V | ±1   | ±2                 |      |
| EL     | Integral linearity error     |                                                          | ±1.5 | ±3                 |      |

1. Guaranteed by characterization results.



## 5.3.22 Temperature sensor characteristics

| Table 68. 7 | Temperature se | ensor characteristics | , |
|-------------|----------------|-----------------------|---|
|-------------|----------------|-----------------------|---|

| Symbol                             | Parameter                                                                    | Min | Тур  | Max | Unit  |
|------------------------------------|------------------------------------------------------------------------------|-----|------|-----|-------|
| T <sub>L</sub> <sup>(1)</sup>      | V <sub>SENSE</sub> linearity with temperature                                | -   | ±1   | ±2  | °C    |
| Avg_Slope <sup>(1)</sup>           | Average slope                                                                | -   | 2.5  | -   | mV/°C |
| V <sub>25</sub> <sup>(1)</sup>     | Voltage at 25 °C                                                             | -   | 0.76 | -   | V     |
| t <sub>START</sub> <sup>(2)</sup>  | Startup time                                                                 | -   | 6    | 10  | μs    |
| T <sub>S_temp</sub> <sup>(2)</sup> | ADC sampling time when reading the temperature (1 $^\circ\text{C}$ accuracy) | 10  | -    | -   | μs    |

1. Guaranteed by characterization results.

2. Guaranteed by design.

|         | Table 69. Temperature sensor calibration value                       | es                        |
|---------|----------------------------------------------------------------------|---------------------------|
| Symbol  | Parameter                                                            | Memory address            |
| TS_CAL1 | TS ADC raw data acquired at temperature of 30 °C, $V_{DDA}$ = 3.3 V  | 0x1FF0 F44C - 0x1FF0 F44D |
| TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C, $V_{DDA}$ = 3.3 V | 0x1FF0 F44E - 0x1FF0 F44F |

# 5.3.23 V<sub>BAT</sub> monitoring characteristics

#### Table 70. V<sub>BAT</sub> monitoring characteristics

| Symbol                                | Parameter                                                            | Min | Тур | Мах | Unit |
|---------------------------------------|----------------------------------------------------------------------|-----|-----|-----|------|
| R                                     | Resistor bridge for V <sub>BAT</sub>                                 | -   | 50  | -   | KΩ   |
| Q                                     | Ratio on V <sub>BAT</sub> measurement                                | -   | 4   | -   | -    |
| Er <sup>(1)</sup>                     | Error on Q                                                           | -1  | -   | +1  | %    |
| T <sub>S_vbat</sub> <sup>(2)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub><br>1 mV accuracy | 5   | -   | -   | μs   |

1. Guaranteed by design.

2. Shortest sampling time can be determined in the application by multiple iterations.

### 5.3.24 Reference voltage

The parameters given in *Table 71* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 17*.

| Table 71. internal reference voltag | qe |
|-------------------------------------|----|
|-------------------------------------|----|

| Symbol                                | Parameter                                                        | Conditions                        | Min  | Тур  | Max  | Unit |
|---------------------------------------|------------------------------------------------------------------|-----------------------------------|------|------|------|------|
| V <sub>REFINT</sub>                   | Internal reference voltage                                       | –40 °C < T <sub>A</sub> < +105 °C | 1.18 | 1.21 | 1.24 | V    |
| T <sub>S_vrefint</sub> <sup>(1)</sup> | ADC sampling time when reading the<br>internal reference voltage | -                                 | 10   | -    | -    | μs   |
| V <sub>RERINT_s</sub> <sup>(2)</sup>  | Internal reference voltage spread over the temperature range     | $V_{DD}$ = 3V $\pm$ 10mV          | -    | 3    | 5    | mV   |



DocID027590 Rev 4

| Symbol   | Parameter                | Conditions                  | Min | Тур | Max | Unit |
|----------|--------------------------|-----------------------------|-----|-----|-----|------|
| tsu(MI)  | Data input actus time    | Master mode                 | 5.5 | -   | -   |      |
| tsu(SI)  |                          | Slave mode                  | 4   | -   | -   |      |
| th(MI)   | Data input hold time     | Master mode                 | 4   | -   | -   |      |
| th(SI)   |                          | Slave mode                  | 2   | -   | -   |      |
| ta(SO)   | Data output access time  | Slave mode                  | 7   | -   | 21  |      |
| tdis(SO) | Data output disable time | Slave mode                  | 5   | -   | 12  | ns   |
| tu(SO)   |                          | Slave mode 2.7≤VDD≤3.6V     | -   | 6.5 | 10  | 110  |
| 10(30)   | Data output valid time   | Slave mode 1.71≤VDD≤3.6V    | -   | 6.5 | 13  |      |
| tv(MO)   |                          | Master mode                 | -   | 2   | 4   |      |
| th(SO)   | Data output hold time    | Slave mode<br>1.71≤VDD≤3.6V | 5.5 | -   | -   |      |
| th(MO)   |                          | Master mode                 | 0   | -   | -   |      |

Table 76. SPI dynamic characteristics<sup>(1)</sup> (continued)

1. Guaranteed by characterization results.

2. Excepting SPI1 with SCK IO pin mapped on PA5. In this configuration, Maximum achievable frequency is 40MHz.

 Maximum Frequency of Slave Transmitter is determined by sum of Tv(SO) and Tsu(MI) intervals which has to fit into SCK level phase preceding the SCK sampling edge. This value can be achieved when it communicates with a Master having Tsu(MI)=0 while signal Duty(SCK)=50%.



Figure 46. SPI timing diagram - slave mode and CPHA = 0



| Symbol                    | Parameter                             | Min                      | Мах                      | Unit |
|---------------------------|---------------------------------------|--------------------------|--------------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                       | 2T <sub>HCLK</sub> - 0.5 | 2 T <sub>HCLK</sub> +1.5 |      |
| t <sub>v(NOE_NE)</sub>    | FMC_NEx low to FMC_NOE low            | 0                        | 1                        |      |
| t <sub>w(NOE)</sub>       | FMC_NOE low time                      | 2T <sub>HCLK</sub> – 1   | 2T <sub>HCLK</sub> + 1   |      |
| t <sub>h(NE_NOE)</sub>    | FMC_NOE high to FMC_NE high hold time | 0                        | -                        |      |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid            | -                        | 0.5                      |      |
| t <sub>h(A_NOE)</sub>     | Address hold time after FMC_NOE high  | 0                        | -                        |      |
| $t_{v(BL_NE)}$            | FMC_NEx low to FMC_BL valid           | -                        | 0.5                      | ne   |
| t <sub>h(BL_NOE)</sub>    | FMC_BL hold time after FMC_NOE high   | 0                        | -                        | 115  |
| t <sub>su(Data_NE)</sub>  | Data to FMC_NEx high setup time       | T <sub>HCLK</sub> - 2    | -                        |      |
| t <sub>su(Data_NOE)</sub> | Data to FMC_NOEx high setup time      | T <sub>HCLK</sub> -2     | -                        |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FMC_NOE high     | 0                        | -                        |      |
| t <sub>h(Data_NE)</sub>   | Data hold time after FMC_NEx high     | 0                        | -                        |      |
| t <sub>v(NADV_NE)</sub>   | FMC_NEx low to FMC_NADV low           | -                        | 0                        |      |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                     | -                        | T <sub>HCLK</sub> +1     |      |

 Table 88. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings<sup>(1)</sup>

1. C<sub>L</sub> = 30 pF.

| lable 89. Asynchronous non-multiplexed SRAM/PSRAM/NOR read - NWALL timings' | Table 89. As | ynchronous | non-multiplexe | d SRAM/PSRAM/N | IOR read - | NWAIT | timings <sup>(</sup> |
|-----------------------------------------------------------------------------|--------------|------------|----------------|----------------|------------|-------|----------------------|
|-----------------------------------------------------------------------------|--------------|------------|----------------|----------------|------------|-------|----------------------|

| Symbol                    | Parameter                                 | Min                     | Max                   | Unit |
|---------------------------|-------------------------------------------|-------------------------|-----------------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 7T <sub>HCLK</sub> –1   | 7T <sub>HCLK</sub>    |      |
| t <sub>w(NOE)</sub>       | FMC_NWE low time                          | 5T <sub>HCLK</sub> −1   | 5T <sub>HCLK</sub> +1 | ns   |
| t <sub>w(NWAIT)</sub>     | FMC_NWAIT low time                        | T <sub>HCLK</sub> -0.5  |                       | 110  |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 5T <sub>HCLK</sub> +1.5 | -                     |      |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4T <sub>HCLK</sub> +1   | -                     |      |

1. Guaranteed by characterization results.





#### Figure 69. NAND controller waveforms for common memory write access

Table 100. Switching characteristics for NAND Flash read cycles<sup>(1)</sup>

| Symbol                  | Parameter                                  | Min                     | Max                     | Unit |
|-------------------------|--------------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(N0E)</sub>     | FMC_NOE low width                          | 4T <sub>HCLK</sub> -0.5 | 4T <sub>HCLK</sub>      |      |
| t <sub>su(D-NOE)</sub>  | FMC_D[15-0] valid data before FMC_NOE high | 13                      | -                       |      |
| t <sub>h(NOE-D)</sub>   | FMC_D[15-0] valid data after FMC_NOE high  | 3                       | -                       | ns   |
| t <sub>d(ALE-NOE)</sub> | FMC_ALE valid before FMC_NOE low           | -                       | 3T <sub>HCLK</sub> -0.5 |      |
| t <sub>h(NOE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid            | 3T <sub>HCLK</sub> -2   | -                       |      |

1. Guaranteed by characterization results.

| Table 101. Switching characteristics for NAND Flash write cycl | es <sup>(1)</sup> |
|----------------------------------------------------------------|-------------------|
|----------------------------------------------------------------|-------------------|

| Symbol                  | Parameter                             | Min                     | Max                     | Unit |
|-------------------------|---------------------------------------|-------------------------|-------------------------|------|
| t <sub>w(NWE)</sub>     | FMC_NWE low width                     | 4T <sub>HCLK</sub> -0.5 | 4T <sub>HCLK</sub>      |      |
| t <sub>v(NWE-D)</sub>   | FMC_NWE low to FMC_D[15-0] valid      | 0                       | -                       |      |
| t <sub>h(NWE-D)</sub>   | FMC_NWE high to FMC_D[15-0] invalid   | 3T <sub>HCLK</sub> −1   | -                       | ne   |
| t <sub>d(D-NWE)</sub>   | FMC_D[15-0] valid before FMC_NWE high | 5T <sub>HCLK</sub> -3   | -                       | 115  |
| t <sub>d(ALE-NWE)</sub> | FMC_ALE valid before FMC_NWE low      | -                       | 3T <sub>HCLK</sub> -0.5 |      |
| t <sub>h(NWE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid       | 3T <sub>HCLK</sub> -2   | -                       |      |

1. Guaranteed by characterization results.



| uata   |             |        |        |                       |        |        |
|--------|-------------|--------|--------|-----------------------|--------|--------|
| Symbol | millimeters |        |        | inches <sup>(1)</sup> |        |        |
|        | Min         | Тур    | Мах    | Min                   | Тур    | Мах    |
| А      | -           | -      | 1.600  | -                     | -      | 0.0630 |
| A1     | 0.050       | -      | 0.150  | 0.0020                | -      | 0.0059 |
| A2     | 1.350       | 1.400  | 1.450  | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170       | 0.220  | 0.270  | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090       | -      | 0.200  | 0.0035                | -      | 0.0079 |
| D      | 15.800      | 16.000 | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| D1     | 13.800      | 14.000 | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| D3     | -           | 12.000 | -      | -                     | 0.4724 | -      |
| Е      | 15.800      | 16.000 | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| E1     | 13.800      | 14.000 | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| E3     | -           | 12.000 | -      | -                     | 0.4724 | -      |
| е      | -           | 0.500  | -      | -                     | 0.0197 | -      |
| L      | 0.450       | 0.600  | 0.750  | 0.0177                | 0.0236 | 0.0295 |
| L1     | -           | 1.000  | -      | -                     | 0.0394 | -      |
| k      | 0°          | 3.5°   | 7°     | 0°                    | 3.5°   | 7°     |
| CCC    | -           | -      | 0.080  | -                     | -      | 0.0031 |
|        | I           | l      |        | l                     |        |        |

| Table 112. LQPF100, | 14 x 14 mm | 100-pin low-profile | quad flat package | mechanical |
|---------------------|------------|---------------------|-------------------|------------|
|                     |            | data                |                   |            |

1. Values in inches are converted from mm and rounded to 4 decimal digits.



|        |             |       |       | `<br>                 | ,      |        |  |
|--------|-------------|-------|-------|-----------------------|--------|--------|--|
| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|        | Min         | Тур   | Мах   | Min                   | Тур    | Мах    |  |
| D      | 7.850       | 8.000 | 8.150 | 0.3091                | 0.3150 | 0.3209 |  |
| D1     | -           | 7.200 |       | -                     | 0.2835 | -      |  |
| E      | 7.850       | 8.000 | 8.150 | 0.3091                | 0.3150 | 0.3209 |  |
| E1     | -           | 7.200 | -     | -                     | 0.2835 | -      |  |
| е      | -           | 0.800 | -     | -                     | 0.0315 | -      |  |
| F      | -           | 0.400 | -     | -                     | 0.0157 | -      |  |
| G      | -           | 0.400 | -     | -                     | 0.0157 | -      |  |
| ddd    | -           | -     | 0.100 | -                     | -      | 0.0039 |  |
| eee    | -           | -     | 0.150 | -                     | -      | 0.0059 |  |
| fff    | -           | -     | 0.080 | -                     | -      | 0.0031 |  |

# Table 113. TFBGA100, 8 x 8 × 0.8 mm thin fine-pitch ball grid arraypackage mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Dimensions are expressed in millimeters.



| Symbol            | millimeters |        |       | inches <sup>(1)</sup> |        |        |  |
|-------------------|-------------|--------|-------|-----------------------|--------|--------|--|
|                   | Min         | Тур    | Max   | Min                   | Тур    | Max    |  |
| A2                | -           | 0.380  | -     | -                     | 0.0150 | -      |  |
| A3 <sup>(2)</sup> | -           | 0.025  | -     | -                     | 0.0010 | -      |  |
| b <sup>(3)</sup>  | 0.220       | 0.250  | 0.280 | 0.0087                | 0.0098 | 0.0110 |  |
| D                 | 4.504       | 4.539  | 4.574 | 0.1773                | 0.1787 | 0.1801 |  |
| E                 | 5.814       | 5.849  | 5.884 | 0.2289                | 0.2303 | 0.2317 |  |
| е                 | -           | 0.400  | -     | -                     | 0.0157 | -      |  |
| e1                | -           | 4.000  | -     | -                     | 0.1575 | -      |  |
| e2                | -           | 4.800  | -     | -                     | 0.1890 | -      |  |
| F                 | -           | 0.2695 | -     | -                     | 0.0106 | -      |  |
| G                 | -           | 0.5245 | -     | -                     | 0.0206 | -      |  |
| ааа               | -           | -      | 0.100 | -                     | -      | 0.0039 |  |
| bbb               | -           | -      | 0.100 | -                     | -      | 0.0039 |  |
| CCC               | -           | -      | 0.100 | -                     | -      | 0.0039 |  |
| ddd               | -           | -      | 0.050 | -                     | -      | 0.0020 |  |
| eee               | -           | -      | 0.050 | -                     | -      | 0.0020 |  |

# Table 115. WLCSP143, 4.539x 5.849 mm, 0.4 mm pitch wafer level chip scalepackage mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Back side coating.

3. Dimension is measured at the maximum bump diameter parallel to primary datum Z.

# Figure 86. WLCSP143, 4.539x 5.849 mm, 0.4 mm pitch wafer level chip scale package recommended footprint



