

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                                                 |
|----------------------------|--------------------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M7                                                                                        |
| Core Size                  | 32-Bit Single-Core                                                                                     |
| Speed                      | 216MHz                                                                                                 |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, SAI, SD, SPDIF-Rx, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT                                      |
| Number of I/O              | 114                                                                                                    |
| Program Memory Size        | 512KB (512K x 8)                                                                                       |
| Program Memory Type        | FLASH                                                                                                  |
| EEPROM Size                | -                                                                                                      |
| RAM Size                   | 320K x 8                                                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V                                                                                            |
| Data Converters            | A/D 24x12b; D/A 2x12b                                                                                  |
| Oscillator Type            | Internal                                                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                                      |
| Mounting Type              | Surface Mount                                                                                          |
| Package / Case             | 144-LQFP                                                                                               |
| Supplier Device Package    | 144-LQFP (20x20)                                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f746zet6                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Contents

| 1 | Desc | Description                                               |  |  |  |  |  |  |
|---|------|-----------------------------------------------------------|--|--|--|--|--|--|
|   | 1.1  | Full compatibility throughout the family                  |  |  |  |  |  |  |
| 2 | Func | tional overview                                           |  |  |  |  |  |  |
|   | 2.1  | ARM <sup>®</sup> Cortex <sup>®</sup> -M7 with FPU         |  |  |  |  |  |  |
|   | 2.2  | Memory protection unit 17                                 |  |  |  |  |  |  |
|   | 2.3  | Embedded Flash memory 18                                  |  |  |  |  |  |  |
|   | 2.4  | CRC (cyclic redundancy check) calculation unit            |  |  |  |  |  |  |
|   | 2.5  | Embedded SRAM                                             |  |  |  |  |  |  |
|   | 2.6  | AXI-AHB bus matrix                                        |  |  |  |  |  |  |
|   | 2.7  | DMA controller (DMA) 19                                   |  |  |  |  |  |  |
|   | 2.8  | Flexible memory controller (FMC)    20                    |  |  |  |  |  |  |
|   | 2.9  | Quad-SPI memory interface (QUADSPI) 21                    |  |  |  |  |  |  |
|   | 2.10 | LCD-TFT controller                                        |  |  |  |  |  |  |
|   | 2.11 | Chrom-ART Accelerator™ (DMA2D) 21                         |  |  |  |  |  |  |
|   | 2.12 | Nested vectored interrupt controller (NVIC) 22            |  |  |  |  |  |  |
|   | 2.13 | External interrupt/event controller (EXTI) 22             |  |  |  |  |  |  |
|   | 2.14 | Clocks and startup                                        |  |  |  |  |  |  |
|   | 2.15 | Boot modes                                                |  |  |  |  |  |  |
|   | 2.16 | Power supply schemes                                      |  |  |  |  |  |  |
|   | 2.17 | Power supply supervisor                                   |  |  |  |  |  |  |
|   |      | 2.17.1 Internal reset ON                                  |  |  |  |  |  |  |
|   |      | 2.17.2 Internal reset OFF                                 |  |  |  |  |  |  |
|   | 2.18 | Voltage regulator                                         |  |  |  |  |  |  |
|   |      | 2.18.1 Regulator ON                                       |  |  |  |  |  |  |
|   |      | 2.18.2 Regulator OFF                                      |  |  |  |  |  |  |
|   | 2 19 | Real-time clock (RTC) backup SRAM and backup registers 30 |  |  |  |  |  |  |
|   | 2.10 | Low-power modes 31                                        |  |  |  |  |  |  |
|   | 2 21 | $V_{\text{part}}$ operation 32                            |  |  |  |  |  |  |
|   | 2 22 | Timers and watchdogs                                      |  |  |  |  |  |  |
|   |      | 2.22.1 Advanced-control timers (TIM1, TIM8)               |  |  |  |  |  |  |
|   |      |                                                           |  |  |  |  |  |  |

DocID027590 Rev 4



## **1.1** Full compatibility throughout the family

The STM32F745xx and STM32F746xx devices are fully pin-to-pin, compatible with the STM32F4xxxx devices, allowing the user to try different peripherals, and reaching higher performances (higher frequency) for a greater degree of freedom during the development cycle.

*Figure 1* give compatible board designs between the STM32F4xx families.



The STM32F745xx and STM32F746xx LQFP144, LQFP176, LQFP208, TFBGA216, UFBGA176, WLCSP143 packages are fully pin to pin compatible with STM32F4xxxx devices.



# 2.23 Inter-integrated circuit interface (I<sup>2</sup>C)

The device embeds 4 I2C. Refer to *Table 7: I2C implementation* for the features implementation.

The I<sup>2</sup>C bus interface handles communication between the microcontroller and the serial I<sup>2</sup>C bus. It controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing.

The I2C peripheral supports:

- I<sup>2</sup>C-bus specification and user manual rev. 5 compatibility:
  - Slave and master modes, multimaster capability
  - Standard-mode (Sm), with a bitrate up to 100 kbit/s
  - Fast-mode (Fm), with a bitrate up to 400 kbit/s
  - 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses
  - Programmable setup and hold times
  - Optional clock stretching
- System Management Bus (SMBus) specification rev 2.0 compatibility:
  - Hardware PEC (Packet Error Checking) generation and verification with ACK control
  - Address resolution protocol (ARP) support
  - SMBus alert
- Power System Management Protocol (PMBus<sup>TM</sup>) specification rev 1.1 compatibility
- Independent clock: a choice of independent clock sources allowing the I2C communication speed to be independent from the PCLK reprogramming.
- Programmable analog and digital noise filters
- 1-byte buffer with DMA capability

#### Table 7. I2C implementation

| I2C features <sup>(1)</sup>                   | I2C1 | I2C2 | I2C3 | I2C4 |
|-----------------------------------------------|------|------|------|------|
| Standard-mode (up to 100 kbit/s)              | Х    | Х    | Х    | Х    |
| Fast-mode (up to 400 kbit/s)                  | Х    | Х    | Х    | Х    |
| Programmable analog and digital noise filters | Х    | Х    | Х    | Х    |
| SMBus/PMBus hardware support                  | Х    | Х    | Х    | Х    |
| Independent clock                             | Х    | Х    | Х    | Х    |

1. X: supported



## 2.29 Audio and LCD PLL(PLLSAI)

An additional PLL dedicated to audio and LCD-TFT is used for SAI1 peripheral in case the PLLI2S is programmed to achieve another audio sampling frequency (49.152 MHz or 11.2896 MHz) and the audio application requires both sampling frequencies simultaneously.

The PLLSAI is also used to generate the LCD-TFT clock.

## 2.30 SD/SDIO/MMC card host interface (SDMMC)

An SDMMC host interface is available, that supports MultiMediaCard System Specification Version 4.2 in three different databus modes: 1-bit (default), 4-bit and 8-bit.

The interface allows data transfer at up to 50 MHz, and is compliant with the SD Memory card specification version 2.0.

The SDMMC card specification version 2.0 is also supported with two different databus modes: 1-bit (default) and 4-bit.

The current version supports only one SD/SDMMC/MMC4.2 card at any one time and a stack of MMC4.1 or previous.

The SDMMC can be served by the DMA controller

# 2.31 Ethernet MAC interface with dedicated DMA and IEEE 1588 support

The devices provide an IEEE-802.3-2002-compliant media access controller (MAC) for ethernet LAN communications through an industry-standard medium-independent interface (MII) or a reduced medium-independent interface (RMII). The microcontroller requires an external physical interface device (PHY) to connect to the physical LAN bus (twisted-pair, fiber, etc.). The PHY is connected to the device MII port using 17 signals for MII or 9 signals for RMII, and can be clocked using the 25 MHz (MII) from the microcontroller.

The devices include the following features:

- Support of 10 and 100 Mbit/s rates
- Dedicated DMA controller allowing high-speed transfers between the dedicated SRAM and the descriptors
- Tagged MAC frame support (VLAN support)
- Half-duplex (CSMA/CD) and full-duplex operation
- MAC control sublayer (control frames) support
- 32-bit CRC generation and removal
- Several address filtering modes for physical and multicast address (multicast and group addresses)
- 32-bit status code for each transmitted or received frame
- Internal FIFOs to buffer transmit and receive frames. The transmit FIFO and the receive FIFO are both 2 Kbytes.
- Supports hardware PTP (precision time protocol) in accordance with IEEE 1588 2008 (PTP V2) with the time stamp comparator connected to the TIM2 input
- Triggers interrupt when system time becomes greater than target time



## 2.38 General-purpose input/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current-capable and have speed selection to better manage internal noise, power consumption and electromagnetic emission.

The I/O configuration can be locked if needed by following a specific sequence in order to avoid spurious writing to the I/Os registers.

Fast I/O handling allowing maximum I/O toggling up to 108 MHz.

## 2.39 Analog-to-digital converters (ADCs)

Three 12-bit analog-to-digital converters are embedded and each ADC shares up to 16 external channels, performing conversions in the single-shot or scan mode. In scan mode, automatic conversion is performed on a selected group of analog inputs.

Additional logic functions embedded in the ADC interface allow:

- Simultaneous sample and hold
- Interleaved sample and hold

The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

To synchronize A/D conversion and timers, the ADCs could be triggered by any of TIM1, TIM2, TIM3, TIM4, TIM5, or TIM8 timer.

## 2.40 Temperature sensor

The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 1.7 V and 3.6 V. The temperature sensor is internally connected to the same input channel as  $V_{BAT}$ , ADC1\_IN18, which is used to convert the sensor output voltage into a digital value. When the temperature sensor and  $V_{BAT}$  conversion are enabled at the same time, only  $V_{BAT}$  conversion is performed.

As the offset of the temperature sensor varies from chip to chip due to process variation, the internal temperature sensor is mainly suitable for applications that detect temperature changes instead of absolute temperatures. If an accurate temperature reading is needed, then an external temperature sensor part should be used.

## 2.41 Digital-to-analog converter (DAC)

The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs.





Figure 13. STM32F74xZx WLCSP143 ballout

1. The above figure shows the package top view.



#### STM32F745xx STM32F746xx

| Pin name | NOR/PSRAM/SR<br>AM | NOR/PSRAM<br>Mux | NAND16 | SDRAM |
|----------|--------------------|------------------|--------|-------|
| PF0      | A0                 | -                | -      | A0    |
| PF1      | A1                 | -                | -      | A1    |
| PF2      | A2                 | -                | -      | A2    |
| PF3      | A3                 | -                | -      | A3    |
| PF4      | A4                 | -                | -      | A4    |
| PF5      | A5                 | -                | -      | A5    |
| PF12     | A6                 | -                | -      | A6    |
| PF13     | A7                 | -                | -      | A7    |
| PF14     | A8                 | -                | -      | A8    |
| PF15     | A9                 | -                | -      | A9    |
| PG0      | A10                | -                | -      | A10   |
| PG1      | A11                | -                | -      | A11   |
| PG2      | A12                | -                | -      | A12   |
| PG3      | A13                | -                | -      | -     |
| PG4      | A14                | -                | -      | BA0   |
| PG5      | A15                | -                | -      | BA1   |
| PD11     | A16                | A16              | CLE    | -     |
| PD12     | A17                | A17              | ALE    | -     |
| PD13     | A18                | A18              | -      | -     |
| PE3      | A19                | A19              | -      | -     |
| PE4      | A20                | A20              | -      | -     |
| PE5      | A21                | A21              | -      | -     |
| PE6      | A22                | A22              | -      | -     |
| PE2      | A23                | A23              | -      | -     |
| PG13     | A24                | A24              | -      | -     |
| PG14     | A25                | A25              | -      | -     |
| PD14     | D0                 | DA0              | D0     | D0    |
| PD15     | D1                 | DA1              | D1     | D1    |
| PD0      | D2                 | DA2              | D2     | D2    |
| PD1      | D3                 | DA3              | D3     | D3    |
| PE7      | D4                 | DA4              | D4     | D4    |
| PE8      | D5                 | DA5              | D5     | D5    |
| PE9      | D6                 | DA6              | D6     | D6    |
| PE10     | D7                 | DA7              | D7     | D7    |

#### Table 11. FMC pin definition



| Bus       | Boundary address          | Peripheral                     |
|-----------|---------------------------|--------------------------------|
|           | 0xE00F FFFF - 0xFFFF FFFF | Reserved                       |
| Cortex-M7 | 0xE000 0000 - 0xE00F FFFF | Cortex-M7 internal peripherals |
|           | 0xD000 0000 - 0xDFFF FFFF | FMC bank 6                     |
|           | 0xC000 0000 - 0xCFFF FFFF | FMC bank 5                     |
|           | 0xA000 2000 - 0xBFFF FFFF | Reserved                       |
|           | 0xA000 1000 - 0xA000 1FFF | Quad-SPI control register      |
| AHB3      | 0xA000 0000- 0xA000 0FFF  | FMC control register           |
|           | 0x9000 0000 - 0x9FFF FFFF | Quad-SPI                       |
|           | 0x8000 0000 - 0x8FFF FFFF | FMC bank 3                     |
|           | 0x7000 0000 - 0x7FFF FFFF | FMC bank 2                     |
|           | 0x6000 0000 - 0x6FFF FFFF | FMC bank 1                     |
|           | 0x5006 0C00- 0x5FFF FFFF  | Reserved                       |
|           | 0x5006 0800 - 0x5006 0BFF | RNG                            |
|           | 0x5005 0400 - 0x5006 07FF | Reserved                       |
|           | 0x5005 0000 - 0x5005 03FF | DCMI                           |
| AHB2      | 0x5004 0000- 0x5004 FFFF  | Reserved                       |
|           | 0x5000 0000 - 0x5003 FFFF | USB OTG FS                     |

| Table | 13. | STM32F7 | 45xx ar | nd STM | 32F746xx | register | boundary | addresses  |
|-------|-----|---------|---------|--------|----------|----------|----------|------------|
| IUDIC |     |         | TOAN UI |        |          | register | Soundary | uuui 00000 |



# 5 Electrical characteristics

## 5.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

#### 5.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_A max$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ).

#### 5.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A = 25$  °C,  $V_{DD} = 3.3$  V (for the 1.7 V  $\leq$ V<sub>DD</sub>  $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ).

#### 5.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

#### 5.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in *Figure 20*.

#### 5.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 21*.





#### Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load).
- All peripherals are disabled except if it is explicitly mentioned.
- The Flash memory access time is adjusted both to f<sub>HCLK</sub> frequency and V<sub>DD</sub> range (see *Table 18: Limitations depending on the operating power supply range*).
- When the regulator is ON, the voltage scaling and over-drive mode are adjusted to f<sub>HCLK</sub> frequency as follows:
  - Scale 3 for  $f_{HCLK} \le 144$  MHz
  - Scale 2 for 144 MHz <  $f_{HCLK} \le 168$  MHz
  - Scale 1 for 168 MHz < f<sub>HCLK</sub> ≤216 MHz. The over-drive is only ON at 216 MHz.
- When the regulator is OFF, the V12 is provided externally as described in *Table 17: General operating conditions*:
- The system clock is HCLK,  $f_{PCLK1} = f_{HCLK}/4$ , and  $f_{PCLK2} = f_{HCLK}/2$ .
- External clock frequency is 25 MHz and PLL is ON when f<sub>HCLK</sub> is higher than 25 MHz.
- The typical current consumption values are obtained for 1.7 V  $\leq$  V<sub>DD</sub>  $\leq$  3.6 V voltage range and for T<sub>A</sub>= 25 °C unless otherwise specified.
- The maximum values are obtained for 1.7 V  $\leq$  V<sub>DD</sub>  $\leq$  3.6 V voltage range and a maximum ambient temperature (T<sub>A</sub>) unless otherwise specified.
- For the voltage range 1.7 V  $\leq$  V<sub>DD</sub>  $\leq$  3.6 V, the maximum frequency is 180 MHz.

# Table 24. Typical and maximum current consumption in Run mode, code with data processingrunning from ITCM RAM, regulator ON

| Symbol Parameter | Doromotor  | Paramotor Conditions                         |     | Turn                   |                        | Unit                    |                    |    |    |    |    |
|------------------|------------|----------------------------------------------|-----|------------------------|------------------------|-------------------------|--------------------|----|----|----|----|
|                  | Conditions |                                              | тур | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit               |    |    |    |    |
|                  |            |                                              | 216 | 178                    | 208 <sup>(4)</sup>     | 230 <sup>(4)</sup>      | -                  |    |    |    |    |
|                  |            |                                              | 200 | 165                    | 193                    | 212                     | 230                |    |    |    |    |
|                  |            |                                              | 180 | 147                    | 171 <sup>(4)</sup>     | 185 <sup>(4)</sup>      | 198 <sup>(4)</sup> |    |    |    |    |
|                  |            | All peripherals<br>enabled <sup>(2)(3)</sup> | 168 | 130                    | 152                    | 164                     | 177                |    |    |    |    |
|                  |            |                                              | 144 | 100                    | 116                    | 127                     | 137                |    |    |    |    |
|                  |            |                                              | 60  | 44                     | 52                     | 63                      | 73                 |    |    |    |    |
|                  | Supply     |                                              | 25  | 21                     | 25                     | 36                      | 46                 |    |    |    |    |
| DD               | CURRENT IN | All peripherals<br>disabled <sup>(3)</sup>   | 216 | 102                    | 120 <sup>(4)</sup>     | 141 <sup>(4)</sup>      | -                  | mA |    |    |    |
|                  |            |                                              | 200 | 95                     | 111                    | 131                     | 149                |    |    |    |    |
|                  |            |                                              | 180 | 84                     | 98 <sup>(4)</sup>      | 112 <sup>(4)</sup>      | 125 <sup>(4)</sup> |    |    |    |    |
|                  |            |                                              | 168 | 75                     | 87                     | 100                     | 112                |    |    |    |    |
|                  |            |                                              | 144 | 58                     | 67                     | 77                      | 88                 |    |    |    |    |
|                  |            |                                              | 60  | 25                     | 30                     | 41                      | 51                 |    |    |    |    |
|                  |            |                                              |     |                        |                        |                         | 25                 | 12 | 15 | 25 | 36 |

1. Guaranteed by characterization results.



#### Electrical characteristics

2. When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.

|                                                   |                                                                     | Tvn                                                                                                      |                           | Max <sup>(1)</sup>        |                           |                            |      |
|---------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|----------------------------|------|
| Symbol                                            | Parameter                                                           | Conditions                                                                                               | 1 y p                     | V <sub>DD</sub> = 3.6 V   |                           |                            | Unit |
|                                                   |                                                                     |                                                                                                          | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C |      |
| I <sub>DD_STOP_NM</sub><br>(normal mode)          | Supply current in Stop                                              | Flash memory in Stop mode,<br>all oscillators OFF, no IWDG                                               | 0.45                      | 2.00                      | 14.00                     | 22.00                      |      |
|                                                   | Run mode                                                            | Flash memory in Deep power<br>down mode, all oscillators OFF                                             | 0.40                      | 2.00                      | 14.00                     | 22.00                      |      |
|                                                   | Supply current in Stop<br>mode, main regulator in<br>Low-power mode | Flash memory in Stop mode, all<br>oscillators OFF, no IWDG                                               | 0.32                      | 1.50                      | 10.00                     | 18.00                      |      |
|                                                   |                                                                     | Flash memory in Deep power<br>down mode, all oscillators OFF, no<br>IWDG                                 | 0.27                      | 1.50                      | 10.00                     | 18.00                      | mA   |
| I <sub>DD_STOP_UDM</sub><br>(under-drive<br>mode) | Supply current in Stop<br>mode, main regulator in                   | Regulator in Run mode, Flash<br>memory in Deep power down<br>mode, all oscillators OFF, no<br>IWDG       | 0.15                      | 0.80                      | 4.00                      | 7.00                       | +    |
|                                                   | Low voltage and under-<br>drive modes                               | Regulator in Low-power mode,<br>Flash memory in Deep power<br>down mode, all oscillators OFF, no<br>IWDG | 0.10                      | 0.70                      | 4.00                      | 7.00                       |      |

| Table 31. Typical and maximum curr | rent consumptions in Stop mode |
|------------------------------------|--------------------------------|
|------------------------------------|--------------------------------|

1. Data based on characterization, tested in production.



| Derinheral |                                     | -       | 11-14   |         |        |
|------------|-------------------------------------|---------|---------|---------|--------|
| F          | reripheral                          | Scale 1 | Scale 2 | Scale 3 | Unit   |
|            | TIM2                                | 19.8    | 18.7    | 16.1    |        |
|            | TIM3                                | 16.6    | 15.1    | 13.6    |        |
|            | TIM4                                | 16.2    | 15.1    | 13.3    |        |
|            | TIM5<br>TIM6                        | 19      | 17.8    | 15.8    |        |
|            |                                     | 3       | 2.7     | 2.5     |        |
|            | TIM7                                | 3       | 2.7     | 2.5     |        |
|            | TIM12                               | 12.4    | 11.3    | 10.3    |        |
|            | TIM13                               | 6       | 5.3     | 5       |        |
|            | TIM14                               | 6       | 5.3     | 5       |        |
|            | LPTIM1                              | 9.4     | 8.7     | 8.1     |        |
|            | WWDG                                | 1.8     | 1.6     | 1.4     |        |
|            | SPI2/I2S2 <sup>(3)</sup>            | 3       | 2.9     | 2.8     |        |
|            | SPI3/I2S3 <sup>(3)</sup><br>SPDIFRX | 3.2     | 2.9     | 2.8     |        |
| APB1       |                                     | 2.2     | 2       | 1.7     |        |
| (up to     | USART2                              | 12.8    | 12      | 10.8    | µA/MHz |
| 54 MHz)    | USART3                              | 15.6    | 14.2    | 13.1    |        |
|            | UART4                               | 11.8    | 10.7    | 9.7     |        |
|            | UART5                               | 11.2    | 10      | 9.2     |        |
|            | I2C1                                | 9.8     | 8.7     | 7.8     |        |
|            | I2C2                                | 8.6     | 7.8     | 7.2     |        |
|            | I2C3                                | 8.6     | 7.8     | 7.2     |        |
|            | I2C4                                | 12      | 10.9    | 9.7     |        |
|            | CAN1                                | 6.8     | 6       | 5.6     |        |
|            | CAN2                                | 6.8     | 6       | 5.8     |        |
|            | CEC                                 | 1       | 0.7     | 0.8     |        |
|            | PWR                                 | 1.2     | 0.9     | 0.8     |        |
|            | DAC <sup>(4)</sup>                  | 3       | 2.7 2.5 | 2.5     |        |
|            | UART7                               | 12.4    | 11.6    | 10      |        |
|            | UART8                               | 10.4    | 9.3     | 8.6     |        |

 Table 35. Peripheral current consumption (continued)



For C<sub>L1</sub> and C<sub>L2</sub>, it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 32*). C<sub>L1</sub> and C<sub>L2</sub> are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of C<sub>L1</sub> and C<sub>L2</sub>. PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing C<sub>L1</sub> and C<sub>L2</sub>.

*Note:* For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website <u>www.st.com</u>.





1. R<sub>EXT</sub> value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 40*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol          | Parameter               | Conditions                                     | Min | Тур | Мах | Unit |  |  |
|-----------------|-------------------------|------------------------------------------------|-----|-----|-----|------|--|--|
|                 | LSE current consumption | LSEDRV[1:0]=00<br>Low drive capability         | -   | 250 | -   |      |  |  |
| I <sub>DD</sub> |                         | LSEDRV[1:0]=10<br>Medium low drive capability  | -   | 300 | -   | nA   |  |  |
|                 |                         | LSEDRV[1:0]=01<br>Medium high drive capability | -   | 370 | -   |      |  |  |
|                 |                         | LSEDRV[1:0]=11<br>High drive capability        | -   | 480 | -   |      |  |  |

Table 40. LSE oscillator characteristics (f<sub>LSE</sub> = 32.768 kHz) <sup>(1)</sup>



Equation 2

Equation 2 allows to calculate the increment step (INCSTEP):

 $INCSTEP = round[((2^{15}-1) \times md \times PLLN) / (100 \times 5 \times MODEPER)]$ 

f<sub>VCO OUT</sub> must be expressed in MHz.

With a modulation depth (md) =  $\pm 2$  % (4 % peak to peak), and PLLN = 240 (in MHz):

INCSTEP = round[ $((2^{15}-1) \times 2 \times 240)/(100 \times 5 \times 250)$ ] = 126md(quantitazed)%

An amplitude quantization error may be generated because the linear modulation profile is obtained by taking the quantized values (rounded to the nearest integer) of MODPER and INCSTEP. As a result, the achieved modulation depth is quantized. The percentage quantized modulation depth is given by the following formula:

 $md_{quantized}\% = (MODEPER \times INCSTEP \times 100 \times 5) / ((2^{15} - 1) \times PLLN)$ 

As a result:

 $md_{guantized} \% = (250 \times 126 \times 100 \times 5) / ((2^{15} - 1) \times 240) = 2.002\%$ (peak)

*Figure 36* and *Figure 37* show the main PLL output clock waveforms in center spread and down spread modes, where:

F0 is  $f_{PLL_OUT}$  nominal. T<sub>mode</sub> is the modulation period. md is the modulation depth.



#### Figure 36. PLL output clock waveforms in center spread mode



Figure 63. Synchronous multiplexed PSRAM write timings





Figure 66. NAND controller waveforms for read access

Figure 67. NAND controller waveforms for write access



Figure 68. NAND controller waveforms for common memory read access











# 5.3.29 Camera interface (DCMI) timing specifications

Unless otherwise specified, the parameters given in *Table 108* for DCMI are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency and  $V_{DD}$  supply voltage summarized in *Table 17*, with the following configuration:

- DCMI\_PIXCLK polarity: falling
- DCMI\_VSYNC and DCMI\_HSYNC polarity: high
- Data formats: 14 bits

| Symbol                                           | Parameter                                     | Min | Max | Unit |
|--------------------------------------------------|-----------------------------------------------|-----|-----|------|
| -                                                | Frequency ratio DCMI_PIXCLK/f <sub>HCLK</sub> | -   | 0.4 |      |
| DCMI_PIXCLK                                      | Pixel clock input                             | -   | 54  | MHz  |
| D <sub>Pixel</sub>                               | Pixel clock input duty cycle                  | 30  | 70  | %    |
| t <sub>su(DATA)</sub>                            | Data input setup time                         | 3.5 | -   |      |
| t <sub>h(DATA)</sub>                             | Data input hold time                          | 0   | -   |      |
| t <sub>su(HSYNC)</sub><br>t <sub>su(VSYNC)</sub> | DCMI_HSYNC/DCMI_VSYNC input setup time        | 2.5 | -   | ns   |
| t <sub>h(HSYNC)</sub><br>t <sub>h(VSYNC)</sub>   | DCMI_HSYNC/DCMI_VSYNC input hold time         | 0   | -   |      |

1. Guaranteed by characterization results.



#### Marking of engineering samples

The following figure gives an example of topside marking orientation versus pin 1 identifier location.



Figure 90. LQFP144, 20 x 20mm, 144-pin low-profile quad flat package top view example

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



# 6.5 LQFP176, 24 x 24 mm low-profile quad flat package information

C Seating plane 0.25 mm gauge plane A1 HD 11 PIN 1 D **IDENTIFICATION** b ZE Е HE е ZD b 1T\_ME\_V2

Figure 91. LQFP176, 24 x 24 mm, 176-pin low-profile quad flat package outline

1. Drawing is not to scale.

# Table 118. LQFP176, 24 x 24 mm, 176-pin low-profile quad flat packagemechanical data

| Symbol | millimeters |     |        | inches <sup>(1)</sup> |     |        |  |
|--------|-------------|-----|--------|-----------------------|-----|--------|--|
|        | Min         | Тур | Max    | Min                   | Тур | Max    |  |
| А      | -           | -   | 1.600  | -                     | -   | 0.0630 |  |
| A1     | 0.050       | -   | 0.150  | 0.0020                | -   | 0.0059 |  |
| A2     | 1.350       | -   | 1.450  | 0.0531                | -   | 0.0060 |  |
| b      | 0.170       | -   | 0.270  | 0.0067                | -   | 0.0106 |  |
| С      | 0.090       | -   | 0.200  | 0.0035                | -   | 0.0079 |  |
| D      | 23.900      | -   | 24.100 | 0.9409                | -   | 0.9488 |  |



| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|-------|-----------------------|--------|--------|
|        | Min         | Тур   | Мах   | Min                   | Тур    | Мах    |
| G      | -           | 0.900 | -     | -                     | 0.0354 | -      |
| ddd    | -           | -     | 0.100 | -                     | -      | 0.0039 |
| eee    | -           | -     | 0.150 | -                     | -      | 0.0059 |
| fff    | -           | -     | 0.080 | -                     | -      | 0.0031 |

# Table 122. TFBGA216, 13 × 13 × 0.8 mm thin fine-pitch ball grid arraypackage mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.

# Figure 101. TFBGA216, 13 x 13 x 0.8 mm thin fine-pitch ball grid array package recommended footprint



#### Table 123. TFBGA216 recommended PCB design rules (0.8 mm pitch BGA)

| Dimension         | Recommended values                                                    |  |  |
|-------------------|-----------------------------------------------------------------------|--|--|
| Pitch             | 0.8                                                                   |  |  |
| Dpad              | 0.400 mm                                                              |  |  |
| Dsm               | 0.470 mm typ. (depends on the soldermask reg-<br>istration tolerance) |  |  |
| Stencil opening   | 0.400 mm                                                              |  |  |
| Stencil thickness | Between 0.100 mm and 0.125 mm                                         |  |  |
| Pad trace width   | 0.120 mm                                                              |  |  |

