Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | SCI, SPI | | Peripherals | LVD, POR, PWM | | Number of I/O | 21 | | Program Memory Size | 7.5KB (7.5K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 384 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 6x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-LQFP | | Supplier Device Package | 32-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mchc908gr8vfae | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### Technical Data — MC68HC908GR8 # **List of Paragraphs** | List of Paragraphs | |-------------------------------------------------| | Table of Contents | | List of Tables | | List of Figures | | Section 1. General Description25 | | Section 2. Memory Map35 | | Section 3. Low Power Modes49 | | Section 4. Resets and Interrupts | | Section 5. Analog-to-Digital Converter (ADC)79 | | Section 6. Break Module (BRK) | | Section 7. Clock Generator Module (CGMC)99 | | Section 8. Configuration Register (CONFIG)129 | | Section 9. Computer Operating Properly (COP)133 | | Section 10. Central Processing Unit (CPU)139 | | Section 11. Flash Memory157 | | Section 12. External Interrupt (IRQ)167 | | Section 13. Keyboard Interrupt (KBI)175 | | Section 14. Low-Voltage Inhibit (LVI)183 | | Section 15. Monitor ROM (MON)189 | | Section 16. Input/Output Ports (I/O)205 | MC68HC908GR8 — Rev 4.0 # List of Figures | 7-4 | PLL Control Register (PCTL) | 115 | |------|-------------------------------------------------|-----| | 7-5 | PLL Bandwidth Control Register (PBWC) | 118 | | 7-6 | PLL Multiplier Select Register High (PMSH) | 119 | | 7-7 | PLL Multiplier Select Register Low (PMSL) | 120 | | 7-8 | PLL VCO Range Select Register (PMRS) | 121 | | 7-9 | PLL Reference Divider Select Register (PMDS) | 122 | | 7-10 | PLL Filter | 127 | | 8-1 | Configuration Register 2 (CONFIG2) | 130 | | 8-2 | Configuration Register 1 (CONFIG1) | 130 | | 9-1 | COP Block Diagram | | | 9-2 | COP Control Register (COPCTL) | 136 | | 10-1 | CPU registers | 140 | | 10-2 | Accumulator (A) | 141 | | 10-3 | Index register (H:X) | 141 | | 10-4 | Stack pointer (SP) | 142 | | 10-5 | Program counter (PC) | 143 | | 10-6 | Condition code register (CCR) | 143 | | 11-1 | FLASH Control Register (FLCR) | 159 | | 11-2 | FLASH Programming Flowchart | 164 | | 11-3 | FLASH Block Protect Register (FLBPR) | 165 | | 11-4 | FLASH Block Protect Start Address | 165 | | 12-1 | IRQ Module Block Diagram | 169 | | 12-2 | IRQ I/O Register Summary | 169 | | 12-3 | IRQ Status and Control Register (INTSCR) | 172 | | 13-1 | Keyboard Module Block Diagram | 177 | | 13-2 | I/O Register Summary | 177 | | 13-3 | Keyboard Status and Control Register (INTKBSCR) | 181 | | 13-4 | Keyboard Interrupt Enable Register (INTKBIER) | 182 | | 14-1 | LVI Module Block Diagram | 185 | | 14-2 | LVI I/O Register Summary | 186 | | 14-3 | LVI Status Register (LVISR) | 187 | | 15-1 | Monitor Mode Circuit | 191 | | 15-2 | Low-Voltage Monitor Mode Entry Flowchart | 195 | | 15-3 | Monitor Data Format | 196 | | 15-4 | Break Transaction | 196 | | 15-5 | Read Transaction | 198 | | 15-6 | Write Transaction | 198 | | 15-7 | Stack Pointer at Monitor Mode Entry | 202 | | | | | ## **General Description** NOTE: Component values shown represent typical applications. Figure 1-4. Power Supply Bypassing #### 1.6.2 Oscillator Pins (OSC1 and OSC2) The OSC1 and OSC2 pins are the connections for the on-chip oscillator circuit. See Clock Generator Module (CGMC). ## 1.6.3 External Reset Pin (RST) A logic 0 on the RST pin forces the MCU to a known startup state. RST is bidirectional, allowing a reset of the entire system. It is driven low when any internal reset source is asserted. This pin contains an internal pullup resistor that is always activated, even when the reset pin is pulled low. See Resets and Interrupts. # 1.6.4 External Interrupt Pin (IRQ) IRQ is an asynchronous external interrupt pin. This pin contains an internal pullup resistor that is always activated, even when the reset pin is pulled low. See External Interrupt (IRQ). ## 1.6.5 CGM Power Supply Pins (V<sub>DDA</sub> and V<sub>SSA</sub>) V<sub>DDA</sub> and V<sub>SSA</sub> are the power supply pins for the analog portion of the clock generator module (CGM). Decoupling of these pins should be as per the digital supply. See Clock Generator Module (CGMC). # **Resets and Interrupts** #### 4.4.2 Sources The sources in Table 4-1 can generate CPU interrupt requests. **Table 4-1. Interrupt Sources** | Source | Flag | Mask <sup>(1)</sup> | INT Register<br>Flag | Priority <sup>(2)</sup> | Vector<br>Address | | |---------------------------|------|---------------------|----------------------|-------------------------|-------------------------------|--| | Reset | None | None | None | 0 | \$FFFE—\$FFFF | | | SWI instruction | None | None | None | 0 | \$FFFC-\$FFFD | | | IRQ pin | IRQF | IMASK1 | IF1 | 1 | \$FFFA—\$FFFB | | | CGM (PLL) | PLLF | PLLIE | IF2 | 2 | \$FFF8-\$FFF9 | | | TIM1 channel 0 | CH0F | CH0IE | IF3 | 3 | \$FFF6-\$FFF7 | | | TIM1 channel 1 | CH1F | CH1IE | IF4 | 4 | \$FFF4-\$FFF5 | | | TIM1 overflow | TOF | TOIE | IF5 | 5 | \$FFF2-\$FFF3 | | | TIM2 channel 0 | CH0F | CH0IE | IF6 | 6 | \$FFF0-\$FFF1 | | | TIM2 overflow | TOF | TOIE | IF8 | 8 | \$FFEC-\$FFED | | | SPI receiver full | SPRF | SPRIE | | | | | | SPI overflow | OVRF | ERRIE | IF9 | 9 | \$FFEA-\$FFEB | | | SPI mode fault | MODF | ERRIE | | | | | | SPI transmitter empty | SPTE | SPTIE | IF10 | 10 | \$FFE8-\$FFE9 | | | SCI receiver overrun | OR | ORIE | | | | | | SCI noise fag | NF | NEIE | IF11 | 11 | \$FFE6-\$FFE7 | | | SCI framing error | FE | FEIE | 11 11 | | φιι Ευ-φιι Ε <i>τ</i> | | | SCI parity error | PE | PEIE | | | | | | SCI receiver full | SCRF | SCRIE | IF12 | 12 | \$FFE4-\$FFE5 | | | SCI input idle | IDLE | ILIE | IF 12 | 12 | φΓΓ <b>Ε4</b> —φΓΓ <b>Ε</b> 3 | | | SCI transmitter empty | SCTE | SCTIE | IF13 | 13 | \$FFE2-\$FFE3 | | | SCI transmission complete | TC | TCIE | IFIS | 13 | φΓΓΕ <b>Ζ</b> <u></u> ΦΓΓΕ3 | | | Keyboard pin | KEYF | IMASKK | IF14 | 14 | \$FFDE-\$FFDF | | | ADC conversion complete | COCO | AIEN | IF15 | 15 | \$FFDE-\$FFDF | | | Timebase | TBIF | TBIE | IF16 | 16 | \$FFDC-\$FFDD | | #### Note: - 1. The I bit in the condition code register is a global mask for all interrupt sources except the SWI instruction. - 2. 0 = highest priority Analog-to-Digital Converter (ADC) I/O Registers ### 5.8 I/O Registers These I/O registers control and monitor ADC operation: - ADC status and control register (ADSCR) - ADC data register (ADR) - ADC clock register (ADCLK) #### 5.8.1 ADC Status and Control Register Function of the ADC status and control register (ADSCR) is described here. Figure 5-2. ADC Status and Control Register (ADSCR) COCO/IDMAS — Conversions Complete/Interrupt DMA Select Bit When the AIEN bit is a logic 0, the COCO/IDMAS is a read-only bit which is set each time a conversion is completed except in the continuous conversion mode where it is set after the first conversion. This bit is cleared whenever the ADSCR is written or whenever the ADR is read. If the AIEN bit is a logic 1, the COCO/IDMAS is a read/write bit which selects either CPU or DMA to service the ADC interrupt request. Reset clears this bit. 1 = Conversion completed (AIEN = 0)/DMA interrupt (AIEN = 1) 0 = Conversion not completed (AIEN = 0)/CPU interrupt (AIEN = 1) **CAUTION:** Because the MC68HC908GR8 does **NOT** have a DMA module, the IDMAS bit should **NEVER** be set when AIEN is set. Doing so will mask ADC interrupts and cause unwanted results. MC68HC908GR8 — Rev 4.0 ## **Clock Generator Module (CGMC)** ## 7.6 CGMC Registers These registers control and monitor operation of the CGMC: - PLL control register (PCTL) (See PLL Control Register.) - PLL bandwidth control register (PBWC) (See PLL Bandwidth Control Register.) - PLL multiplier select register high (PMSH) (See PLL Multiplier Select Register High.) - PLL multiplier select register low (PMSL) (See PLL Multiplier Select Register Low.) - PLL VCO range select register (PMRS) (See PLL VCO Range Select Register.) - PLL reference divider select register (PMDS) (See PLL Reference Divider Select Register.) Figure 7-3 is a summary of the CGMC registers. | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------------------------------------------|----------------------------------------------|-----------------|--------|-------|--------|--------|--------|--------|--------|--------| | \$0036 PLL Contro | PLL Control Register<br>(PCTL) | Read:<br>Write: | PLLIE | PLLF | PLLON | BCS | PRE1 | PRE0 | VPR1 | VPR0 | | | () | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | AUTO | LOCK | ACQ | 0 | 0 | 0 | 0 | R | | \$0037 PLL Bandwidth Control<br>Register (PBWC) | Write: | AUTO | | ACQ | | | | | K | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Read: | 0 | 0 | 0 | 0 | MUL11 | MUL10 | MUL9 | MUL8 | | \$0038 PLL Multiplier Select High<br>Register (PMSH) | Write: | | | | | WIOLII | WIOLIU | IVIUL9 | IVIOLO | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$0039 PLL Multiplier Select Low | Read: | MUL7 | MIII 4 | MIIIE | MIII 4 | MUL3 | MUL2 | MIII 1 | MUL0 | | | | PLL Multiplier Select Low<br>Register (PMSL) | Write: | IVIUL/ | MUL6 | MUL5 | MUL4 | IVIUL3 | IVIULZ | MUL1 | IVIULU | | Register (Final) | | Reset: | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 7-3. CGMC I/O Register Summary reescale ### Freescale Semiconductor, Inc. ## **Central Processing Unit (CPU)** #### 10.4.3 Stack pointer (SP) The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand. **NOTE:** The location of the stack is arbitrary and may be relocated anywhere in RAM. Moving the SP out of page zero (\$0000 to \$00FF) frees direct address (page zero) space. For correct operation, the stack pointer must point only to RAM locations. ### 10.4.4 Program counter (PC) The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. 160 ## **Flash Memory** PGM — Program Control Bit This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Program operation selected - 0 = Program operation unselected # 11.5 FLASH Page Erase Operation Use this step-by-step procedure to erase a page (64 bytes) of FLASH memory to read as logic 1: - Set the ERASE bit, and clear the MASS bit in the FLASH control register. - 2. Read the FLASH block protect register. - Write any data to any FLASH address within the page address range desired. - 4. Wait for a time, t<sub>nvs</sub> (min. 10μs) - 5. Set the HVEN bit. - 6. Wait for a time, t<sub>Erase</sub> (min. 1ms) - 7. Clear the ERASE bit. - 8. Wait for a time, t<sub>nvh</sub> (min. 5μs) - 9. Clear the HVEN bit. - 10. After a time, $t_{rcv}$ (typ. 1 $\mu$ s), the memory can be accessed again in read mode. **NOTE:** While these operations must be performed in the order shown, other unrelated operations may occur between the steps. #### Technical Data — MC68HC908GR8 # Section 14. Low-Voltage Inhibit (LVI) #### 14.1 Contents | 14.2 | Introduction183 | |------|------------------------| | 14.3 | Features | | 14.4 | Functional Description | | 14.5 | LVI Status Register187 | | 14.6 | LVI Interrupts | | 14.7 | Low-Power Modes | ### 14.2 Introduction This section describes the low-voltage inhibit (LVI) module, which monitors the voltage on the $V_{DD}$ pin and can force a reset when the $V_{DD}$ voltage falls below the LVI trip falling voltage, $V_{TRIPF}$ . #### 14.3 Features Features of the LVI module include: - Programmable LVI reset - Selectable LVI trip voltage - Programmable stop mode operation MC68HC908GR8 — Rev 4.0 #### 14.4.4 LVI Trip Selection The LVI5OR3 bit in the configuration register selects whether the LVI is configured for 5V or 3V protection. #### **NOTE:** The microcontroller is guaranteed to operate at a minimum supply voltage. The trip point ( $V_{TRIPF}$ [5 V] or $V_{TRIPF}$ [3 V]) may be lower than this. (See Electrical Specifications for the actual trip point voltages.) ### 14.5 LVI Status Register The LVI status register (LVISR) indicates if the $V_{DD}$ voltage was detected below the $V_{TRIPF}$ level. Figure 14-3. LVI Status Register (LVISR) ### LVIOUT — LVI Output Bit This read-only flag becomes set when the $V_{DD}$ voltage falls below the $V_{TRIPF}$ trip voltage. See Table 14-1. Reset clears the LVIOUT bit. **Table 14-1. LVIOUT Bit Indication** | V <sub>DD</sub> | LVIOUT | |--------------------------------------|----------------| | V <sub>DD</sub> > V <sub>TRIPR</sub> | 0 | | V <sub>DD</sub> < V <sub>TRIPF</sub> | 1 | | $V_{TRIPF} < V_{DD} < V_{TRIPR}$ | Previous value | MC68HC908GR8 — Rev 4.0 # **Monitor ROM (MON)** requirements and conditions, are not in effect. This is to reduce circuit requirements when performing in-circuit programming. **NOTE:** If the reset vector is blank and monitor mode is entered, the chip will see an additional reset cycle after the initial POR reset. Once the part has been programmed, the traditional method of applying a voltage, $V_{TST}$ , to $\overline{IRQ}$ must be used to enter monitor mode. The COP module is disabled in monitor mode based on these conditions: - If monitor mode was entered as a result of the reset vector being blank (condition set 2 or 3), the COP is always disabled regardless of the state of IRQ or RST. - If monitor mode was entered with V<sub>TST</sub> on IRQ (condition set 1), then the COP is disabled as long as V<sub>TST</sub> is applied to either IRQ or RST. The second condition states that as long as $V_{TST}$ is maintained on the $\overline{IRQ}$ pin after entering monitor mode, or if $V_{TST}$ is applied to $\overline{RST}$ after the initial reset to get into monitor mode (when $V_{TST}$ was applied to $\overline{IRQ}$ ), then the COP will be disabled. In the latter situation, after $V_{TST}$ is applied to the $\overline{RST}$ pin, $V_{TST}$ can be removed from the $\overline{IRQ}$ pin in the interest of freeing the $\overline{IRQ}$ for normal functionality in monitor mode. Figure 15-2 shows a simplified diagram of the monitor mode entry when the reset vector is blank and just 1 x $V_{DD}$ voltage is applied to the $\overline{IRQ}$ pin. An external oscillator of 9.8304 MHz is required for a baud rate of 9600, as the internal bus frequency is automatically set to the external frequency divided by four. # Input/Output Ports (I/O) ### 16.5 Port C Port C is a 2-bit, general-purpose bidirectional I/O port. Port C also has software configurable pullup devices if configured as an input port. #### 16.5.1 Port C Data Register The port C data register (PTC) contains a data latch for each of the two port C pins. Figure 16-9. Port C Data Register (PTC) #### PTC1-PTC0 — Port C Data Bits These read/write bits are software-programmable. Data direction of each port C pin is under the control of the corresponding bit in data direction register C. Reset has no effect on port C data. **NOTE:** PTC is not available in a 28-pin DIP and SOIC package ## **Serial Communications Interface (SCI)** tolerance is much more than the degree of misalignment that is likely to occur. As the receiver samples an incoming character, it resynchronizes the RT clock on any valid falling edge within the character. Resynchronization within characters corrects misalignments between transmitter bit times and receiver bit times. #### 18.5.3.6 Slow Data Tolerance Figure 18-7 shows how much a slow received character can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1 but arrives in time for the stop bit data samples at RT8, RT9, and RT10. Figure 18-7. Slow Data For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times $\times$ 16 RT cycles + 10 RT cycles = 154 RT cycles. With the misaligned character shown in Figure 18-7, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 9 bit times $\times$ 16 RT cycles + 3 RT cycles = 147 RT cycles. The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit character with no errors is $$\left| \frac{154 - 147}{154} \right| \times 100 = 4.54\%$$ For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times $\times$ 16 RT cycles + 10 RT cycles = 170 RT cycles. Serial Communications Interface (SCI) Functional Description With the misaligned character shown in Figure 18-7, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 10 bit times $\times$ 16 RT cycles + 3 RT cycles = 163 RT cycles. The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is $$\left| \frac{170 - 163}{170} \right| \times 100 = 4.12\%$$ #### 18.5.3.7 Fast Data Tolerance Figure 18-8 shows how much a fast received character can be misaligned without causing a noise error or a framing error. The fast stop bit ends at RT10 instead of RT16 but is still there for the stop bit data samples at RT8, RT9, and RT10. Figure 18-8. Fast Data For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times $\times$ 16 RT cycles + 10 RT cycles = 154 RT cycles. With the misaligned character shown in Figure 18-8, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 10 bit times $\times$ 16 RT cycles = 160 RT cycles. The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is $$\left| \frac{154 - 160}{154} \right| \times 100 = 3.90\%$$ MC68HC908GR8 — Rev 4.0 # **Serial Communications Interface (SCI)** **Table 18-8. SCI Baud Rate Selection Examples** | SCP1 and<br>SCP0 | Prescaler<br>Divisor (PD) | SCR2, SCR1,<br>and SCR0 | Baud Rate<br>Divisor (BD) | Baud Rate<br>(f <sub>BUS</sub> = 4.9152 MHz) | |------------------|---------------------------|-------------------------|---------------------------|----------------------------------------------| | 11 | 13 | 010 | 4 | 1477 | | 11 | 13 | 011 | 8 | 739 | | 11 | 13 | 100 | 16 | 369 | | 11 | 13 | 101 | 32 | 185 | | 11 | 13 | 110 | 64 | 92 | | 11 | 13 | 111 | 128 | 46 | System Integration Module (SIM) Low-Power Modes wait mode. Some modules can be programmed to be active in wait mode. Wait mode also can be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the SIM break status register (SBSR). If the COP disable bit, COPD, in the mask option register is logic 0, then the computer operating properly module (COP) is enabled and remains active in wait mode. Note: Previous data can be operand data or the WAIT opcode, depending on the last instruction. Figure 19-15. Wait Mode Entry Timing Figure 19-16 and Figure 19-17 show the timing for WAIT recovery. Note: EXITSTOPWAIT = $\overline{RST}$ pin, CPU interrupt, or break interrupt Figure 19-16. Wait Recovery from Interrupt or Break MC68HC908GR8 — Rev 4.0 ## **System Integration Module (SIM)** | | DEC | HIBYTE, SP | ;Else deal with high byte, too. | |--------|-------------|------------|---------------------------------| | DOLO | DEC | LOBYTE, SP | ;Point to WAIT/STOP opcode. | | RETURN | PULH<br>RTI | | Restore H register. | #### 19.8.2 SIM Reset Status Register This register contains six flags that show the source of the last reset provided all previous reset status bits have been cleared. Clear the SIM reset status register by reading it. A power-on reset sets the POR bit and clears all other bits in the register. Figure 19-21. SIM Reset Status Register (SRSR) POR — Power-On Reset Bit 1 = Last reset caused by POR circuit 0 = Read of SRSR PIN — External Reset Bit 1 = Last reset caused by external reset pin $(\overline{RST})$ 0 = POR or read of SRSR COP — Computer Operating Properly Reset Bit 1 = Last reset caused by COP counter 0 = POR or read of SRSR ILOP — Illegal Opcode Reset Bit 1 = Last reset caused by an illegal opcode 0 = POR or read of SRSR #### Technical Data — MC68HC908GR8 # **Section 21. Timebase Module (TBM)** #### 21.1 Contents | 21.2 | Introduction32 | 29 | |------|-------------------------------|----| | 21.3 | Features | 29 | | 21.4 | Functional Description | 30 | | 21.5 | Timebase Register Description | 31 | | 21.6 | Interrupts33 | 32 | | 21.7 | Low-Power Modes | 33 | #### 21.2 Introduction This section describes the timebase module (TBM). The TBM will generate periodic interrupts at user selectable rates using a counter clocked by the external crystal clock. This TBM version uses 15 divider stages, eight of which are user selectable. For further information regarding timers on M68HC08 family devices, please consult the HC08 Timer Reference Manual, TIM08RM/AD. #### 21.3 Features Features of the TBM module include: - Software programmable 1 Hz, 4 Hz, 16 Hz, 256 Hz, 512 Hz, 1024 Hz, 2048 Hz, and 4096 Hz periodic interrupt using external 32.768 kHz crystal - User selectable oscillator clock source enable during stop mode to allow periodic wakeup from stop MC68HC908GR8 — Rev 4.0 #### Technical Data — MC68HC908GR8 # **Section 22. Timer Interface Module (TIM)** #### 22.1 Contents | 22.2 | Introduction | |-------|-----------------------------| | 22.3 | Features | | 22.4 | Pin Name Conventions336 | | 22.5 | Functional Description | | 22.6 | Interrupts346 | | 22.7 | Low-Power Modes | | 22.8 | TIM During Break Interrupts | | 22.9 | I/O Signals | | 22.10 | I/O Registers | #### 22.2 Introduction This section describes the timer interface (TIM) module. The TIM on this part is a 2-channel and a1-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. Figure 22-1 is a block diagram of the TIM. This particular MCU has two timer interface modules which are denoted as TIM1 and TIM2. For further information regarding timers on M68HC08 family devices, please consult the HC08 Timer Reference Manual, TIM08RM/AD. MC68HC908GR8 — Rev 4.0 ### **Timer Interface Module (TIM)** - When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value. - When changing to a larger output compare value, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period. #### 22.5.5 Buffered Output Compare Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin. **NOTE:** In buffered output compare operation, do not write new output compare values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered output compares.