Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 792 | | Total RAM Bits | - | | Number of I/O | 120 | | Number of Gates | 30000 | | Voltage - Supply | 1.14V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 201-VFBGA, CSBGA | | Supplier Device Package | 201-CSP (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/aglp030v2-csg201i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **IGLOO PLUS Ordering Information** - Marking information: IGLOO PLUS V2 devices do not have a V2 marking, but IGLOO PLUS V5 devices are marked accordingly. - 2. "G" indicates RoHS-compliant packages. Revision 17 III Note: \*Not supported by AGLP030 devices Figure 1-1 • IGLOO PLUS Device Architecture Overview with Four I/O Banks (AGLP030, AGLP060, and AGLP125) #### Flash\*Freeze Technology The IGLOO PLUS device has an ultra-low power static mode, called Flash\*Freeze mode, which retains all SRAM and register information and can still quickly return to normal operation. Flash\*Freeze technology enables the user to quickly (within 1 $\mu$ s) enter and exit Flash\*Freeze mode by activating the Flash\*Freeze pin while all power supplies are kept at their original values. In addition, I/Os and global I/Os can still be driven and can be toggling without impact on power consumption, clocks can still be driven or can be toggling without impact on power consumption, and the device retains all core registers, SRAM information, and I/O states. I/Os can be individually configured to either hold their previous state or be tristated during Flash\*Freeze mode. Alternatively, they can be set to a certain state using weak pull-up or pull-down I/O attribute configuration. No power is consumed by the I/O banks, clocks, JTAG pins, or PLL, and the device consumes as little as 5 $\mu$ W in this mode. Flash\*Freeze technology allows the user to switch to Active mode on demand, thus simplifying the power management of the device. The Flash\*Freeze pin (active low) can be routed internally to the core to allow the user's logic to decide when it is safe to transition to this mode. Refer to Figure 1-2 for an illustration of entering/exiting Flash\*Freeze mode. It is also possible to use the Flash\*Freeze pin as a regular I/O if Flash\*Freeze mode usage is not planned. Figure 1-2 • IGLOO PLUS Flash\*Freeze Mode 1-4 Revision 17 #### VersaTiles The IGLOO PLUS core consists of VersaTiles, which have been enhanced beyond the ProASIC PLUS® core tiles. The IGLOO PLUS VersaTile supports the following: - · All 3-input logic functions—LUT-3 equivalent - · Latch with clear or set - · D-flip-flop with clear or set - · Enable D-flip-flop with clear or set Refer to Figure 1-3 for VersaTile configurations. # LUT-3 Equivalent D-Flip-Flop with Clear or Set Data CLK CLR D-FF CLR CLR CLR CLR CLR CLR CLR Figure 1-3 • VersaTile Configurations #### User Nonvolatile FlashROM IGLOO PLUS devices have 1 kbit of on-chip, user-accessible, nonvolatile FlashROM. The FlashROM can be used in diverse system applications: - · Internet protocol addressing (wireless or fixed) - · System calibration settings - Device serialization and/or inventory control - Subscription-based business models (for example, set-top boxes) - Secure key storage for secure communications algorithms - Asset management/tracking - · Date stamping - · Version management The FlashROM is written using the standard IGLOO PLUS IEEE 1532 JTAG programming interface. The core can be individually programmed (erased and written), and on-chip AES decryption can be used selectively to securely load data over public networks (except in AGLP030 devices), as in security keys stored in the FlashROM for a user design. The FlashROM can be programmed via the JTAG programming interface, and its contents can be read back either through the JTAG programming interface or via direct FPGA core addressing. Note that the FlashROM can only be programmed from the JTAG interface and cannot be programmed from the internal logic array. The FlashROM is programmed as 8 banks of 128 bits; however, reading is performed on a byte-by-byte basis using a synchronous interface. A 7-bit address from the FPGA core defines which of the 8 banks and which of the 16 bytes within that bank are being read. The three most significant bits (MSBs) of the FlashROM address determine the bank, and the four least significant bits (LSBs) of the FlashROM address define the byte. The IGLOO PLUS development software solutions, Libero<sup>®</sup> System-on-Chip (SoC) and Designer, have extensive support for the FlashROM. One such feature is auto-generation of sequential programming files for applications requiring a unique serial number in each part. Another feature allows the inclusion of static data for system version control. Data for the FlashROM can be generated quickly and easily using Libero SoC and Designer software tools. Comprehensive programming file support is also included to allow for easy programming of large numbers of parts with differing FlashROM contents. Revision 17 1-5 - Bit 0 (LSB) = 100% - Bit 1 = 50% - Bit 2 = 25% - Bit 7 (MSB) = 0.78125% – Average toggle rate = (100% + 50% + 25% + 12.5% + . . . + 0.78125%) / 8 #### **Enable Rate Definition** Output enable rate is the average percentage of time during which tristate outputs are enabled. When nontristate output buffers are used, the enable rate should be 100%. Table 2-19 • Toggle Rate Guidelines Recommended for Power Calculation | Component | Definition | Guideline | |------------|----------------------------------|-----------| | $\alpha_1$ | Toggle rate of VersaTile outputs | 10% | | $\alpha_2$ | I/O buffer toggle rate | 10% | Table 2-20 • Enable Rate Guidelines Recommended for Power Calculation | Component | Definition | Guideline | |-----------|--------------------------------------|-----------| | $\beta_1$ | I/O output buffer enable rate | 100% | | $\beta_2$ | RAM enable rate for read operations | 12.5% | | $\beta_3$ | RAM enable rate for write operations | 12.5% | 2-14 Revision 17 Figure 2-4 • Input Buffer Timing Model and Delays (example) 2-16 Revision 17 #### **Overview of I/O Performance** # Summary of I/O DC Input and Output Levels – Default I/O Software Settings Table 2-21 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions—Software Default Settings | | | Equiv. | | | VIL | VIH | | VOL | VOH | IOL <sup>1</sup> | IOH <sup>1</sup> | |-------------------------------------------|-------------------|-----------------------------------------------------------------|------|------|-------------|-------------|-----------|-------------|-------------|------------------|------------------| | I/O Standard | Drive<br>Strength | Software<br>Default<br>Drive<br>Strength<br>Option <sup>2</sup> | Slew | | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | | 3.3 V LVTTL /<br>3.3 V LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | | 3.3 V LVCMOS<br>Wide Range <sup>3</sup> | 100 μΑ | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD 3 0.2 | 0.1 | 0.1 | | 2.5 V LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 12 | 12 | | 1.8 V LVCMOS | 8 mA | 8 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 8 | 8 | | 1.5 V LVCMOS | 4 mA | 4 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 4 | 4 | | 1.2 V<br>LVCMOS <sup>4</sup> | 2 mA | 2 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | | 1.2 V LVCMOS<br>Wide Range <sup>4,5</sup> | 100 μΑ | 2 mA | High | -0.3 | 0.3 * VCCI | 0.7 * VCCI | 3.6 | 0.1 | VCCI - 0.1 | 0.1 | 0.1 | #### Notes: - 1. Currents are measured at 85°C junction temperature. - 2. Note that 1.2 V LVCMOS and 3.3 V LVCMOS wide range are applicable to 100 $\mu$ A drive strength only. The configuration will not operate at the equivalent software default drive strength. These values are for normal ranges only. - 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. - 4. Applicable to IGLOO PLUS V2 devices operating at VCC<sub>I</sub> $\geq$ VCC. - 5. All LVCMOS 1.2 V software macros support LVCMOS 1.2 V wide range as specified in the JESD8-12 specification. Revision 17 2-19 Table 2-29 • I/O Weak Pull-Up/Pull-Down Resistances Minimum and Maximum Weak Pull-Up/Pull-Down Resistance Values | | R <sub>(WEAK</sub> ) | PULL-UP) <sup>1</sup><br>Ω) | $R_{(WEAK\;PULL ext{-}DOWN)}^2 \ (\Omega)$ | | | | | |-------------------------|----------------------|-----------------------------|--------------------------------------------|-------|--|--|--| | vccı | Min. | Max. | Min. | Max. | | | | | 3.3 V | 10 K | 45 K | 10 K | 45 K | | | | | 3.3 V (wide range I/Os) | 10 K | 45 K | 10 K | 45 K | | | | | 2.5 V | 11 K | 55 K | 12 K | 74 K | | | | | 1.8 V | 18 K | 70 K | 17 K | 110 K | | | | | 1.5 V | 19 K | 90 K | 19 K | 140 K | | | | | 1.2 V | 25 K | 110 K | 25 K | 150 K | | | | | 1.2 V (wide range I/Os) | 19 K | 110 K | 19 K | 150 K | | | | #### Notes: - 1. $R_{(WEAK\ PULL-UP-MAX)} = (VCCImax VOHspec) / I_{(WEAK\ PULL-UP-MIN)}$ 2. $R_{(WEAK\ PULLDOWN-MAX)} = (VOLspec) / I_{(WEAK\ PULLDOWN-MIN)}$ Table 2-30 • I/O Short Currents IOSH/IOSL | | Drive Strength | IOSL (mA)* | IOSH (mA)* | |----------------------------|----------------|--------------------|------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 27 | 25 | | | 4 mA | 27 | 25 | | | 6 mA | 54 | 51 | | | 8 mA | 54 | 51 | | | 12 mA | 109 | 103 | | | 16 mA | 109 | 103 | | 3.3 V LVCMOS Wide Range | 100 μΑ | Same as equivalent | software default drive | | 2.5 V LVCMOS | 2 mA | 18 | 16 | | | 4 mA | 18 | 16 | | | 6 mA | 37 | 32 | | | 8 mA | 37 | 32 | | | 12 mA | 74 | 65 | | 1.8 V LVCMOS | 2 mA | 11 | 9 | | | 4 mA | 22 | 17 | | | 6 mA | 44 | 35 | | | 8 mA | 44 | 35 | | 1.5 V LVCMOS | 2 mA | 16 | 13 | | | 4 mA | 33 | 25 | | 1.2 V LVCMOS | 2 mA | 26 | 20 | | 1.2 V LVCMOS Wide Range | 100 μΑ | 26 | 20 | Note: $*T_J = 100$ °C Revision 17 2-25 #### **Timing Characteristics** #### Applies to 1.5 V DC Core Voltage Table 2-36 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>.I</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 3.94 | 0.18 | 0.85 | 1.15 | 0.66 | 4.02 | 3.46 | 1.82 | 1.87 | ns | | 4 mA | STD | 0.97 | 3.94 | 0.18 | 0.85 | 1.15 | 0.66 | 4.02 | 3.46 | 1.82 | 1.87 | ns | | 6 mA | STD | 0.97 | 3.20 | 0.18 | 0.85 | 1.15 | 0.66 | 3.27 | 2.94 | 2.04 | 2.27 | ns | | 8 mA | STD | 0.97 | 3.20 | 0.18 | 0.85 | 1.15 | 0.66 | 3.27 | 2.94 | 2.04 | 2.27 | ns | | 12 mA | STD | 0.97 | 2.72 | 0.18 | 0.85 | 1.15 | 0.66 | 2.78 | 2.57 | 2.20 | 2.53 | ns | | 16 mA | STD | 0.97 | 2.72 | 0.18 | 0.85 | 1.15 | 0.66 | 2.78 | 2.57 | 2.20 | 2.53 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-37 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 2.36 | 0.18 | 0.85 | 1.15 | 0.66 | 2.41 | 1.90 | 1.82 | 1.98 | ns | | 4 mA | STD | 0.97 | 2.36 | 0.18 | 0.85 | 1.15 | 0.66 | 2.41 | 1.90 | 1.82 | 1.98 | ns | | 6 mA | STD | 0.97 | 1.96 | 0.18 | 0.85 | 1.15 | 0.66 | 2.01 | 1.56 | 2.04 | 2.38 | ns | | 8 mA | STD | 0.97 | 1.96 | 0.18 | 0.85 | 1.15 | 0.66 | 2.01 | 1.56 | 2.04 | 2.38 | ns | | 12 mA | STD | 0.97 | 1.76 | 0.18 | 0.85 | 1.15 | 0.66 | 1.80 | 1.39 | 2.20 | 2.64 | ns | | 16 mA | STD | 0.97 | 1.76 | 0.18 | 0.85 | 1.15 | 0.66 | 1.80 | 1.39 | 2.20 | 2.64 | ns | #### Notes: - 1. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 2. Software default selection highlighted in gray. #### Applies to 1.2 V DC Core Voltage Table 2-38 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 3.0 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.98 | 4.56 | 0.19 | 0.99 | 1.37 | 0.67 | 4.63 | 3.98 | 2.26 | 2.57 | ns | | 4 mA | STD | 0.98 | 4.56 | 0.19 | 0.99 | 1.37 | 0.67 | 4.63 | 3.98 | 2.26 | 2.57 | ns | | 6 mA | STD | 0.98 | 3.80 | 0.19 | 0.99 | 1.37 | 0.67 | 3.96 | 3.45 | 2.49 | 2.98 | ns | | 8 mA | STD | 0.98 | 3.80 | 0.19 | 0.99 | 137 | 0.67 | 3.86 | 3.45 | 2.49 | 2.98 | ns | | 12 mA | STD | 0.98 | 3.31 | 0.19 | 0.99 | 1.37 | 0.67 | 3.36 | 3.07 | 2.65 | 3.25 | ns | | 16 mA | STD | 0.98 | 3.31 | 0.19 | 0.99 | 1.37 | 0.67 | 3.36 | 3.07 | 2.65 | 3.25 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-28 Revision 17 #### **Timing Characteristics** Applies to 1.5 V DC Core Voltage Table 2-42 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>.J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 4 mA | STD | 0.97 | 5.85 | 0.18 | 1.18 | 1.64 | 0.66 | 5.86 | 5.05 | 2.57 | 2.57 | ns | | 100 μΑ | 6 mA | STD | 0.97 | 4.70 | 0.18 | 1.18 | 1.64 | 0.66 | 4.72 | 4.27 | 2.92 | 3.19 | ns | | 100 μΑ | 8 mA | STD | 0.97 | 4.70 | 0.18 | 1.18 | 1.64 | 0.66 | 4.72 | 4.27 | 2.92 | 3.19 | ns | | 100 μΑ | 12 mA | STD | 0.97 | 3.96 | 0.18 | 1.18 | 1.64 | 0.66 | 3.98 | 3.70 | 3.16 | 3.59 | ns | | 100 μΑ | 16 mA | STD | 0.97 | 3.96 | 0.18 | 1.18 | 1.64 | 0.66 | 3.98 | 3.70 | 3.16 | 3.59 | ns | #### Notes: Table 2-43 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 4 mA | STD | 0.97 | 3.39 | 0.18 | 1.18 | 1.64 | 0.66 | 3.41 | 2.69 | 2.57 | 2.73 | ns | | 100 μΑ | 6 mA | STD | 0.97 | 2.79 | 0.18 | 1.18 | 1.64 | 0.66 | 2.80 | 2.17 | 2.92 | 3.36 | ns | | 100 μΑ | 8 mA | STD | 0.97 | 2.79 | 0.18 | 1.18 | 1.64 | 0.66 | 2.80 | 2.17 | 2.92 | 3.36 | ns | | 100 μΑ | 12 mA | STD | 0.97 | 2.47 | 0.18 | 1.18 | 1.64 | 0.66 | 2.48 | 1.91 | 3.16 | 3.76 | ns | | 100 μΑ | 16 mA | STD | 0.97 | 2.47 | 0.18 | 1.18 | 1.64 | 0.66 | 2.48 | 1.91 | 3.16 | 3.76 | ns | #### Notes: - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 3. Software default selection highlighted in gray. 2-30 Revision 17 <sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. <sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. #### Applies to 1.2 V DC Core Voltage Table 2-44 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 4 mA | STD | 0.98 | 6.68 | 0.19 | 1.32 | 1.92 | 0.67 | 6.68 | 5.74 | 3.13 | 3.47 | ns | | 100 μΑ | 6 mA | STD | 0.98 | 5.51 | 0.19 | 1.32 | 1.92 | 0.67 | 5.51 | 4.94 | 3.48 | 4.11 | ns | | 100 μΑ | 8 mA | STD | 0.98 | 5.51 | 0.19 | 1.32 | 1.92 | 0.67 | 5.51 | 4.94 | 3.48 | 4.11 | ns | | 100 μΑ | 12 mA | STD | 0.98 | 4.75 | 0.19 | 1.32 | 1.92 | 0.67 | 4.75 | 4.36 | 3.73 | 4.52 | ns | | 100 μΑ | 16 mA | STD | 0.98 | 4.75 | 0.19 | 1.32 | 1.92 | 0.67 | 4.75 | 4.36 | 3.73 | 4.52 | ns | #### Notes: Table 2-45 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>.I</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 4 mA | STD | 0.98 | 4.16 | 0.19 | 1.32 | 1.92 | 0.67 | 4.16 | 3.32 | 3.12 | 3.66 | ns | | 100 μΑ | 6 mA | STD | 0.98 | 3.54 | 0.19 | 1.32 | 1.92 | 0.67 | 3.54 | 2.79 | 3.48 | 4.31 | ns | | 100 μΑ | 8 mA | STD | 0.98 | 3.54 | 0.19 | 1.32 | 1.92 | 0.67 | 3.54 | 2.79 | 3.48 | 4.31 | ns | | 100 μΑ | 12 mA | STD | 0.98 | 3.21 | 0.19 | 1.32 | 1.92 | 0.67 | 3.21 | 2.52 | 3.73 | 4.73 | ns | | 100 μΑ | 16 mA | STD | 0.98 | 3.21 | 0.19 | 1.32 | 1.92 | 0.67 | 3.21 | 2.52 | 3.73 | 4.73 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 3. Software default selection highlighted in gray. Revision 17 2-31 <sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. #### **Timing Characteristics** #### Applies to 1.5 V DC Core Voltage Table 2-48 • 2.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>.I</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 4 mA | STD | 0.97 | 4.44 | 0.18 | 1.06 | 1.22 | 0.66 | 4.53 | 4.15 | 1.80 | 1.70 | ns | | 6 mA | STD | 0.97 | 3.61 | 0.18 | 1.06 | 1.22 | 0.66 | 3.69 | 3.50 | 2.05 | 2.18 | ns | | 8 mA | STD | 0.97 | 3.61 | 0.18 | 1.06 | 1.22 | 0.66 | 3.69 | 3.50 | 2.05 | 2.18 | ns | | 12 mA | STD | 0.97 | 3.07 | 0.18 | 1.06 | 1.22 | 0.66 | 3.14 | 3.03 | 2.22 | 2.48 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-49 • 2.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>.I</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 4 mA | STD | 0.97 | 2.41 | 0.18 | 1.06 | 1.22 | 0.66 | 2.47 | 2.22 | 1.79 | 1.77 | ns | | 6 mA | STD | 0.97 | 1.99 | 0.18 | 1.06 | 1.22 | 0.66 | 2.04 | 1.75 | 2.04 | 2.25 | ns | | 8 mA | STD | 0.97 | 1.99 | 0.18 | 1.06 | 1.22 | 0.66 | 2.04 | 1.75 | 2.04 | 2.25 | ns | | 12 mA | STD | 0.97 | 1.77 | 0.18 | 1.06 | 1.22 | 0.66 | 1.81 | 1.51 | 2.22 | 2.56 | ns | #### Notes: - 1. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 2. Software default selection highlighted in gray. #### Applies to 1.2 V DC Core Voltage Table 2-50 • 2.5 LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCC<sub>I</sub> = 2.3 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 4 mA | STD | 0.98 | 5.04 | 0.19 | 1.19 | 1.40 | 0.67 | 5.12 | 4.65 | 2.22 | 2.36 | ns | | 6 mA | STD | 0.98 | 4.19 | 0.19 | 1.19 | 1.40 | 0.67 | 4.25 | 3.98 | 2.48 | 2.85 | ns | | 8 mA | STD | 0.98 | 4.19 | 0.19 | 1.19 | 1.40 | 0.67 | 4.25 | 3.98 | 2.48 | 2.85 | ns | | 12 mA | STD | 0.98 | 3.63 | 0.19 | 1.19 | 1.40 | 0.67 | 3.69 | 3.50 | 2.66 | 3.16 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-51 • 2.5 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.3 V | <b>Drive Strength</b> | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-----------------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 4 mA | STD | 0.98 | 2.96 | 0.19 | 1.19 | 1.40 | 0.67 | 3.00 | 2.67 | 2.22 | 2.46 | ns | | 6 mA | STD | 0.98 | 2.52 | 0.19 | 1.19 | 1.40 | 0.67 | 2.56 | 2.18 | 2.47 | 2.95 | ns | | 8 mA | STD | 0.98 | 2.52 | 0.19 | 1.19 | 1.40 | 0.67 | 2.56 | 2.18 | 2.47 | 2.95 | ns | | 12 mA | STD | 0.98 | 2.29 | 0.19 | 1.19 | 1.40 | 0.67 | 2.32 | 1.94 | 2.65 | 3.27 | ns | #### Notes: - 1. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 2. Software default selection highlighted in gray. Revision 17 2-33 ## 1.5 V LVCMOS (JESD8-11) Low-Voltage CMOS for 1.5 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 1.5 V applications. It uses a 1.5 V input buffer and a push-pull output buffer. Table 2-58 • Minimum and Maximum DC Input and Output Levels | 1.5 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|-----------|-------------|------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.35 * VCCI | 0.7 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | 13 | 16 | 10 | 10 | | 4 mA | -0.3 | 0.35 * VCCI | 0.7 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 4 | 4 | 25 | 33 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-10 • AC Loading Table 2-59 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 1.5 | 0.75 | 5 | Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points. 2-36 Revision 17 Figure 2-18 • Timing Model and Waveforms 2-52 Revision 17 ## **Clock Conditioning Circuits** # CCC Electrical Specifications **Timing Characteristics** Table 2-90 • IGLOO PLUS CCC/PLL Specification For IGLOO PLUS V2 or V5 devices, 1.5 V DC Core Supply Voltage | Parameter | Min. | Тур. | Max. | Units | |-------------------------------------------------------------------------|---------|------------------|-------------|---------------------------| | Clock Conditioning Circuitry Input Frequency f <sub>IN_CCC</sub> | 1.5 | | 250 | MHz | | Clock Conditioning Circuitry Output Frequency f <sub>OUT_CCC</sub> | 0.75 | | 250 | MHz | | Delay Increments in Programmable Delay Blocks <sup>1, 2</sup> | | 360 <sup>3</sup> | | ps | | Number of Programmable Values in Each Programmable Delay Block | | | 32 | | | Serial Clock (SCLK) for Dynamic PLL <sup>4,5</sup> | | | 100 | MHz | | Input Cycle-to-Cycle Jitter (peak magnitude) | | | 1 | ns | | Acquisition Time | | | | | | LockControl = 0 | | | 300 | μs | | LockControl = 1 | | | 6.0 | ms | | Tracking Jitter <sup>6</sup> | | | | | | LockControl = 0 | | | 2.5 | ns | | LockControl = 1 | | | 1.5 | ns | | Output Duty Cycle | 48.5 | | 51.5 | % | | Delay Range in Block: Programmable Delay 1 1, 2 | 1.25 | | 15.65 | ns | | Delay Range in Block: Programmable Delay 2 1, 2 | 0.469 | | 15.65 | ns | | Delay Range in Block: Fixed Delay <sup>1, 2</sup> | | 3.5 | | ns | | VCO Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub> <sup>7</sup> | Maximu | m Peak-to- | Peak Period | l Jitter <sup>7,8,9</sup> | | | SSO ≤ 2 | SSO ≤ 4 | SSO ≤ 8 | SSO ≤ 16 | | 0.75 MHz to 50 MHz | 0.50% | 0.60% | 0.80% | 1.20% | | 50 MHz to 250 MHz | 2.50% | 4.00% | 6.00% | 12.00% | | Nata | - | | | | #### Notes: - 1. This delay is a function of voltage and temperature. See Table 2-6 on page 2-6 and Table 2-7 on page 2-6 for deratings. - 2. $T_{.I} = 25^{\circ}C$ , VCC = 1.5 V - 3. When the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available. Refer to the Libero SoC Online Help associated with the core for more information. - 4. Maximum value obtained for a STD speed grade device in Worst Case Commercial Conditions. For specific junction temperature and voltage supply, refer to Table 2-6 on page 2-6 and Table 2-7 on page 2-6 for derating values. - 5. The AGLP030 device does not support a PLL. - Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to the PLL input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by the period jitter parameter. - 7. VCO output jitter is calculated as a percentage of the VCO frequency. The jitter (in ps) can be calculated by multiplying the VCO period by the per cent jitter. The VCO jitter (in ps) applies to CCC\_OUT regardless of the output divider settings. For example, if the jitter on VCO is 300 ps, the jitter on CCC\_OUT is also 300 ps, regardless of the output divider settings. - 8. Measurements done with LVTTL 3.3 V 8 mA I/O drive strength and high slew rate, VCC/VCCPLL = 1.425 V, VCCI = 3.3 V, VQ/PQ/TQ type of packages, 20 pF load. - 9. SSO are outputs that are synchronous to a single clock domain and have clock-to-out times that are within ±200 ps of each other. Switching I/Os are placed outside of the PLL bank. Refer to the "Simultaneously Switching Outputs (SSOs) and Printed Circuit Board Layout" section in the IGLOO PLUS FPGA Fabric User's Guide. Revision 17 2-61 Figure 2-32 • FIFO Reset Figure 2-33 • FIFO EMPTY Flag and AEMPTY Flag Assertion 2-74 Revision 17 # **Timing Characteristics** 1.5 V DC Core Voltage Table 2-96 • FIFO Worst Commercial-Case Conditions: $T_J = 70$ °C, VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------|---------------------------------------------------|-------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 1.66 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.13 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.30 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.63 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.20 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 2.77 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 1.50 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 2.94 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 2.79 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 10.71 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 2.90 | ns | | t <sub>RSTAF</sub> | RESET Low to Almost Empty/Full Flag Valid | 10.60 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on RD (flow-through) | 1.68 | ns | | | RESET Low to Data Out Low on RD (pipelined) | 1.68 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.51 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 2.68 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.68 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 6.24 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 160 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-76 Revision 17 ## Package Pin Assignments | V | Q176 | |------------|---------------------| | Pin Number | AGLP060<br>Function | | 105 | IO62RSB1 | | 106 | IO61RSB1 | | 107 | GCC2/IO60RSB1 | | 108 | GCB2/IO59RSB1 | | 109 | GCA2/IO58RSB1 | | 110 | GCA0/IO57RSB1 | | 111 | GCA1/IO56RSB1 | | 112 | VCCIB1 | | 113 | GND | | 114 | GCB0/IO55RSB1 | | 115 | GCB1/IO54RSB1 | | 116 | GCC0/IO53RSB1 | | 117 | GCC1/IO52RSB1 | | 118 | IO51RSB1 | | 119 | IO50RSB1 | | 120 | VCC | | 121 | IO48RSB1 | | 122 | IO47RSB1 | | 123 | IO45RSB1 | | 124 | IO44RSB1 | | 125 | IO43RSB1 | | 126 | VCCIB1 | | 127 | GND | | 128 | GBC2/IO40RSB1 | | 129 | IO39RSB1 | | 130 | GBB2/IO38RSB1 | | 131 | IO37RSB1 | | 132 | GBA2/IO36RSB1 | | 133 | GBA1/IO35RSB0 | | 134 | NC | | 135 | GBA0/IO34RSB0 | | 136 | NC | | 137 | GBB1/IO33RSB0 | | 138 | NC | | 139 | GBC1/IO31RSB0 | | V | 'Q176 | |------------|---------------------| | Pin Number | AGLP060<br>Function | | 140 | GBB0/IO32RSB0 | | 141 | GBC0/IO30RSB0 | | 142 | IO29RSB0 | | 143 | IO28RSB0 | | 144 | IO27RSB0 | | 145 | VCCIB0 | | 146 | GND | | 147 | IO26RSB0 | | 148 | IO25RSB0 | | 149 | IO24RSB0 | | 150 | IO23RSB0 | | 151 | IO22RSB0 | | 152 | IO21RSB0 | | 153 | IO20RSB0 | | 154 | IO19RSB0 | | 155 | IO18RSB0 | | 156 | VCC | | 157 | IO17RSB0 | | 158 | IO16RSB0 | | 159 | IO15RSB0 | | 160 | IO14RSB0 | | 161 | IO13RSB0 | | 162 | IO12RSB0 | | 163 | IO11RSB0 | | 164 | IO10RSB0 | | 165 | IO09RSB0 | | 166 | VCCIB0 | | 167 | GND | | 168 | IO07RSB0 | | 169 | IO08RSB0 | | 170 | GAC1/IO05RSB0 | | 171 | IO06RSB0 | | 172 | GAB1/IO03RSB0 | | 173 | GAC0/IO04RSB0 | | 174 | GAB0/IO02RSB0 | | VQ176 | | | | | | |------------|---------------------|--|--|--|--| | Pin Number | AGLP060<br>Function | | | | | | 175 | GAA1/IO01RSB0 | | | | | | 176 | GAA0/IO00RSB0 | | | | | 4-6 Revision 17 | CS201 | | CS201 | | CS201 | | |------------|---------------------|------------|---------------------|------------|---------------------| | Pin Number | AGLP060<br>Function | Pin Number | AGLP060<br>Function | Pin Number | AGLP060<br>Function | | A1 | IO150RSB3 | C6 | IO07RSB0 | F3 | IO145RSB3 | | A2 | GAA0/IO00RSB0 | C7 | IO16RSB0 | F4 | IO147RSB3 | | A3 | GAC0/IO04RSB0 | C8 | IO21RSB0 | F6 | GND | | A4 | IO08RSB0 | C9 | IO28RSB0 | F7 | VCC | | A5 | IO11RSB0 | C10 | GBB1/IO33RSB0 | F8 | VCCIB0 | | A6 | IO15RSB0 | C11 | GBA1/IO35RSB0 | F9 | VCCIB0 | | A7 | IO17RSB0 | C12 | GBB2/IO38RSB1 | F10 | VCCIB0 | | A8 | IO18RSB0 | C13 | GND | F12 | IO47RSB1 | | A9 | IO22RSB0 | C14 | IO48RSB1 | F13 | IO45RSB1 | | A10 | IO26RSB0 | C15 | IO39RSB1 | F14 | GCC1/IO52RSB1 | | A11 | IO29RSB0 | D1 | IO146RSB3 | F15 | GCA1/IO56RSB1 | | A12 | GBC1/IO31RSB0 | D2 | IO144RSB3 | G1* | VCOMPLF | | A13 | GBA2/IO36RSB1 | D3 | IO148RSB3 | G2 | GFB0/IO137RSB3 | | A14 | IO41RSB1 | D4 | GND | G3 | GFC0/IO139RSB3 | | A15 | NC | D5 | GAB0/IO02RSB0 | G4 | IO143RSB3 | | B1 | IO151RSB3 | D6 | GAC1/IO05RSB0 | G6 | VCCIB3 | | B2 | GAB2/IO154RSB3 | D7 | IO14RSB0 | G7 | GND | | В3 | IO06RSB0 | D8 | IO19RSB0 | G8 | VCC | | B4 | IO09RSB0 | D9 | GBC0/IO30RSB0 | G9 | GND | | B5 | IO13RSB0 | D10 | GBB0/IO32RSB0 | G10 | GND | | В6 | IO10RSB0 | D11 | GBA0/IO34RSB0 | G12 | IO50RSB1 | | B7 | IO12RSB0 | D12 | GND | G13 | GCB1/IO54RSB1 | | B8 | IO20RSB0 | D13 | GBC2/IO40RSB1 | G14 | GCC2/IO60RSB1 | | В9 | IO23RSB0 | D14 | IO51RSB1 | G15 | GCA2/IO58RSB1 | | B10 | IO25RSB0 | D15 | IO44RSB1 | H1* | VCCPLF | | B11 | IO24RSB0 | E1 | IO142RSB3 | H2 | GFA1/IO136RSB3 | | B12 | IO27RSB0 | E2 | IO149RSB3 | H3 | GFB1/IO138RSB3 | | B13 | IO37RSB1 | E3 | IO153RSB3 | H4 | NC | | B14 | IO46RSB1 | E4 | GAC2/IO152RSB3 | H6 | VCCIB3 | | B15 | IO42RSB1 | E12 | IO43RSB1 | H7 | GND | | C1 | IO155RSB3 | E13 | IO49RSB1 | H8 | VCC | | C2 | GAA2/IO156RSB3 | E14 | GCC0/IO53RSB1 | H9 | GND | | C3 | GND | E15 | GCB0/IO55RSB1 | H10 | VCCIB1 | | C4 | GAA1/IO01RSB0 | F1 | IO141RSB3 | H12 | GCB2/IO59RSB1 | | C5 | GAB1/IO03RSB0 | F2 | GFC1/IO140RSB3 | H13 | GCA0/IO57RSB1 | Note: \*Pin numbers G1 and H1 must be connected to ground because a PLL is not supported for AGLP060-CS/G201. 4-10 Revision 17 ## IGLOO PLUS Low Power Flash FPGAs | CS289 | | | | | |------------|----------|--|--|--| | | AGLP030 | | | | | Pin Number | Function | | | | | A1 | IO03RSB0 | | | | | A2 | NC | | | | | A3 | NC | | | | | A4 | GND | | | | | A5 | IO10RSB0 | | | | | A6 | IO14RSB0 | | | | | A7 | IO16RSB0 | | | | | A8 | IO18RSB0 | | | | | A9 | GND | | | | | A10 | IO23RSB0 | | | | | A11 | IO27RSB0 | | | | | A12 | NC | | | | | A13 | NC | | | | | A14 | GND | | | | | A15 | NC | | | | | A16 | NC | | | | | A17 | IO30RSB0 | | | | | B1 | IO01RSB0 | | | | | B2 | GND | | | | | В3 | NC | | | | | B4 | NC | | | | | B5 | IO07RSB0 | | | | | В6 | NC | | | | | B7 | VCCIB0 | | | | | B8 | IO17RSB0 | | | | | В9 | IO19RSB0 | | | | | B10 | IO24RSB0 | | | | | B11 | IO28RSB0 | | | | | B12 | VCCIB0 | | | | | B13 | NC | | | | | B14 | NC | | | | | B15 | NC | | | | | B16 | IO31RSB0 | | | | | B17 | GND | | | | | C1 | NC | | | | | C2 | IO00RSB0 | | | | | C3 | IO04RSB0 | | | | | CS289 | | | | | | |------------|---------------------|--|--|--|--| | Pin Number | AGLP030<br>Function | | | | | | C4 | NC | | | | | | C5 | VCCIB0 | | | | | | C6 | IO09RSB0 | | | | | | C7 | IO13RSB0 | | | | | | C8 | IO15RSB0 | | | | | | C9 | IO21RSB0 | | | | | | C10 | GND | | | | | | C11 | IO29RSB0 | | | | | | C12 | NC | | | | | | C13 | NC | | | | | | C14 | NC | | | | | | C15 | GND | | | | | | C16 | IO34RSB0 | | | | | | C17 | NC | | | | | | D1 | NC | | | | | | D2 | IO119RSB3 | | | | | | D3 | GND | | | | | | D4 | IO02RSB0 | | | | | | D5 | NC | | | | | | D6 | NC | | | | | | D7 | NC | | | | | | D8 | GND | | | | | | D9 | IO20RSB0 | | | | | | D10 | IO25RSB0 | | | | | | D11 | NC | | | | | | D12 | NC | | | | | | D13 | GND | | | | | | D14 | IO32RSB0 | | | | | | D15 | IO35RSB0 | | | | | | D16 | NC | | | | | | D17 | NC | | | | | | E1 | VCCIB3 | | | | | | E2 | IO114RSB3 | | | | | | E3 | IO115RSB3 | | | | | | E4 | IO118RSB3 | | | | | | E5 | IO05RSB0 | | | | | | E6 | NC | | | | | | CS289 | | | | | |------------|-----------|--|--|--| | <b>.</b> | AGLP030 | | | | | Pin Number | Function | | | | | E7 | IO06RSB0 | | | | | E8 | IO11RSB0 | | | | | E9 | IO22RSB0 | | | | | E10 | IO26RSB0 | | | | | E11 | VCCIB0 | | | | | E12 | NC | | | | | E13 | IO33RSB0 | | | | | E14 | IO36RSB1 | | | | | E15 | IO38RSB1 | | | | | E16 | VCCIB1 | | | | | E17 | NC | | | | | F1 | IO111RSB3 | | | | | F2 | NC | | | | | F3 | IO116RSB3 | | | | | F4 | VCCIB3 | | | | | F5 | IO117RSB3 | | | | | F6 | NC | | | | | F7 | NC | | | | | F8 | IO08RSB0 | | | | | F9 | IO12RSB0 | | | | | F10 | NC | | | | | F11 | NC | | | | | F12 | NC | | | | | F13 | NC | | | | | F14 | GND | | | | | F15 | NC | | | | | F16 | IO37RSB1 | | | | | F17 | IO41RSB1 | | | | | G1 | IO110RSB3 | | | | | G2 | GND | | | | | G3 | IO113RSB3 | | | | | G4 | NC | | | | | G5 | NC | | | | | G6 | NC | | | | | G7 | GND | | | | | G8 | GND | | | | | G9 | VCC | | | | | Revision | Changes | Page | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | Revision 3 (continued) | The table note for Table 2-9 • Quiescent Supply Current (IDD) Characteristics, IGLOO PLUS Flash*Freeze Mode* to remove the sentence stating that values do not include I/O static contribution. | 2-7 | | | The table note for Table 2-10 • Quiescent Supply Current (IDD) Characteristics, IGLOO PLUS Sleep Mode* was updated to remove VJTAG and VCCI and the statement that values do not include I/O static contribution. | 2-7 | | | The table note for Table 2-11 • Quiescent Supply Current (IDD) Characteristics, IGLOO PLUS Shutdown Mode was updated to remove the statement that values do not include I/O static contribution. | 2-7 | | | Note 2 of Table 2-12 • Quiescent Supply Current (IDD), No IGLOO PLUS Flash*Freeze Mode 1 was updated to include VCCPLL. Table note 4 was deleted. | 2-8 | | | Table 2-13 • Summary of I/O Input Buffer Power (per pin) — Default I/O Software Settings and Table 2-14 • Summary of I/O Output Buffer Power (per pin) — Default I/O Software Settings <sup>1</sup> were updated to remove static power. The table notes were updated to reflect that power was measured on VCC <sub>I</sub> . Table note 2 was added to Table 2-13 • Summary of I/O Input Buffer Power (per pin) — Default I/O Software Settings. | 2-9, 2-9 | | | Table 2-16 • Different Components Contributing to the Static Power Consumption in IGLOO PLUS Devices and Table 2-18 • Different Components Contributing to the Static Power Consumption in IGLOO PLUS Devices were updated to change the definition for $P_{DC5}$ from bank static power to bank quiescent power. Table subtitles were added for Table 2-16 • Different Components Contributing to the Static Power Consumption in IGLOO PLUS Devices, Table 2-17 • Different Components Contributing to Dynamic Power Consumption in IGLOO PLUS Devices, and Table 2-18 • Different Components Contributing to the Static Power Consumption in IGLOO PLUS Devices. | 2-10,<br>2-11 | | | The "Total Static Power Consumption—P <sub>STAT</sub> " section was revised. | 2-12 | | | Table 2-32 • Schmitt Trigger Input Hysteresis is new. | 2-26 | | Packaging v1.3 | The "CS281" package drawing is new. | 4-13 | | | The "CS281" table for the AGLP125 device is new. | 4-13 | | Revision 3 (continued) | The "CS289" package drawing was incorrect. The graphic was showing the CS281 mechanical drawing and not the CS289 mechanical drawing. This has now been corrected. | 4-17 | | Revision 2 (Jun 2008) Packaging v1.2 | The "CS289" table for the AGLP030 device is new. | 4-17 | | Revision 1 (Jun 2008) | The "CS289" table for the AGLP060 device is new. | 4-20 | | Packaging v1.1 | The "CS289" table for the AGLP125 device is new. | 4-23 | Revision 17 5-7