Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 792 | | Total RAM Bits | - | | Number of I/O | 120 | | Number of Gates | 30000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 201-VFBGA, CSBGA | | Supplier Device Package | 201-CSP (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/aglp030v5-csg201 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong IGLOO PLUS Device Family Overview #### SRAM and FIFO IGLOO PLUS devices (except AGLP030 devices) have embedded SRAM blocks along their north side. Each variable-aspect-ratio SRAM block is 4,608 bits in size. Available memory configurations are 256×18, 512×9, 1k×4, 2k×2, and 4k×1 bits. The individual blocks have independent read and write ports that can be configured with different bit widths on each port. For example, data can be sent through a 4-bit port and read as a single bitstream. The embedded SRAM blocks can be initialized via the device JTAG port (ROM emulation mode) using the UJTAG macro (except in AGLP030 devices). In addition, every SRAM block has an embedded FIFO control unit. The control unit allows the SRAM block to be configured as a synchronous FIFO without using additional core VersaTiles. The FIFO width and depth are programmable. The FIFO also features programmable Almost Empty (AEMPTY) and Almost Full (AFULL) flags in addition to the normal Empty and Full flags. The embedded FIFO control unit contains the counters necessary for generation of the read and write address pointers. The embedded SRAM/FIFO blocks can be cascaded to create larger configurations. #### PLL and CCC IGLOO PLUS devices provide designers with very flexible clock conditioning circuit (CCC) capabilities. Each member of the IGLOO PLUS family contains six CCCs. One CCC (center west side) has a PLL. The AGLP030 device does not have a PLL or CCCs; it contains only inputs to six globals. The six CCC blocks are located at the four corners and the centers of the east and west sides. One CCC (center west side) has a PLL. The four corner CCCs and the east CCC allow simple clock delay operations as well as clock spine access. The inputs of the six CCC blocks are accessible from the FPGA core or from one of several inputs located near the CCC that have dedicated connections to the CCC block. The CCC block has these key features: - Wide input frequency range (f<sub>IN CCC</sub>) = 1.5 MHz up to 250 MHz - Output frequency range (f<sub>OUT CCC</sub>) = 0.75 MHz up to 250 MHz - · 2 programmable delay types for clock skew minimization - · Clock frequency synthesis (for PLL only) #### Additional CCC specifications: - Internal phase shift = 0°, 90°, 180°, and 270°. Output phase shift depends on the output divider configuration (for PLL only). - Output duty cycle = 50% ± 1.5% or better (for PLL only) - Low output jitter: worst case < 2.5% × clock period peak-to-peak period jitter when single global network used (for PLL only) - Maximum acquisition time is 300 µs (for PLL only) - Exceptional tolerance to input period jitter—allowable input jitter is up to 1.5 ns (for PLL only) - Four precise phases; maximum misalignment between adjacent phases (for PLL only) is 40 ps × 250 MHz / f<sub>OUT CCC</sub> ### Global Clocking IGLOO PLUS devices have extensive support for multiple clocking domains. In addition to the CCC and PLL support described above, there is a comprehensive global clock distribution network. Each VersaTile input and output port has access to nine VersaNets: six chip (main) and three quadrant global networks. The VersaNets can be driven by the CCC or directly accessed from the core via multiplexers (MUXes). The VersaNets can be used to distribute low-skew clock signals or for rapid distribution of high-fanout nets. #### I/Os with Advanced I/O Standards The IGLOO PLUS family of FPGAs features a flexible I/O structure, supporting a range of voltages (1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.0 V wide range, and 3.3 V). IGLOO PLUS FPGAs support many different I/O standards. The I/Os are organized into four banks. All devices in IGLOO PLUS have four banks. The configuration of these banks determines the I/O standards supported. 1-6 Revision 17 ## **Power Calculation Methodology** This section describes a simplified method to estimate power consumption of an application. For more accurate and detailed power estimations, use the SmartPower tool in Libero SoC software. The power calculation methodology described below uses the following variables: - · The number of PLLs as well as the number and the frequency of each output clock generated - · The number of combinatorial and sequential cells used in the design - · The internal clock frequencies - · The number and the standard of I/O pins used in the design - · The number of RAM blocks used in the design - Toggle rates of I/O pins as well as VersaTiles—guidelines are provided in Table 2-19 on page 2-14. - Enable rates of output buffers—guidelines are provided for typical applications in Table 2-20 on page 2-14. - Read rate and write rate to the memory—guidelines are provided for typical applications in Table 2-20 on page 2-14. The calculation should be repeated for each clock domain defined in the design. ## Methodology #### Total Power Consumption—P<sub>TOTAL</sub> $P_{TOTAL} = P_{STAT} + P_{DYN}$ P<sub>STAT</sub> is the total static power consumption. P<sub>DYN</sub> is the total dynamic power consumption. #### Total Static Power Consumption—PSTAT P<sub>STAT</sub> = (PDC1 or PDC2 or PDC3) + N<sub>BANKS</sub> \* PDC5 N<sub>BANKS</sub> is the number of I/O banks powered in the design. ## Total Dynamic Power Consumption—PDYN PDYN = PCLOCK + PS-CELL + PC-CELL + PNET + PINPUTS + POUTPUTS + PMEMORY + PPLL ## Global Clock Contribution—P<sub>CLOCK</sub> ``` P<sub>CLOCK</sub> = (PAC1 + N<sub>SPINE</sub>*PAC2 + N<sub>ROW</sub>*PAC3 + N<sub>S-CELL</sub>* PAC4) * F<sub>CLK</sub> ``` N<sub>SPINE</sub> is the number of global spines used in the user design—guidelines are provided in the "Spine Architecture" section of the Global Resources chapter in the *IGLOO PLUS FPGA Fabric User's Guide*. N<sub>ROW</sub> is the number of VersaTile rows used in the design—guidelines are provided in the "Spine Architecture" section of the Global Resources chapter in the *IGLOO PLUS FPGA Fabric User's Guide*. F<sub>CLK</sub> is the global clock signal frequency. N<sub>S-CFLL</sub> is the number of VersaTiles used as sequential modules in the design. PAC1, PAC2, PAC3, and PAC4 are device-dependent. ## Sequential Cells Contribution—P<sub>S-CELL</sub> ``` P_{S-CELL} = N_{S-CELL} * (PAC5 + \alpha_1 / 2 * PAC6) * F_{CLK} ``` $N_{S-CELL}$ is the number of VersaTiles used as sequential modules in the design. When a multi-tile sequential cell is used, it should be accounted for as 1. $\alpha_{\text{1}}$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-19 on page 2-14. F<sub>CLK</sub> is the global clock signal frequency. 2-12 Revision 17 Figure 2-4 • Input Buffer Timing Model and Delays (example) 2-16 Revision 17 ## **Overview of I/O Performance** ## Summary of I/O DC Input and Output Levels – Default I/O Software Settings Table 2-21 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions—Software Default Settings | | | Equiv. | | | VIL | VIH | | VOL | VOH | IOL <sup>1</sup> | IOH <sup>1</sup> | |-------------------------------------------|-------------------|-----------------------------------------------------------------|------|------|-------------|-------------|-----------|-------------|-------------|------------------|------------------| | I/O Standard | Drive<br>Strength | Software<br>Default<br>Drive<br>Strength<br>Option <sup>2</sup> | Slew | | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | | 3.3 V LVTTL /<br>3.3 V LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | | 3.3 V LVCMOS<br>Wide Range <sup>3</sup> | 100 μΑ | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD 3 0.2 | 0.1 | 0.1 | | 2.5 V LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 12 | 12 | | 1.8 V LVCMOS | 8 mA | 8 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 8 | 8 | | 1.5 V LVCMOS | 4 mA | 4 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 4 | 4 | | 1.2 V<br>LVCMOS <sup>4</sup> | 2 mA | 2 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | | 1.2 V LVCMOS<br>Wide Range <sup>4,5</sup> | 100 μΑ | 2 mA | High | -0.3 | 0.3 * VCCI | 0.7 * VCCI | 3.6 | 0.1 | VCCI - 0.1 | 0.1 | 0.1 | #### Notes: - 1. Currents are measured at 85°C junction temperature. - 2. Note that 1.2 V LVCMOS and 3.3 V LVCMOS wide range are applicable to 100 $\mu$ A drive strength only. The configuration will not operate at the equivalent software default drive strength. These values are for normal ranges only. - 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. - 4. Applicable to IGLOO PLUS V2 devices operating at VCC<sub>I</sub> $\geq$ VCC. - 5. All LVCMOS 1.2 V software macros support LVCMOS 1.2 V wide range as specified in the JESD8-12 specification. #### IGLOO PLUS DC and Switching Characteristics The length of time an I/O can withstand IOSH/IOSL events depends on the junction temperature. The reliability data below is based on a 3.3 V, 12 mA I/O setting, which is the worst case for this type of analysis. For example, at 100°C, the short current condition would have to be sustained for more than six months to cause a reliability concern. The I/O design does not contain any short circuit protection, but such protection would only be needed in extremely prolonged stress conditions. Table 2-31 • Duration of Short Circuit Event before Failure | Temperature | Time before Failure | |-------------|---------------------| | -40°C | > 20 years | | 0°C | > 20 years | | 25°C | > 20 years | | 70°C | 5 years | | 85°C | 2 years | | 100°C | 6 months | Table 2-32 • Schmitt Trigger Input Hysteresis Hysteresis Voltage Value (Typ.) for Schmitt Mode Input Buffers | Input Buffer Configuration | Hysteresis Value (typ.) | |-------------------------------------------|-------------------------| | 3.3 V LVTTL/LVCMOS (Schmitt trigger mode) | 240 mV | | 2.5 V LVCMOS (Schmitt trigger mode) | 140 mV | | 1.8 V LVCMOS (Schmitt trigger mode) | 80 mV | | 1.5 V LVCMOS (Schmitt trigger mode) | 60 mV | | 1.2 V LVCMOS (Schmitt trigger mode) | 40 mV | Table 2-33 • I/O Input Rise Time, Fall Time, and Related I/O Reliability | Input Buffer | | | Input Rise/Fall Time<br>(min.) | Input Rise/Fall Time<br>(max.) | Reliability | |------------------------|----------|---------|--------------------------------|---------------------------------------------------------------------------|------------------| | LVTTL/LVCMOS disabled) | (Schmitt | trigger | No requirement | 10 ns * | 20 years (100°C) | | LVTTL/LVCMOS enabled) | (Schmitt | trigger | No requirement | No requirement, but input noise voltage cannot exceed Schmitt hysteresis. | 20 years (100°C) | Note: \*The maximum input rise/fall time is related to the noise induced into the input buffer trace. If the noise is low, then the rise time and fall time of input buffers can be increased beyond the maximum value. The longer the rise/fall times, the more susceptible the input signal is to the board noise. Microsemi recommends signal integrity evaluation/characterization of the system to ensure that there is no excessive noise coupling into input signals. 2-26 Revision 17 IGLOO PLUS DC and Switching Characteristics #### **Timing Characteristics** #### Applies to 1.5 V DC Core Voltage Table 2-36 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>.I</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 3.94 | 0.18 | 0.85 | 1.15 | 0.66 | 4.02 | 3.46 | 1.82 | 1.87 | ns | | 4 mA | STD | 0.97 | 3.94 | 0.18 | 0.85 | 1.15 | 0.66 | 4.02 | 3.46 | 1.82 | 1.87 | ns | | 6 mA | STD | 0.97 | 3.20 | 0.18 | 0.85 | 1.15 | 0.66 | 3.27 | 2.94 | 2.04 | 2.27 | ns | | 8 mA | STD | 0.97 | 3.20 | 0.18 | 0.85 | 1.15 | 0.66 | 3.27 | 2.94 | 2.04 | 2.27 | ns | | 12 mA | STD | 0.97 | 2.72 | 0.18 | 0.85 | 1.15 | 0.66 | 2.78 | 2.57 | 2.20 | 2.53 | ns | | 16 mA | STD | 0.97 | 2.72 | 0.18 | 0.85 | 1.15 | 0.66 | 2.78 | 2.57 | 2.20 | 2.53 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-37 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 2.36 | 0.18 | 0.85 | 1.15 | 0.66 | 2.41 | 1.90 | 1.82 | 1.98 | ns | | 4 mA | STD | 0.97 | 2.36 | 0.18 | 0.85 | 1.15 | 0.66 | 2.41 | 1.90 | 1.82 | 1.98 | ns | | 6 mA | STD | 0.97 | 1.96 | 0.18 | 0.85 | 1.15 | 0.66 | 2.01 | 1.56 | 2.04 | 2.38 | ns | | 8 mA | STD | 0.97 | 1.96 | 0.18 | 0.85 | 1.15 | 0.66 | 2.01 | 1.56 | 2.04 | 2.38 | ns | | 12 mA | STD | 0.97 | 1.76 | 0.18 | 0.85 | 1.15 | 0.66 | 1.80 | 1.39 | 2.20 | 2.64 | ns | | 16 mA | STD | 0.97 | 1.76 | 0.18 | 0.85 | 1.15 | 0.66 | 1.80 | 1.39 | 2.20 | 2.64 | ns | #### Notes: - 1. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 2. Software default selection highlighted in gray. #### Applies to 1.2 V DC Core Voltage Table 2-38 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 3.0 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.98 | 4.56 | 0.19 | 0.99 | 1.37 | 0.67 | 4.63 | 3.98 | 2.26 | 2.57 | ns | | 4 mA | STD | 0.98 | 4.56 | 0.19 | 0.99 | 1.37 | 0.67 | 4.63 | 3.98 | 2.26 | 2.57 | ns | | 6 mA | STD | 0.98 | 3.80 | 0.19 | 0.99 | 1.37 | 0.67 | 3.96 | 3.45 | 2.49 | 2.98 | ns | | 8 mA | STD | 0.98 | 3.80 | 0.19 | 0.99 | 137 | 0.67 | 3.86 | 3.45 | 2.49 | 2.98 | ns | | 12 mA | STD | 0.98 | 3.31 | 0.19 | 0.99 | 1.37 | 0.67 | 3.36 | 3.07 | 2.65 | 3.25 | ns | | 16 mA | STD | 0.98 | 3.31 | 0.19 | 0.99 | 1.37 | 0.67 | 3.36 | 3.07 | 2.65 | 3.25 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-28 Revision 17 ## **I/O Register Specifications** ## Fully Registered I/O Buffers with Asynchronous Preset Figure 2-12 • Timing Model of Registered I/O Buffers with Asynchronous Preset ## **Output Enable Register** Figure 2-16 • Output Enable Register Timing Diagram **Timing Characteristics** 1.5 V DC Core Voltage Table 2-78 • Output Enable Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | toesud Data Setup Time for the Output Enable Register 0.33 toehd Data Hold Time for the Output Enable Register 0.00 toeclr2Q Asynchronous Clear-to-Q of the Output Enable Register 0.84 toepre2Q Asynchronous Preset-to-Q of the Output Enable Register 0.91 toered Asynchronous Clear Removal Time for the Output Enable Register 0.00 toered Asynchronous Clear Removal Time for the Output Enable Register 0.00 toered Asynchronous Clear Recovery Time for the Output Enable Register 0.24 toered Asynchronous Preset Removal Time for the Output Enable Register 0.00 toered Asynchronous Preset Removal Time for the Output Enable Register 0.00 toered Asynchronous Preset Recovery Time for the Output Enable Register 0.24 toewclr Asynchronous Clear Minimum Pulse Width for the Output Enable Register 0.19 toewclr Asynchronous Preset Minimum Pulse Width for the Output Enable Register 0.19 | meter | Description | Std. | Units | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------|------|-------| | toehd Data Hold Time for the Output Enable Register 0.00 toeclr2Q Asynchronous Clear-to-Q of the Output Enable Register 0.84 toepre2Q Asynchronous Preset-to-Q of the Output Enable Register 0.91 toered Asynchronous Clear Removal Time for the Output Enable Register 0.00 toered Asynchronous Clear Recovery Time for the Output Enable Register 0.24 toered Asynchronous Preset Removal Time for the Output Enable Register 0.00 toered Asynchronous Preset Removal Time for the Output Enable Register 0.00 toered Asynchronous Preset Recovery Time for the Output Enable Register 0.24 toewclr Asynchronous Clear Minimum Pulse Width for the Output Enable Register 0.19 | LKQ C | Clock-to-Q of the Output Enable Register | 0.68 | ns | | toeclr2Q Asynchronous Clear-to-Q of the Output Enable Register 0.84 toepre2Q Asynchronous Preset-to-Q of the Output Enable Register 0.91 toered Asynchronous Clear Removal Time for the Output Enable Register 0.00 toered Asynchronous Clear Recovery Time for the Output Enable Register 0.24 toered Asynchronous Preset Removal Time for the Output Enable Register 0.00 toered Asynchronous Preset Recovery Time for the Output Enable Register 0.24 toered Asynchronous Preset Recovery Time for the Output Enable Register 0.24 toewclr Asynchronous Clear Minimum Pulse Width for the Output Enable Register 0.19 | UD [ | Data Setup Time for the Output Enable Register | 0.33 | ns | | toerred Asynchronous Preset-to-Q of the Output Enable Register toerred Asynchronous Clear Removal Time for the Output Enable Register toerred Asynchronous Clear Recovery Time for the Output Enable Register toerred Asynchronous Preset Removal Time for the Output Enable Register toerred Asynchronous Preset Removal Time for the Output Enable Register toerred Asynchronous Preset Recovery Time for the Output Enable Register toerred Asynchronous Preset Recovery Time for the Output Enable Register toerred Asynchronous Clear Minimum Pulse Width for the Output Enable Register 0.91 | D [ | Data Hold Time for the Output Enable Register | 0.00 | ns | | toered Asynchronous Clear Removal Time for the Output Enable Register toered Asynchronous Clear Recovery Time for the Output Enable Register toered Asynchronous Preset Removal Time for the Output Enable Register toered Asynchronous Preset Removal Time for the Output Enable Register toered Asynchronous Preset Recovery Time for the Output Enable Register toered Asynchronous Preset Recovery Time for the Output Enable Register toered Asynchronous Clear Minimum Pulse Width for the Output Enable Register toered Asynchronous Clear Minimum Pulse Width for the Output Enable Register 0.00 | LR2Q A | Asynchronous Clear-to-Q of the Output Enable Register | 0.84 | ns | | toereccle Asynchronous Clear Recovery Time for the Output Enable Register 0.24 toerempre Asynchronous Preset Removal Time for the Output Enable Register 0.00 toerecpre Asynchronous Preset Recovery Time for the Output Enable Register 0.24 toewclr Asynchronous Clear Minimum Pulse Width for the Output Enable Register 0.19 | RE2Q A | Asynchronous Preset-to-Q of the Output Enable Register | 0.91 | ns | | tober State tober State tober State tober State tober State Asynchronous Preset Removal Time for the Output Enable Register tober State tober State Asynchronous Preset Recovery Time for the Output Enable Register tober State | EMCLR A | Asynchronous Clear Removal Time for the Output Enable Register | 0.00 | ns | | toereche Asynchronous Preset Recovery Time for the Output Enable Register toewclr Asynchronous Clear Minimum Pulse Width for the Output Enable Register 0.24 | ECCLR A | Asynchronous Clear Recovery Time for the Output Enable Register | 0.24 | ns | | t <sub>OEWCLR</sub> Asynchronous Clear Minimum Pulse Width for the Output Enable Register 0.19 | EMPRE A | Asynchronous Preset Removal Time for the Output Enable Register | 0.00 | ns | | | ECPRE A | Asynchronous Preset Recovery Time for the Output Enable Register | 0.24 | ns | | t <sub>OEWPRE</sub> Asynchronous Preset Minimum Pulse Width for the Output Enable Register 0.19 | CLR A | Asynchronous Clear Minimum Pulse Width for the Output Enable Register | 0.19 | ns | | | PRE A | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.19 | ns | | t <sub>OECKMPWH</sub> Clock Minimum Pulse Width High for the Output Enable Register 0.31 | KMPWH C | Clock Minimum Pulse Width High for the Output Enable Register | 0.31 | ns | | t <sub>OECKMPWL</sub> Clock Minimum Pulse Width Low for the Output Enable Register 0.28 | KMPWL C | Clock Minimum Pulse Width Low for the Output Enable Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-86 • AGLP125 Global Resource Commercial-Case Conditions: $T_J = 70^{\circ}C$ , VCC = 1.425 V | | | S | Std. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.36 | 1.71 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.39 | 1.82 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.18 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.15 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.43 | ns | #### Notes: - Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. #### 1.2 V DC Core Voltage Table 2-87 • AGLP030 Global Resource Commercial-Case Conditions: T<sub>.I</sub> = 70°C, VCC = 1.14 V | | | | | Std. | | | | |----------------------|-------------------------------------------|--|-------------------|-------------------|-------|--|--| | Parameter | Description | | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | | 1.80 | 2.09 | ns | | | | t <sub>RCKH</sub> | Input High Delay for Global Clock | | 1.88 | 2.27 | ns | | | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | | 1.40 | | ns | | | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | | 1.65 | | ns | | | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | | 0.39 | ns | | | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values. IGLOO PLUS DC and Switching Characteristics ## **Timing Characteristics** 1.5 V DC Core Voltage Table 2-92 • RAM4K9 Commercial-Case Conditions: $T_J = 70$ °C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |-----------------------|----------------------------------------------------------------------------------------------------------------------|------|-------| | t <sub>AS</sub> | Address setup time | 0.69 | ns | | t <sub>AH</sub> | Address hold time | 0.13 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.68 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.13 | ns | | t <sub>BKS</sub> | BLK setup time | 1.37 | ns | | t <sub>BKH</sub> | BLK hold time | 0.13 | ns | | t <sub>DS</sub> | Input data (DIN) setup time | 0.59 | ns | | t <sub>DH</sub> | Input data (DIN) hold time | 0.30 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on DOUT (output retained, WMODE = 0) | 2.94 | ns | | | Clock High to new data valid on DOUT (flow-through, WMODE = 1) | 2.55 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on DOUT (pipelined) | 1.51 | ns | | t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address – applicable to closing edge | 0.29 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address – applicable to opening edge | 0.24 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address – applicable to opening edge | 0.40 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on DOUT (flow-through) | 1.72 | ns | | | RESET Low to data out Low on DOUT (pipelined) | 1.72 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.51 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 2.68 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.68 | ns | | t <sub>CYC</sub> | Clock cycle time | 6.24 | ns | | F <sub>MAX</sub> | Maximum frequency | 160 | MHz | #### Notes: - For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-68 Revision 17 Table 2-95 • RAM512X18 Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|----------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address setup time | 1.28 | ns | | t <sub>AH</sub> | Address hold time | 0.25 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 1.13 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.13 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 1.10 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.55 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 6.56 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 2.67 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address – applicable to opening edge | 0.29 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address – applicable to opening edge | 0.36 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on RD (flow through) | 3.21 | ns | | | RESET Low to data out Low on RD (pipelined) | 3.21 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.93 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 4.94 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 1.18 | ns | | t <sub>CYC</sub> | Clock cycle time | 10.90 | ns | | F <sub>MAX</sub> | Maximum frequency | 92 | MHz | #### Notes: - 1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ## **FIFO** Figure 2-29 • FIFO Model 2-72 Revision 17 ## 4 - Package Pin Assignments ## **VQ128** Note: This is the top view of the package. #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx. Pin information is in the "Pin Descriptions" chapter of the IGLOO PLUS FPGA Fabric User's Guide. ## Package Pin Assignments | VQ128 | | VQ128 | | VQ128 | | | |------------|---------------------|------------|---------------------|------------|---------------------|--| | Pin Number | AGLP030<br>Function | Pin Number | AGLP030<br>Function | Pin Number | AGLP030<br>Function | | | 1 | IO119RSB3 | 36 | IO88RSB2 | 71 | IO57RSB1 | | | 2 | IO118RSB3 | 37 | IO86RSB2 | 72 | VCCIB1 | | | 3 | IO117RSB3 | 38 | IO84RSB2 | 73 | GND | | | 4 | IO115RSB3 | 39 | IO83RSB2 | 74 | IO55RSB1 | | | 5 | IO116RSB3 | 40 | GND | 75 | IO54RSB1 | | | 6 | IO113RSB3 | 41 | VCCIB2 | 76 | IO53RSB1 | | | 7 | IO114RSB3 | 42 | IO82RSB2 | 77 | IO52RSB1 | | | 8 | GND | 43 | IO81RSB2 | 78 | IO51RSB1 | | | 9 | VCCIB3 | 44 | IO79RSB2 | 79 | IO50RSB1 | | | 10 | IO112RSB3 | 45 | IO78RSB2 | 80 | IO49RSB1 | | | 11 | IO111RSB3 | 46 | IO77RSB2 | 81 | VCC | | | 12 | IO110RSB3 | 47 | IO75RSB2 | 82 | GDB0/IO48RSB1 | | | 13 | IO109RSB3 | 48 | IO74RSB2 | 83 | GDA0/IO47RSB1 | | | 14 | GEC0/IO108RSB3 | 49 | VCC | 84 | GDC0/IO46RSB1 | | | 15 | GEA0/IO107RSB3 | 50 | IO73RSB2 | 85 | IO45RSB1 | | | 16 | GEB0/IO106RSB3 | 51 | IO72RSB2 | 86 | IO44RSB1 | | | 17 | VCC | 52 | IO70RSB2 | 87 | IO43RSB1 | | | 18 | IO104RSB3 | 53 | IO69RSB2 | 88 | IO42RSB1 | | | 19 | IO103RSB3 | 54 | IO68RSB2 | 89 | VCCIB1 | | | 20 | IO102RSB3 | 55 | IO66RSB2 | 90 | GND | | | 21 | IO101RSB3 | 56 | IO65RSB2 | 91 | IO40RSB1 | | | 22 | IO100RSB3 | 57 | GND | 92 | IO41RSB1 | | | 23 | IO99RSB3 | 58 | VCCIB2 | 93 | IO39RSB1 | | | 24 | GND | 59 | IO63RSB2 | 94 | IO38RSB1 | | | 25 | VCCIB3 | 60 | IO61RSB2 | 95 | IO37RSB1 | | | 26 | IO97RSB3 | 61 | IO59RSB2 | 96 | IO36RSB1 | | | 27 | IO98RSB3 | 62 | TCK | 97 | IO35RSB0 | | | 28 | IO95RSB3 | 63 | TDI | 98 | IO34RSB0 | | | 29 | IO96RSB3 | 64 | TMS | 99 | IO33RSB0 | | | 30 | IO94RSB3 | 65 | VPUMP | 100 | IO32RSB0 | | | 31 | IO93RSB3 | 66 | TDO | 101 | IO30RSB0 | | | 32 | IO92RSB3 | 67 | TRST | 102 | IO28RSB0 | | | 33 | IO91RSB2 | 68 | IO58RSB1 | 103 | IO27RSB0 | | | 34 | FF/IO90RSB2 | 69 | VJTAG | 104 | VCCIB0 | | | 35 | IO89RSB2 | 70 | IO56RSB1 | 105 | GND | | 4-2 Revision 17 | CS201 | | | | |------------|---------------------|--|--| | Pin Number | AGLP030<br>Function | | | | H14 | IO45RSB1 | | | | H15 | IO43RSB1 | | | | J1 | GEA0/IO107RSB3 | | | | J2 | IO105RSB3 | | | | J3 | IO104RSB3 | | | | J4 | IO102RSB3 | | | | J6 | VCCIB3 | | | | J7 | GND | | | | J8 | VCC | | | | J9 | GND | | | | J10 | VCCIB1 | | | | J12 | NC | | | | J13 | NC | | | | J14 | IO52RSB1 | | | | J15 | IO50RSB1 | | | | K1 | IO103RSB3 | | | | K2 | IO101RSB3 | | | | K3 | IO99RSB3 | | | | K4 | IO100RSB3 | | | | K6 | GND | | | | K7 | VCCIB2 | | | | K8 | VCCIB2 | | | | K9 | VCCIB2 | | | | K10 | VCCIB1 | | | | K12 | NC | | | | K13 | IO57RSB1 | | | | K14 | IO49RSB1 | | | | K15 | IO53RSB1 | | | | L1 | IO96RSB3 | | | | L2 | IO98RSB3 | | | | L3 | IO95RSB3 | | | | L4 | IO94RSB3 | | | | L12 | NC | | | | L13 | NC | | | | L14 | IO51RSB1 | | | | CS201 | | | | |------------|----------|--|--| | AGLP030 | | | | | Pin Number | Function | | | | L15 | IO58RSB1 | | | | M1 | IO93RSB3 | | | | M2 | IO92RSB3 | | | | М3 | IO97RSB3 | | | | M4 | GND | | | | M5 | NC | | | | M6 | IO79RSB2 | | | | M7 | IO77RSB2 | | | | M8 | IO72RSB2 | | | | M9 | IO70RSB2 | | | | M10 | IO61RSB2 | | | | M11 | IO59RSB2 | | | | M12 | GND | | | | M13 | NC | | | | M14 | IO55RSB1 | | | | M15 | IO56RSB1 | | | | N1 | NC | | | | N2 | NC | | | | N3 | GND | | | | N4 | NC | | | | N5 | IO88RSB2 | | | | N6 | IO81RSB2 | | | | N7 | IO75RSB2 | | | | N8 | IO68RSB2 | | | | N9 | IO66RSB2 | | | | N10 | IO65RSB2 | | | | N11 | IO71RSB2 | | | | N12 | IO63RSB2 | | | | N13 | GND | | | | N14 | TDO | | | | N15 | VJTAG | | | | P1 | NC | | | | P2 | NC | | | | P3 | NC | | | | P4 | NC | | | | CS201 | | | | |------------|---------------------|--|--| | | | | | | Pin Number | AGLP030<br>Function | | | | P5 | IO87RSB2 | | | | P6 | IO86RSB2 | | | | P7 | IO84RSB2 | | | | P8 | IO80RSB2 | | | | P9 | IO74RSB2 | | | | P10 | IO73RSB2 | | | | P11 | IO76RSB2 | | | | P12 | IO67RSB2 | | | | P13 | IO64RSB2 | | | | P14 | VPUMP | | | | P15 | TRST | | | | R1 | NC | | | | R2 | NC | | | | R3 | IO91RSB2 | | | | R4 | FF/IO90RSB2 | | | | R5 | IO89RSB2 | | | | R6 | IO83RSB2 | | | | R7 | IO82RSB2 | | | | R8 | IO85RSB2 | | | | R9 | IO78RSB2 | | | | R10 | IO69RSB2 | | | | R11 | IO62RSB2 | | | | R12 | IO60RSB2 | | | | R13 | TMS | | | | R14 | TDI | | | | R15 | TCK | | | | | | | | | CS201 | | | | |------------|----------------|--|--| | AGLP060 | | | | | Pin Number | Function | | | | H14 | IO64RSB1 | | | | H15 | IO62RSB1 | | | | J1 | GFA2/IO134RSB3 | | | | J2 | GFA0/IO135RSB3 | | | | J3 | GFB2/IO133RSB3 | | | | J4 | IO131RSB3 | | | | J6 | VCCIB3 | | | | J7 | GND | | | | J8 | VCC | | | | J9 | GND | | | | J10 | VCCIB1 | | | | J12 | IO61RSB1 | | | | J13 | IO63RSB1 | | | | J14 | IO68RSB1 | | | | J15 | IO66RSB1 | | | | K1 | IO130RSB3 | | | | K2 | GFC2/IO132RSB3 | | | | K3 | IO127RSB3 | | | | K4 | IO129RSB3 | | | | K6 | GND | | | | K7 | VCCIB2 | | | | K8 | VCCIB2 | | | | K9 | VCCIB2 | | | | K10 | VCCIB1 | | | | K12 | IO65RSB1 | | | | K13 | IO67RSB1 | | | | K14 | IO69RSB1 | | | | K15 | IO70RSB1 | | | | L1 | IO126RSB3 | | | | L2 | IO128RSB3 | | | | L3 | IO121RSB3 | | | | L4 | IO123RSB3 | | | | L12 | GDB1/IO74RSB1 | | | | L13 | GDC1/IO72RSB1 | | | | L14 | IO71RSB1 | | | | | | | | | CS201 | | | | |------------|---------------------|--|--| | Pin Number | AGLP060<br>Function | | | | L15 | GDC0/IO73RSB1 | | | | M1 | IO122RSB3 | | | | M2 | IO124RSB3 | | | | M3 | IO119RSB3 | | | | M4 | GND | | | | M5 | IO125RSB3 | | | | M6 | IO98RSB2 | | | | M7 | IO96RSB2 | | | | M8 | IO91RSB2 | | | | M9 | IO89RSB2 | | | | M10 | IO82RSB2 | | | | M11 | GDA2/IO78RSB2 | | | | M12 | GND | | | | M13 | GDA1/IO76RSB1 | | | | M14 | GDA0/IO77RSB1 | | | | M15 | GDB0/IO75RSB1 | | | | N1 | IO117RSB3 | | | | N2 | IO120RSB3 | | | | N3 | GND | | | | N4 | GEB1/IO114RSB3 | | | | N5 | IO107RSB2 | | | | N6 | IO100RSB2 | | | | N7 | IO94RSB2 | | | | N8 | IO87RSB2 | | | | N9 | IO85RSB2 | | | | N10 | GDC2/IO80RSB2 | | | | N11 | IO90RSB2 | | | | N12 | IO84RSB2 | | | | N13 | GND | | | | N14 | TDO | | | | N15 | VJTAG | | | | P1 | GEC0/IO115RSB3 | | | | P2 | GEC1/IO116RSB3 | | | | P3 | GEA0/IO111RSB3 | | | | P4 | GEA1/IO112RSB3 | | | | AGLP060<br>Function | |-----------------------| | Function | | | | IO106RSB2 | | IO105RSB2 | | IO103RSB2 | | IO99RSB2 | | IO93RSB2 | | IO92RSB2 | | IO95RSB2 | | IO86RSB2 | | IO83RSB2 | | VPUMP | | TRST | | IO118RSB3 | | GEB0/IO113RSB3 | | GEA2/IO110RSB2 | | FF/GEB2/IO109RS<br>B2 | | GEC2/IO108RSB2 | | IO102RSB2 | | IO101RSB2 | | IO104RSB2 | | IO97RSB2 | | IO88RSB2 | | IO81RSB2 | | GDB2/IO79RSB2 | | TMS | | TDI | | TCK | | | Package Pin Assignments | CS281 | | | | |------------|------------------|--|--| | Pin Number | AGLP125 Function | | | | H8 | VCC | | | | H9 | VCCIB0 | | | | H10 | VCC | | | | H11 | VCCIB0 | | | | H12 | VCC | | | | H13 | VCCIB1 | | | | H15 | IO77RSB1 | | | | H16 | GCB0/IO82RSB1 | | | | H18 | GCA1/IO83RSB1 | | | | H19 | GCA2/IO85RSB1 | | | | J1 | VCOMPLF | | | | J2 | GFA0/IO189RSB3 | | | | J4 | VCCPLF | | | | J5 | GFC0/IO193RSB3 | | | | J7 | GFA2/IO188RSB3 | | | | J8 | VCCIB3 | | | | J9 | GND | | | | J10 | GND | | | | J11 | GND | | | | J12 | VCCIB1 | | | | J13 | GCC1/IO79RSB1 | | | | J15 | GCA0/IO84RSB1 | | | | J16 | GCB2/IO86RSB1 | | | | J18 | IO76RSB1 | | | | J19 | IO78RSB1 | | | | K1 | VCCIB3 | | | | K2 | GFA1/IO190RSB3 | | | | K4 | GND | | | | K5 | IO19RSB0 | | | | K7 | IO197RSB3 | | | | K8 | VCC | | | | K9 | GND | | | | K10 | GND | | | | K11 | GND | | | | K12 | VCC | | | | K13 | GCC2/IO87RSB1 | | | | | CS281 | |------------|------------------| | Pin Number | AGLP125 Function | | K15 | IO89RSB1 | | K16 | GND | | K18 | IO88RSB1 | | K19 | VCCIB1 | | L1 | GFB2/IO187RSB3 | | L2 | IO185RSB3 | | L4 | GFC2/IO186RSB3 | | L5 | IO184RSB3 | | L7 | IO199RSB3 | | L8 | VCCIB3 | | L9 | GND | | L10 | GND | | L11 | GND | | L12 | VCCIB1 | | L13 | IO95RSB1 | | L15 | IO91RSB1 | | L16 | NC | | L18 | IO90RSB1 | | L19 | NC | | M1 | IO180RSB3 | | M2 | IO179RSB3 | | M4 | IO181RSB3 | | M5 | IO183RSB3 | | M7 | VCCIB3 | | M8 | VCC | | M9 | VCCIB2 | | M10 | VCC | | M11 | VCCIB2 | | M12 | VCC | | M13 | VCCIB1 | | M15 | IO122RSB2 | | M16 | IO93RSB1 | | M18 | IO92RSB1 | | M19 | NC | | N1 | IO178RSB3 | | N2 | IO175RSB3 | | | CS281 | |------------|------------------| | Pin Number | AGLP125 Function | | N4 | IO182RSB3 | | N5 | IO161RSB2 | | N7 | GEA2/IO164RSB2 | | N8 | VCCIB2 | | N9 | IO137RSB2 | | N10 | IO135RSB2 | | N11 | IO131RSB2 | | N12 | VCCIB2 | | N13 | VPUMP | | N15 | IO117RSB2 | | N16 | IO96RSB1 | | N18 | IO98RSB1 | | N19 | IO94RSB1 | | P1 | IO174RSB3 | | P2 | GND | | P3 | IO176RSB3 | | P4 | IO177RSB3 | | P5 | GEA0/IO165RSB3 | | P15 | IO111RSB2 | | P16 | IO108RSB2 | | P17 | GDC1/IO99RSB1 | | P18 | GND | | P19 | IO97RSB1 | | R1 | IO173RSB3 | | R2 | IO172RSB3 | | R4 | GEC1/IO170RSB3 | | R5 | GEB1/IO168RSB3 | | R6 | IO154RSB2 | | R7 | IO149RSB2 | | R8 | IO146RSB2 | | R9 | IO138RSB2 | | R10 | IO134RSB2 | | R11 | IO132RSB2 | | R12 | IO130RSB2 | | R13 | IO118RSB2 | | R14 | IO112RSB2 | 4-14 Revision 17 ## **CS289** Note: This is the bottom view of the package. #### Note For Package Manufacturing and Environmental information, visit the Resource Center at $\label{eq:http://www.microsemi.com/soc/products/solutions/package/docs.aspx \ .$ 4-16 Revision 17 | Revision | Changes | Page | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | Revision 11 (continued) | The tables in the "Single-Ended I/O Characteristics" section were updated. Notes clarifying IIL and IIH were added. | 2-27 | | | Tables for 3.3 V LVCMOS and 1.2 V LVCMOS wide range were added (SAR 79370, SAR 79353, and SAR 79366). | | | | Notes in the wide range tables state that the minimum drive strength for any LVCMOS 3.3 V (or LVCMOS 1.2 V) software configuration when run in wide range is $\pm 100~\mu A$ . Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models (SAR 25700). | | | | The following sentence was deleted from the "2.5 V LVCMOS" section: It uses a 5 V-tolerant input buffer and push-pull output buffer (SAR 24916). | 2-32 | | | The tables in the "Input Register" section, "Output Register" section, and "Output Enable Register" section were updated. The tables in the "VersaTile Characteristics" section were updated. | 2-45<br>through<br>2-56 | | | The following tables were updated in the "Global Tree Timing Characteristics" section: | 2-58 | | | Table 2-85 • AGLP060 Global Resource (1.5 V) | | | | Table 2-86 • AGLP125 Global Resource (1.5 V) | | | | Table 2-88 • AGLP060 Global Resource (1.2 V) | | | | Table 2-90 • IGLOO PLUS CCC/PLL Specification and Table 2-91 • IGLOO PLUS CCC/PLL Specification were revised (SAR 79388). VCO output jitter and maximum peak-to-peak jitter data were changed. Three notes were added to the table in connection with these changes. | 2-61 | | | Figure 2-28 • Write Access after Write onto Same Address and Figure 2-29 • Write Access after Read onto Same Address were deleted. | N/A | | | The tables in the "SRAM", "FIFO" and "Embedded FlashROM Characteristics" sections were updated. | 2-68,<br>2-78 | ## **Datasheet Categories** ## **Categories** In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device, as highlighted in the "IGLOO PLUS Device" table on page II, is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows: #### **Product Brief** The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information. #### Advance This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized. ### **Preliminary** The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. #### **Production** This version contains information that is considered to be final. ## **Export Administration Regulations (EAR)** The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States. # Safety Critical, Life Support, and High-Reliability Applications Policy The products described in this advance status document may not have completed the Microsemi qualification process. Products may be amended or enhanced during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult the Microsemi SoC Products Group Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the SoC Products Group's products is available at http://www.microsemi.com/soc/documents/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local sales office for additional reliability information. 5-8 Revision 17