

Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                     |
|--------------------------------|----------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                          |
| Number of Logic Elements/Cells | 792                                                                        |
| Total RAM Bits                 | -                                                                          |
| Number of I/O                  | 120                                                                        |
| Number of Gates                | 30000                                                                      |
| Voltage - Supply               | 1.425V ~ 1.575V                                                            |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                            |
| Package / Case                 | 289-TFBGA, CSBGA                                                           |
| Supplier Device Package        | 289-CSP (14x14)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/aglp030v5-csg289 |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The IGLOO PLUS family device architecture mitigates the need for ASIC migration at higher user volumes. This makes the IGLOO PLUS family a cost-effective ASIC replacement solution, especially for applications in the consumer, networking/communications, computing, and avionics markets.

## Firm-Error Immunity

Firm errors occur most commonly when high-energy neutrons, generated in the upper atmosphere, strike a configuration cell of an SRAM FPGA. The energy of the collision can change the state of the configuration cell and thus change the logic, routing, or I/O behavior in an unpredictable way. These errors are impossible to prevent in SRAM FPGAs. The consequence of this type of error can be a complete system failure. Firm errors do not exist in the configuration memory of IGLOO PLUS flash-based FPGAs. Once it is programmed, the flash cell configuration element of IGLOO PLUS FPGAs cannot be altered by high-energy neutrons and is therefore immune to them. Recoverable (or soft) errors occur in the user data SRAM of all FPGA devices. These can easily be mitigated by using error detection and correction (EDAC) circuitry built into the FPGA fabric.

## **Advanced Flash Technology**

The IGLOO PLUS family offers many benefits, including nonvolatility and reprogrammability, through an advanced flash-based, 130 nm LVCMOS process with seven layers of metal. Standard CMOS design techniques are used to implement logic and control functions. The combination of fine granularity, enhanced flexible routing resources, and abundant flash switches allows for very high logic utilization without compromising device routability or performance. Logic functions within the device are interconnected through a four-level routing hierarchy.

IGLOO PLUS family FPGAs utilize design and process techniques to minimize power consumption in all modes of operation.

## **Advanced Architecture**

The proprietary IGLOO PLUS architecture provides granularity comparable to standard-cell ASICs. The IGLOO PLUS device consists of five distinct and programmable architectural features (Figure 1-1 on page 1-4):

- Flash\*Freeze technology
- FPGA VersaTiles
- Dedicated FlashROM
- Dedicated SRAM/FIFO memory<sup>†</sup>
- Extensive CCCs and PLLs<sup>†</sup>
- Advanced I/O structure

The FPGA core consists of a sea of VersaTiles. Each VersaTile can be configured as a three-input logic function, a D-flip-flop (with or without enable), or a latch by programming the appropriate flash switch interconnections. The versatility of the IGLOO PLUS core tile as either a three-input lookup table (LUT) equivalent or a D-flip-flop/latch with enable allows for efficient use of the FPGA fabric. The VersaTile capability is unique to the ProASIC® family of third-generation-architecture flash FPGAs. VersaTiles are connected with any of the four levels of routing hierarchy. Flash switches are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming. Maximum core utilization is possible for virtually any design.

<sup>†</sup> The AGLP030 device does not support PLL or SRAM.

Each I/O module contains several input, output, and output enable registers.

Hot-swap (also called hot-plug, or hot-insertion) is the operation of hot-insertion or hot-removal of a card in a powered-up system.

Cold-sparing (also called cold-swap) refers to the ability of a device to leave system data undisturbed when the system is powered up, while the component itself is powered down, or when power supplies are floating.

## Wide Range I/O Support

IGLOO PLUS devices support JEDEC-defined wide range I/O operation. IGLOO PLUS devices support both the JESD8-B specification, covering 3 V and 3.3 V supplies, for an effective operating range of 2.7 V to 3.6 V, and JESD8-12 with its 1.2 V nominal, supporting an effective operating range of 1.14 V to 1.575 V.

Wider I/O range means designers can eliminate power supplies or power conditioning components from the board or move to less costly components with greater tolerances. Wide range eases I/O bank management and provides enhanced protection from system voltage spikes, while providing the flexibility to easily run custom voltage applications.

## Specifying I/O States During Programming

You can modify the I/O states during programming in FlashPro. In FlashPro, this feature is supported for PDB files generated from Designer v8.5 or greater. See the *FlashPro User's Guide* for more information.

- Note: PDB files generated from Designer v8.1 to Designer v8.4 (including all service packs) have limited display of Pin Numbers only.
  - 1. Load a PDB from the FlashPro GUI. You must have a PDB loaded to modify the I/O states during programming.
  - 2. From the FlashPro GUI, click PDB Configuration. A FlashPoint Programming File Generator window appears.
  - 3. Click the Specify I/O States During Programming button to display the Specify I/O States During Programming dialog box.
  - 4. Sort the pins as desired by clicking any of the column headers to sort the entries by that header. Select the I/Os you wish to modify (Figure 1-4 on page 1-8).
  - Set the I/O Output State. You can set Basic I/O settings if you want to use the default I/O settings for your pins, or use Custom I/O settings to customize the settings for each pin. Basic I/O state settings:
    - 1 I/O is set to drive out logic High
    - 0 I/O is set to drive out logic Low

Last Known State – I/O is set to the last value that was driven out prior to entering the programming mode, and then held at that value during programming Z -Tri-State: I/O is tristated

## Combinatorial Cells Contribution—P<sub>C-CELL</sub>

 $P_{C-CELL} = N_{C-CELL} * \alpha_1 / 2 * PAC7 * F_{CLK}$ 

N<sub>C-CELL</sub> is the number of VersaTiles used as combinatorial modules in the design.

 $\alpha_{1}$  is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-19 on page 2-14.

 $\mathsf{F}_{\mathsf{CLK}}$  is the global clock signal frequency.

## Routing Net Contribution—P<sub>NET</sub>

 $P_{NET} = (N_{S-CELL} + N_{C-CELL}) * \alpha_1 / 2 * PAC8 * F_{CLK}$ 

N<sub>S-CELL</sub> is the number of VersaTiles used as sequential modules in the design.

 $N_{C-CELL}$  is the number of VersaTiles used as combinatorial modules in the design.

 $\alpha_{1}$  is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-19 on page 2-14.

 $\mathsf{F}_{\mathsf{CLK}}$  is the global clock signal frequency.

## I/O Input Buffer Contribution—PINPUTS

 $P_{INPUTS} = N_{INPUTS} * \alpha_2 / 2 * P_{AC9} * F_{CLK}$ 

N<sub>INPUTS</sub> is the number of I/O input buffers used in the design.

 $\alpha_2$  is the I/O buffer toggle rate—guidelines are provided in Table 2-19 on page 2-14.

 $F_{CLK}$  is the global clock signal frequency.

## I/O Output Buffer Contribution—POUTPUTS

 $P_{OUTPUTS} = N_{OUTPUTS} * \alpha_2 / 2 * \beta_1 * PAC10 * F_{CLK}$ 

N<sub>OUTPUTS</sub> is the number of I/O output buffers used in the design.

 $\alpha_2$  is the I/O buffer toggle rate—guidelines are provided in Table 2-19 on page 2-14.

 $\beta_1$  is the I/O buffer enable rate—guidelines are provided in Table 2-20 on page 2-14.

F<sub>CLK</sub> is the global clock signal frequency.

## RAM Contribution—P<sub>MEMORY</sub>

 $\mathsf{P}_{\mathsf{MEMORY}} = \mathsf{P}_{\mathsf{AC11}} * \mathsf{N}_{\mathsf{BLOCKS}} * \mathsf{F}_{\mathsf{READ-CLOCK}} * \beta_2 + \mathsf{PAC12} * \mathsf{N}_{\mathsf{BLOCK}} * \mathsf{F}_{\mathsf{WRITE-CLOCK}} * \beta_3$ 

N<sub>BLOCKS</sub> is the number of RAM blocks used in the design.

 $\mathsf{F}_{\mathsf{READ}\text{-}\mathsf{CLOCK}}$  is the memory read clock frequency.

 $\beta_2$  is the RAM enable rate for read operations.

F<sub>WRITE-CLOCK</sub> is the memory write clock frequency.

 $\beta_3$  is the RAM enable rate for write operations—guidelines are provided in Table 2-20 on page 2-14.

### PLL Contribution—PPLL

 $P_{PLL} = PDC4 + PAC1_3 * F_{CLKOUT}$ 

F<sub>CLKOUT</sub> is the output clock frequency.<sup>1</sup>

## Guidelines

#### **Toggle Rate Definition**

A toggle rate defines the frequency of a net or logic element relative to a clock. It is a percentage. If the toggle rate of a net is 100%, this means that this net switches at half the clock frequency. Below are some examples:

- The average toggle rate of a shift register is 100% because all flip-flop outputs toggle at half of the clock frequency.
- The average toggle rate of an 8-bit counter is 25%:

If a PLL is used to generate more than one output clock, include each output clock in the formula by adding its corresponding contribution (P<sub>AC13</sub>\* F<sub>CLKOUT</sub> product) to the total PLL contribution.



IGLOO PLUS DC and Switching Characteristics

- Bit 0 (LSB) = 100%
- Bit 1 = 50%
- Bit 2 = 25%
- ...
- Bit 7 (MSB) = 0.78125%
- Average toggle rate = (100% + 50% + 25% + 12.5% + . . . + 0.78125%) / 8

## Enable Rate Definition

Output enable rate is the average percentage of time during which tristate outputs are enabled. When nontristate output buffers are used, the enable rate should be 100%.

| Table 2-19 • Toggle Rate Guidelines Re | ecommended for Power Calculation |
|----------------------------------------|----------------------------------|
|----------------------------------------|----------------------------------|

| Component      | Definition                       | Guideline |
|----------------|----------------------------------|-----------|
| $\alpha_1$     | Toggle rate of VersaTile outputs | 10%       |
| α <sub>2</sub> | I/O buffer toggle rate           | 10%       |

### Table 2-20 • Enable Rate Guidelines Recommended for Power Calculation

| Component      | Definition                           | Guideline |
|----------------|--------------------------------------|-----------|
| β <sub>1</sub> | I/O output buffer enable rate        | 100%      |
| β <sub>2</sub> | RAM enable rate for read operations  | 12.5%     |
| β <sub>3</sub> | RAM enable rate for write operations | 12.5%     |

IGLOO PLUS Low Power Flash FPGAs



Figure 2-5 • Output Buffer Model and Delays (example)

## **Overview of I/O Performance**

# Summary of I/O DC Input and Output Levels – Default I/O Software Settings

| Table 2-21 | • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and |
|------------|------------------------------------------------------------------------------------------|
|            | Industrial Conditions—Software Default Settings                                          |

|                                           |                   | Equiv.                                                          |              |           | VIL         | VIH         |           | VOL         | VOH         | IOL <sup>1</sup> | IOH <sup>1</sup> |
|-------------------------------------------|-------------------|-----------------------------------------------------------------|--------------|-----------|-------------|-------------|-----------|-------------|-------------|------------------|------------------|
| I/O Standard                              | Drive<br>Strength | Software<br>Default<br>Drive<br>Strength<br>Option <sup>2</sup> | Slew<br>Rate | Min.<br>V | Max.<br>V   | Min.<br>V   | Max.<br>V | Max.<br>V   | Min.<br>V   | mA               | mA               |
| 3.3 V LVTTL /<br>3.3 V LVCMOS             | 12 mA             | 12 mA                                                           | High         | -0.3      | 0.8         | 2           | 3.6       | 0.4         | 2.4         | 12               | 12               |
| 3.3 V LVCMOS<br>Wide Range <sup>3</sup>   | 100 µA            | 12 mA                                                           | High         | -0.3      | 0.8         | 2           | 3.6       | 0.2         | VDD 3 0.2   | 0.1              | 0.1              |
| 2.5 V LVCMOS                              | 12 mA             | 12 mA                                                           | High         | -0.3      | 0.7         | 1.7         | 3.6       | 0.7         | 1.7         | 12               | 12               |
| 1.8 V LVCMOS                              | 8 mA              | 8 mA                                                            | High         | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.45        | VCCI-0.45   | 8                | 8                |
| 1.5 V LVCMOS                              | 4 mA              | 4 mA                                                            | High         | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 4                | 4                |
| 1.2 V<br>LVCMOS <sup>4</sup>              | 2 mA              | 2 mA                                                            | High         | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 2                | 2                |
| 1.2 V LVCMOS<br>Wide Range <sup>4,5</sup> | 100 µA            | 2 mA                                                            | High         | -0.3      | 0.3 * VCCI  | 0.7 * VCCI  | 3.6       | 0.1         | VCCI – 0.1  | 0.1              | 0.1              |

Notes:

1. Currents are measured at 85°C junction temperature.

2. Note that 1.2 V LVCMOS and 3.3 V LVCMOS wide range are applicable to 100 μA drive strength only. The configuration will not operate at the equivalent software default drive strength. These values are for normal ranges only.

3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification.

4. Applicable to IGLOO PLUS V2 devices operating at VCC<sub>1</sub>  $\geq$  VCC.

5. All LVCMOS 1.2 V software macros support LVCMOS 1.2 V wide range as specified in the JESD8-12 specification.

## Applies to 1.2 V DC Core Voltage

#### Table 2-44 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V

| Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>dout</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>РY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 100 µA            | 4 mA                                                                          | STD            | 0.98              | 6.68            | 0.19             | 1.32            | 1.92             | 0.67              | 6.68            | 5.74            | 3.13            | 3.47            | ns    |
| 100 µA            | 6 mA                                                                          | STD            | 0.98              | 5.51            | 0.19             | 1.32            | 1.92             | 0.67              | 5.51            | 4.94            | 3.48            | 4.11            | ns    |
| 100 µA            | 8 mA                                                                          | STD            | 0.98              | 5.51            | 0.19             | 1.32            | 1.92             | 0.67              | 5.51            | 4.94            | 3.48            | 4.11            | ns    |
| 100 µA            | 12 mA                                                                         | STD            | 0.98              | 4.75            | 0.19             | 1.32            | 1.92             | 0.67              | 4.75            | 4.36            | 3.73            | 4.52            | ns    |
| 100 µA            | 16 mA                                                                         | STD            | 0.98              | 4.75            | 0.19             | 1.32            | 1.92             | 0.67              | 4.75            | 4.36            | 3.73            | 4.52            | ns    |

Notes:

 The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### Table 2-45 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>1</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V

| Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>eout</sub> | t <sub>zL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 100 µA            | 4 mA                                                                          | STD            | 0.98              | 4.16            | 0.19             | 1.32            | 1.92             | 0.67              | 4.16            | 3.32            | 3.12            | 3.66            | ns    |
| 100 µA            | 6 mA                                                                          | STD            | 0.98              | 3.54            | 0.19             | 1.32            | 1.92             | 0.67              | 3.54            | 2.79            | 3.48            | 4.31            | ns    |
| 100 µA            | 8 mA                                                                          | STD            | 0.98              | 3.54            | 0.19             | 1.32            | 1.92             | 0.67              | 3.54            | 2.79            | 3.48            | 4.31            | ns    |
| 100 µA            | 12 mA                                                                         | STD            | 0.98              | 3.21            | 0.19             | 1.32            | 1.92             | 0.67              | 3.21            | 2.52            | 3.73            | 4.73            | ns    |
| 100 µA            | 16 mA                                                                         | STD            | 0.98              | 3.21            | 0.19             | 1.32            | 1.92             | 0.67              | 3.21            | 2.52            | 3.73            | 4.73            | ns    |

Notes:

 The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

3. Software default selection highlighted in gray.

# 🌜 Microsemi.

IGLOO PLUS DC and Switching Characteristics

## 2.5 V LVCMOS

Low-Voltage CMOS for 2.5 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 2.5 V applications.

| 2.5 V<br>LVCMOS   | VIL       |           | VIH       |           | VOL       | VOH       | IOL | юн | IOSL                    | IOSH                    | IIL <sup>1</sup> | IIH <sup>2</sup> |
|-------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|------------------|------------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA  | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup>  | μA <sup>4</sup>  |
| 2 mA              | -0.3      | 0.7       | 1.7       | 3.6       | 0.7       | 1.7       | 2   | 2  | 16                      | 18                      | 10               | 10               |
| 4 mA              | -0.3      | 0.7       | 1.7       | 3.6       | 0.7       | 1.7       | 4   | 4  | 16                      | 18                      | 10               | 10               |
| 6 mA              | -0.3      | 0.7       | 1.7       | 3.6       | 0.7       | 1.7       | 6   | 6  | 32                      | 37                      | 10               | 10               |
| 8 mA              | -0.3      | 0.7       | 1.7       | 3.6       | 0.7       | 1.7       | 8   | 8  | 32                      | 37                      | 10               | 10               |
| 12 mA             | -0.3      | 0.7       | 1.7       | 3.6       | 0.7       | 1.7       | 12  | 12 | 65                      | 74                      | 10               | 10               |

## Table 2-46 • Minimum and Maximum DC Input and Output Levels

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where –0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.

5. Software default selection highlighted in gray.

Test Point 
$$rac{1}{4}$$
  $rac{1}{4}$   $rac{1$ 

## Figure 2-8 • AC Loading

## Table 2-47 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) |  |  |
|---------------|----------------|----------------------|------------------------|--|--|
| 0             | 2.5            | 1.2                  | 5                      |  |  |

*Note:* \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points.



IGLOO PLUS DC and Switching Characteristics

## 1.5 V LVCMOS (JESD8-11)

Low-Voltage CMOS for 1.5 V is an extension of the LVCMOS standard (JESD8-5) used for generalpurpose 1.5 V applications. It uses a 1.5 V input buffer and a push-pull output buffer.

| Table 2-58 • Minimum and Maximum | <b>DC Input and Output Levels</b> |
|----------------------------------|-----------------------------------|
|----------------------------------|-----------------------------------|

| 1.5 V<br>LVCMOS   | VIL       |             | VIH        |           | VOL VOH I   |             | IOL | юн | IOSL                    | IOSH                    | IIL <sup>1</sup> | IIH <sup>2</sup> |
|-------------------|-----------|-------------|------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|------------------|------------------|
| Drive<br>Strength | Min.<br>V | Max.<br>V   | Min.<br>V  | Max.<br>V | Max.<br>V   | Min.<br>V   | mA  | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA⁴              | µA⁴              |
| 2 mA              | -0.3      | 0.35 * VCCI | 0.7 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 2   | 2  | 13                      | 16                      | 10               | 10               |
| 4 mA              | -0.3      | 0.35 * VCCI | 0.7 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 4   | 4  | 25                      | 33                      | 10               | 10               |

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where –0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.

5. Software default selection highlighted in gray.



#### Figure 2-10 • AC Loading

Table 2-59 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|------------------------|
| 0             | 1.5            | 0.75                 | 5                      |

Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points.

## 1.2 V LVCMOS Wide Range

| 1.2 V<br>LVCMOS<br>Range <sup>1</sup> | Wide                                                                          |           | VIL         | VIH         |           | VOL         | VOH         | IOL | юн | IOSL                    | IOSH                   | IIL <sup>3</sup> | IIH <sup>4</sup> |
|---------------------------------------|-------------------------------------------------------------------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|----|-------------------------|------------------------|------------------|------------------|
| Drive<br>Strength                     | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>2</sup> | Min.<br>V | Max.<br>V   | Min.<br>V   | Max.<br>V | Max.<br>V   | Min.<br>V   | mA  | mA | Max.<br>mA <sup>5</sup> | Max<br>mA <sup>5</sup> | μA <sup>6</sup>  | μA <sup>6</sup>  |
| 100 µA                                | 2 mA                                                                          | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 2   | 2  | 20                      | 26                     | 10               | 10               |

## Table 2-68 • Minimum and Maximum DC Input and Output Levels

Notes:

1. Applicable to V2 devices only.

2. The minimum drive strength for any LVCMOS 1.2 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

3. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL.

4. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

5. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

6. Currents are measured at 85°C junction temperature.

7. Software default selection highlighted in gray.

#### Table 2-69 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|------------------------|
| 0             | 1.2            | 0.6                  | 5                      |

Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points.

# static Microsemi.

IGLOO PLUS DC and Switching Characteristics

| Parameter Name        | Parameter Definition                                             | Measuring Nodes<br>(from, to)* |
|-----------------------|------------------------------------------------------------------|--------------------------------|
| t <sub>oclkq</sub>    | Clock-to-Q of the Output Data Register                           | H, DOUT                        |
| tosud                 | Data Setup Time for the Output Data Register                     | F, H                           |
| t <sub>OHD</sub>      | Data Hold Time for the Output Data Register                      | F, H                           |
| t <sub>OPRE2Q</sub>   | Asynchronous Preset-to-Q of the Output Data Register             | L, DOUT                        |
| t <sub>OREMPRE</sub>  | Asynchronous Preset Removal Time for the Output Data Register    | L, H                           |
| t <sub>ORECPRE</sub>  | Asynchronous Preset Recovery Time for the Output Data Register   | L, H                           |
| t <sub>oeclkq</sub>   | Clock-to-Q of the Output Enable Register                         | H, EOUT                        |
| toesud                | Data Setup Time for the Output Enable Register                   | J, H                           |
| t <sub>OEHD</sub>     | Data Hold Time for the Output Enable Register                    | J, H                           |
| t <sub>OEPRE2Q</sub>  | Asynchronous Preset-to-Q of the Output Enable Register           | I, EOUT                        |
| t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register  | I, H                           |
| t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register | I, H                           |
| t <sub>ICLKQ</sub>    | Clock-to-Q of the Input Data Register                            | A, E                           |
| t <sub>ISUD</sub>     | Data Setup Time for the Input Data Register                      | C, A                           |
| t <sub>IHD</sub>      | Data Hold Time for the Input Data Register                       | C, A                           |
| t <sub>IPRE2Q</sub>   | Asynchronous Preset-to-Q of the Input Data Register              | D, E                           |
| t <sub>IREMPRE</sub>  | Asynchronous Preset Removal Time for the Input Data Register     | D, A                           |
| t <sub>IRECPRE</sub>  | Asynchronous Preset Recovery Time for the Input Data Register    | D, A                           |

## Table 2-72 • Parameter Definition and Measuring Nodes

Note: \*See Figure 2-12 on page 2-41 for more information.

# **Microsemi**.

IGLOO PLUS DC and Switching Characteristics







*Figure 2-27* • RAM Write, Output as Write Data (WMODE = 1). Applicable to RAM4K9 only.

# static Microsemi.

IGLOO PLUS DC and Switching Characteristics

## 1.2 V DC Core Voltage

## Table 2-94 • RAM4K9

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V

| Parameter             | Description                                                                                                          | Std.  | Units |
|-----------------------|----------------------------------------------------------------------------------------------------------------------|-------|-------|
| t <sub>AS</sub>       | Address setup time                                                                                                   | 1.28  | ns    |
| t <sub>AH</sub>       | Address hold time                                                                                                    | 0.25  | ns    |
| t <sub>ENS</sub>      | REN, WEN setup time                                                                                                  | 1.25  | ns    |
| t <sub>ENH</sub>      | REN, WEN hold time                                                                                                   | 0.25  | ns    |
| t <sub>BKS</sub>      | BLK setup time                                                                                                       | 2.54  | ns    |
| t <sub>BKH</sub>      | BLK hold time                                                                                                        | 0.25  | ns    |
| t <sub>DS</sub>       | Input data (DIN) setup time                                                                                          | 1.10  | ns    |
| t <sub>DH</sub>       | Input data (DIN) hold time                                                                                           | 0.55  | ns    |
| t <sub>CKQ1</sub>     | Clock High to new data valid on DOUT (output retained, WMODE = 0)                                                    | 5.51  | ns    |
|                       | Clock High to new data valid on DOUT (flow-through, WMODE = 1)                                                       | 4.77  | ns    |
| t <sub>CKQ2</sub>     | Clock High to new data valid on DOUT (pipelined)                                                                     | 2.82  | ns    |
| t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address – applicable to closing edge       | 0.30  | ns    |
| t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address – applicable to opening edge | 0.32  | ns    |
| t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address – applicable to opening edge | 0.44  | ns    |
| t <sub>RSTBQ</sub>    | RESET Low to data out Low on DOUT (flow-through)                                                                     | 3.21  | ns    |
|                       | RESET Low to data out Low on DOUT (pipelined)                                                                        | 3.21  | ns    |
| t <sub>REMRSTB</sub>  | RESET removal                                                                                                        | 0.93  | ns    |
| t <sub>RECRSTB</sub>  | RESET recovery                                                                                                       | 4.94  | ns    |
| t <sub>MPWRSTB</sub>  | RESET minimum pulse width                                                                                            | 1.18  | ns    |
| t <sub>CYC</sub>      | Clock cycle time                                                                                                     | 10.90 | ns    |
| F <sub>MAX</sub>      | Maximum frequency                                                                                                    | 92    | MHz   |

Notes:

1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## Timing Waveforms









IGLOO PLUS Low Power Flash FPGAs











Pin Descriptions and Packaging

## VCOMPLA/B/C/D/E/F PLL Ground

Ground to analog PLL power supplies. When the PLLs are not used, the Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground.

There is one VCOMPLF pin on IGLOO PLUS devices.

## VJTAG JTAG Supply Voltage

Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. It should be noted that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a device is in a JTAG chain of interconnected boards, the board containing the device can be powered down, provided both VJTAG and VCC to the part remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode.

Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail.

### VPUMP Programming Supply Voltage

IGLOO PLUS devices support single-voltage ISP of the configuration flash and FlashROM. For programming, VPUMP should be 3.3 V nominal. During normal device operation, VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and the VPUMP maximum. Programming power supply voltage (VPUMP) range is listed in the datasheet.

When the VPUMP pin is tied to ground, it will shut off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry.

For proper programming, 0.01  $\mu$ F and 0.33  $\mu$ F capacitors (both rated at 16 V) are to be connected in parallel across VPUMP and GND, and positioned as close to the FPGA pins as possible.

Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail.

## **User Pins**

## I/O

GL

#### User Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected.

During programming, I/Os become tristated and weakly pulled up to VCCI. With VCCI, VMV, and VCC supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os are instantly configured to the desired user configuration.

Unused I/Os are configured as follows:

- Output buffer is disabled (with tristate value of high impedance)
- Input buffer is disabled (with tristate value of high impedance)
- Weak pull-up is programmed

#### Globals

GL I/Os have access to certain clock conditioning circuitry (and the PLL) and/or have direct access to the global network (spines). Additionally, the global I/Os can be used as regular I/Os, since they have identical capabilities. Unused GL pins are configured as inputs with pull-up resistors.

See more detailed descriptions of global I/O connectivity in the "Clock Conditioning Circuits in Low Power Flash Devices and Mixed Signal FPGAs" chapter of the *IGLOO PLUS FPGA Fabric User's Guide*. All inputs labeled GC/GF are direct inputs into the quadrant clocks. For example, if GAA0 is used for an input, GAA1 and GAA2 are no longer available for input to the quadrant globals. All inputs labeled GC/GF are direct inputs into the chip-level globals, and the rest are connected to the quadrant globals. The inputs to the global network are multiplexed, and only one input can be used as a global input.

Refer to the I/O Structure chapter of the IGLOO PLUS FPGA Fabric User's Guide for an explanation of the naming of global pins.

# **CS201**



Note: This is the bottom view of the package.

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.

IGLOO PLUS Low Power Flash FPGAs

| Pin Number AGLP125 Function Pin Number AGLP125 Function Pin Number AGLP1 | 125 Function |
|--------------------------------------------------------------------------|--------------|
|                                                                          |              |
| A1   GND    B18   VCCIB1    E13   IO                                     | 48RSB0       |
| A2 GAB0/IO02RSB0 B19 IO64RSB1 E14 GBB1                                   | I/IO60RSB0   |
| A3 GAC1/IO05RSB0 C1 GAB2/IO209RSB3 E15 IO                                | 53RSB0       |
| A4 IO09RSB0 C2 IO210RSB3 E16 IO                                          | 69RSB1       |
| A5 IO13RSB0 C6 IO12RSB0 E18 IO                                           | 68RSB1       |
| A6 IO15RSB0 C14 IO47RSB0 E19 IO                                          | 71RSB1       |
| A7 IO18RSB0 C18 IO54RSB0 F1 IO <sup>-</sup>                              | 198RSB3      |
| A8 IO23RSB0 C19 GBB2/IO65RSB1 F2                                         | GND          |
| A9 IO25RSB0 D1 IO206RSB3 F3 IO2                                          | 201RSB3      |
| A10 VCCIB0 D2 IO208RSB3 F4 IO2                                           | 204RSB3      |
| A11 IO33RSB0 D4 GAA0/IO00RSB0 F5 IO                                      | 16RSB0       |
| A12 IO41RSB0 D5 GAA1/IO01RSB0 F15 IO                                     | 50RSB0       |
| A13 IO43RSB0 D6 IO10RSB0 F16 IO                                          | 74RSB1       |
| A14 IO46RSB0 D7 IO17RSB0 F17 IO                                          | 72RSB1       |
| A15 IO55RSB0 D8 IO24RSB0 F18                                             | GND          |
| A16 IO56RSB0 D9 IO27RSB0 F19 IO                                          | 73RSB1       |
| A17 GBC1/IO58RSB0 D10 GND G1 IO <sup>-</sup>                             | 195RSB3      |
| A18 GBA0/IO61RSB0 D11 IO31RSB0 G2 IO2                                    | 200RSB3      |
| A19 GND D12 IO40RSB0 G4 IO2                                              | 202RSB3      |
| B1 GAA2/IO211RSB3 D13 IO49RSB0 G5 IO                                     | 08RSB0       |
| B2 VCCIB0 D14 IO45RSB0 G7 GAC2                                           | /IO207RSB3   |
| B3 GAB1/IO03RSB0 D15 GBB0/IO59RSB0 G8 \                                  | /CCIB0       |
| B4 GAC0/IO04RSB0 D16 GBA2/IO63RSB1 G9 IO                                 | 26RSB0       |
| B5 IO11RSB0 D18 GBC2/IO67RSB1 G10 IO                                     | 35RSB0       |
| B6 GND D19 IO66RSB1 G11 IO                                               | 44RSB0       |
| B7 IO21RSB0 E1 IO203RSB3 G12 Λ                                           | /CCIB0       |
| B8 IO22RSB0 E2 IO205RSB3 G13 IO                                          | 51RSB0       |
| B9 IO28RSB0 E4 IO07RSB0 G15 IO                                           | 70RSB1       |
| B10 IO32RSB0 E5 IO06RSB0 G16 IO                                          | 75RSB1       |
| B11 IO36RSB0 E6 IO14RSB0 G18 GCC0                                        | )/IO80RSB1   |
| B12 IO39RSB0 E7 IO20RSB0 G19 GCB1                                        | 1/IO81RSB1   |
| B13 IO42RSB0 E8 IO29RSB0 H1 GFB0                                         | /IO191RSB3   |
| B14 GND E9 IO34RSB0 H2 IO <sup>2</sup>                                   | 196RSB3      |
| B15 IO52RSB0 E10 IO30RSB0 H4 GFC1                                        | /IO194RSB3   |
| B16 GBC0/IO57RSB0 E11 IO37RSB0 H5 GFB1,                                  | /IO192RSB3   |
| B17 GBA1/IO62RSB0 E12 IO38RSB0 H7 V                                      | /CCIB3       |

# IGLOO PLUS Low Power Flash FPGAs

| Revision                   | Changes                                                                                                                                                                                                                                                                                                                      | Page                    |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| Revision 11<br>(continued) | The tables in the "Single-Ended I/O Characteristics" section were updated. Notes clarifying IIL and IIH were added.                                                                                                                                                                                                          | 2-27                    |
|                            | Tables for 3.3 V LVCMOS and 1.2 V LVCMOS wide range were added (SAR 79370, SAR 79353, and SAR 79366).                                                                                                                                                                                                                        |                         |
|                            | Notes in the wide range tables state that the minimum drive strength for any LVCMOS 3.3 V (or LVCMOS 1.2 V) software configuration when run in wide range is $\pm 100 \ \mu$ A. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models (SAR 25700). |                         |
|                            | The following sentence was deleted from the "2.5 V LVCMOS" section: It uses a 5 V–tolerant input buffer and push-pull output buffer (SAR 24916).                                                                                                                                                                             | 2-32                    |
|                            | The tables in the "Input Register" section, "Output Register" section, and "Output Enable Register" section were updated. The tables in the "VersaTile Characteristics" section were updated.                                                                                                                                | 2-45<br>through<br>2-56 |
|                            | The following tables were updated in the "Global Tree Timing Characteristics" section:                                                                                                                                                                                                                                       | 2-58                    |
|                            | Table 2-85 • AGLP060 Global Resource (1.5 V)                                                                                                                                                                                                                                                                                 |                         |
|                            | Table 2-86 • AGLP125 Global Resource (1.5 V)                                                                                                                                                                                                                                                                                 |                         |
|                            | Table 2-88 • AGLP060 Global Resource (1.2 V)                                                                                                                                                                                                                                                                                 |                         |
|                            | Table 2-90 • IGLOO PLUS CCC/PLL Specification and Table 2-91 • IGLOO PLUS CCC/PLL Specification were revised (SAR 79388). VCO output jitter and maximum peak-to-peak jitter data were changed. Three notes were added to the table in connection with these changes.                                                         | 2-61                    |
|                            | Figure 2-28 • Write Access after Write onto Same Address and Figure 2-29 • Write Access after Read onto Same Address were deleted.                                                                                                                                                                                           | N/A                     |
|                            | The tables in the "SRAM", "FIFO" and "Embedded FlashROM Characteristics" sections were updated.                                                                                                                                                                                                                              | 2-68,<br>2-78           |



#### Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA

Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

#### E-mail: sales.support@microsemi.com

© 2015 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense & security, aerospace and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 3,600 employees globally. Learn more at **www.microsemi.com**.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.