



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                     |
|--------------------------------|----------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                          |
| Number of Logic Elements/Cells | 1584                                                                       |
| Total RAM Bits                 | 18432                                                                      |
| Number of I/O                  | 157                                                                        |
| Number of Gates                | 60000                                                                      |
| Voltage - Supply               | 1.14V ~ 1.575V                                                             |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                            |
| Package / Case                 | 201-VFBGA, CSBGA                                                           |
| Supplier Device Package        | 201-CSP (8x8)                                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/aglp060v2-csg201 |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





Note: \*Not supported by AGLP030 devices

Figure 1-1 • IGLOO PLUS Device Architecture Overview with Four I/O Banks (AGLP030, AGLP060, and AGLP125)

# Flash\*Freeze Technology

The IGLOO PLUS device has an ultra-low power static mode, called Flash\*Freeze mode, which retains all SRAM and register information and can still quickly return to normal operation. Flash\*Freeze technology enables the user to quickly (within 1  $\mu$ s) enter and exit Flash\*Freeze mode by activating the Flash\*Freeze pin while all power supplies are kept at their original values. In addition, I/Os and global I/Os can still be driven and can be toggling without impact on power consumption, clocks can still be driven or can be toggling without impact on power consumption, and the device retains all core registers, SRAM information, and I/O states. I/Os can be individually configured to either hold their previous state or be tristated during Flash\*Freeze mode. Alternatively, they can be set to a certain state using weak pull-up or pull-down I/O attribute configuration. No power is consumed by the I/O banks, clocks, JTAG pins, or PLL, and the device consumes as little as 5  $\mu$ W in this mode.

Flash\*Freeze technology allows the user to switch to Active mode on demand, thus simplifying the power management of the device.

The Flash\*Freeze pin (active low) can be routed internally to the core to allow the user's logic to decide when it is safe to transition to this mode. Refer to Figure 1-2 for an illustration of entering/exiting Flash\*Freeze mode. It is also possible to use the Flash\*Freeze pin as a regular I/O if Flash\*Freeze mode usage is not planned.



Figure 1-2 • IGLOO PLUS Flash\*Freeze Mode



IGLOO PLUS Device Family Overview

## SRAM and FIFO

IGLOO PLUS devices (except AGLP030 devices) have embedded SRAM blocks along their north side. Each variable-aspect-ratio SRAM block is 4,608 bits in size. Available memory configurations are 256×18, 512×9, 1k×4, 2k×2, and 4k×1 bits. The individual blocks have independent read and write ports that can be configured with different bit widths on each port. For example, data can be sent through a 4-bit port and read as a single bitstream. The embedded SRAM blocks can be initialized via the device JTAG port (ROM emulation mode) using the UJTAG macro (except in AGLP030 devices).

In addition, every SRAM block has an embedded FIFO control unit. The control unit allows the SRAM block to be configured as a synchronous FIFO without using additional core VersaTiles. The FIFO width and depth are programmable. The FIFO also features programmable Almost Empty (AEMPTY) and Almost Full (AFULL) flags in addition to the normal Empty and Full flags. The embedded FIFO control unit contains the counters necessary for generation of the read and write address pointers. The embedded SRAM/FIFO blocks can be cascaded to create larger configurations.

# PLL and CCC

IGLOO PLUS devices provide designers with very flexible clock conditioning circuit (CCC) capabilities. Each member of the IGLOO PLUS family contains six CCCs. One CCC (center west side) has a PLL. The AGLP030 device does not have a PLL or CCCs; it contains only inputs to six globals.

The six CCC blocks are located at the four corners and the centers of the east and west sides. One CCC (center west side) has a PLL.

The four corner CCCs and the east CCC allow simple clock delay operations as well as clock spine access.

The inputs of the six CCC blocks are accessible from the FPGA core or from one of several inputs located near the CCC that have dedicated connections to the CCC block.

The CCC block has these key features:

- Wide input frequency range (f<sub>IN CCC</sub>) = 1.5 MHz up to 250 MHz
- Output frequency range (f<sub>OUT CCC</sub>) = 0.75 MHz up to 250 MHz
- 2 programmable delay types for clock skew minimization
- Clock frequency synthesis (for PLL only)

Additional CCC specifications:

- Internal phase shift = 0°, 90°, 180°, and 270°. Output phase shift depends on the output divider configuration (for PLL only).
- Output duty cycle = 50% ± 1.5% or better (for PLL only)
- Low output jitter: worst case < 2.5% × clock period peak-to-peak period jitter when single global network used (for PLL only)
- Maximum acquisition time is 300 µs (for PLL only)
- Exceptional tolerance to input period jitter—allowable input jitter is up to 1.5 ns (for PLL only)
- + Four precise phases; maximum misalignment between adjacent phases (for PLL only) is 40 ps × 250 MHz /  $f_{OUT\ CCC}$

#### **Global Clocking**

IGLOO PLUS devices have extensive support for multiple clocking domains. In addition to the CCC and PLL support described above, there is a comprehensive global clock distribution network.

Each VersaTile input and output port has access to nine VersaNets: six chip (main) and three quadrant global networks. The VersaNets can be driven by the CCC or directly accessed from the core via multiplexers (MUXes). The VersaNets can be used to distribute low-skew clock signals or for rapid distribution of high-fanout nets.

## I/Os with Advanced I/O Standards

The IGLOO PLUS family of FPGAs features a flexible I/O structure, supporting a range of voltages (1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.0 V wide range, and 3.3 V). IGLOO PLUS FPGAs support many different I/O standards.

The I/Os are organized into four banks. All devices in IGLOO PLUS have four banks. The configuration of these banks determines the I/O standards supported.



Ramping up (V2 devices): 0.65 V < trip\_point\_up < 1.05 V Ramping down (V2 devices): 0.55 V < trip\_point\_down < 0.95 V

VCC and VCCI ramp-up trip points are about 100 mV higher than ramp-down trip points. This specifically built-in hysteresis prevents undesirable power-up oscillations and current surges. Note the following:

- During programming, I/Os become tristated and weakly pulled up to VCCI.
- JTAG supply, PLL power supplies, and charge pump VPUMP supply have no influence on I/O behavior.

# PLL Behavior at Brownout Condition

Microsemi recommends using monotonic power supplies or voltage regulators to ensure proper powerup behavior. Power ramp-up should be monotonic at least until VCC and VCCPLX exceed brownout activation levels (see Figure 2-1 and Figure 2-2 on page 2-5 for more details).

When PLL power supply voltage and/or VCC levels drop below the VCC brownout levels ( $0.75 V \pm 0.25 V$  for V5 devices, and  $0.75 V \pm 0.2 V$  for V2 devices), the PLL output lock signal goes Low and/or the output clock is lost. Refer to the "Brownout Voltage" section in the "Power-Up/-Down Behavior of Low Power Flash Devices" chapter of the *IGLOO PLUS Device Family User's Guide* for information on clock and lock recovery.

## Internal Power-Up Activation Sequence

- 1. Core
- 2. Input buffers
- 3. Output buffers, after 200 ns delay from input buffer activation

To make sure the transition from input buffers to output buffers is clean, ensure that there is no path longer than 100 ns from input buffer to output buffer in your design.



Figure 2-1 • V5 Devices – I/O State as a Function of VCCI and VCC Voltage Levels



Figure 2-2 • V2 Devices – I/O State as a Function of VCCI and VCC Voltage Levels

# **Thermal Characteristics**

## Introduction

The temperature variable in the Microsemi Designer software refers to the junction temperature, not the ambient temperature. This is an important distinction because dynamic and static power consumption cause the chip junction temperature to be higher than the ambient temperature.

EQ 1 can be used to calculate junction temperature.

$$T_J$$
 = Junction Temperature =  $\Delta T + T_A$ 

EQ 1

where:

 $T_A$  = Ambient temperature

 $\Delta T$  = Temperature gradient between junction (silicon) and ambient  $\Delta T$  =  $\theta_{ja}$  \* P

 $\theta_{ja}$  = Junction-to-ambient of the package.  $\theta_{ja}$  numbers are located in Figure 2-5.

P = Power dissipation





Figure 2-6 • Tristate Output Buffer Timing Model and Delays (example)

#### Timing Characteristics

#### Applies to 1.5 V DC Core Voltage

# Table 2-48 • 2.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core VoltageCommercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 4 mA           | STD         | 0.97              | 4.44            | 0.18             | 1.06            | 1.22             | 0.66              | 4.53            | 4.15            | 1.80            | 1.70            | ns    |
| 6 mA           | STD         | 0.97              | 3.61            | 0.18             | 1.06            | 1.22             | 0.66              | 3.69            | 3.50            | 2.05            | 2.18            | ns    |
| 8 mA           | STD         | 0.97              | 3.61            | 0.18             | 1.06            | 1.22             | 0.66              | 3.69            | 3.50            | 2.05            | 2.18            | ns    |
| 12 mA          | STD         | 0.97              | 3.07            | 0.18             | 1.06            | 1.22             | 0.66              | 3.14            | 3.03            | 2.22            | 2.48            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### Table 2-49 • 2.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>.1</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 4 mA           | STD         | 0.97              | 2.41            | 0.18             | 1.06            | 1.22             | 0.66              | 2.47            | 2.22            | 1.79            | 1.77            | ns    |
| 6 mA           | STD         | 0.97              | 1.99            | 0.18             | 1.06            | 1.22             | 0.66              | 2.04            | 1.75            | 2.04            | 2.25            | ns    |
| 8 mA           | STD         | 0.97              | 1.99            | 0.18             | 1.06            | 1.22             | 0.66              | 2.04            | 1.75            | 2.04            | 2.25            | ns    |
| 12 mA          | STD         | 0.97              | 1.77            | 0.18             | 1.06            | 1.22             | 0.66              | 1.81            | 1.51            | 2.22            | 2.56            | ns    |

#### Notes:

1. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

2. Software default selection highlighted in gray.

#### Applies to 1.2 V DC Core Voltage

#### Table 2-50 • 2.5 LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCC<sub>I</sub> = 2.3 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 4 mA           | STD         | 0.98              | 5.04            | 0.19             | 1.19            | 1.40             | 0.67              | 5.12            | 4.65            | 2.22            | 2.36            | ns    |
| 6 mA           | STD         | 0.98              | 4.19            | 0.19             | 1.19            | 1.40             | 0.67              | 4.25            | 3.98            | 2.48            | 2.85            | ns    |
| 8 mA           | STD         | 0.98              | 4.19            | 0.19             | 1.19            | 1.40             | 0.67              | 4.25            | 3.98            | 2.48            | 2.85            | ns    |
| 12 mA          | STD         | 0.98              | 3.63            | 0.19             | 1.19            | 1.40             | 0.67              | 3.69            | 3.50            | 2.66            | 3.16            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### Table 2-51 • 2.5 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.3 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 4 mA           | STD         | 0.98              | 2.96            | 0.19             | 1.19            | 1.40             | 0.67              | 3.00            | 2.67            | 2.22            | 2.46            | ns    |
| 6 mA           | STD         | 0.98              | 2.52            | 0.19             | 1.19            | 1.40             | 0.67              | 2.56            | 2.18            | 2.47            | 2.95            | ns    |
| 8 mA           | STD         | 0.98              | 2.52            | 0.19             | 1.19            | 1.40             | 0.67              | 2.56            | 2.18            | 2.47            | 2.95            | ns    |
| 12 mA          | STD         | 0.98              | 2.29            | 0.19             | 1.19            | 1.40             | 0.67              | 2.32            | 1.94            | 2.65            | 3.27            | ns    |

Notes:

1. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

2. Software default selection highlighted in gray.



# 1.2 V LVCMOS (JESD8-12A)

Low-Voltage CMOS for 1.2 V complies with the LVCMOS standard JESD8-12A for general purpose 1.2 V applications. It uses a 1.2 V input buffer and a push-pull output buffer.

Table 2-64 • Minimum and Maximum DC Input and Output Levels

| 1.2 V<br>LVCMOS <sup>1</sup> |           | VIL         | VIH         |           | VOL         | VOH         | IOL | юн | IOSL                    | IOSH                    | IIL <sup>2</sup>        | IIH <sup>3</sup> |
|------------------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|-------------------------|------------------|
| Drive<br>Strength            | Min.<br>V | Max.<br>V   | Min.<br>V   | Max.<br>V | Max.<br>V   | Min.<br>V   | mA  | mA | Max.<br>mA <sup>4</sup> | Max.<br>mA <sup>4</sup> | μ <b>A</b> <sup>5</sup> | μA <sup>5</sup>  |
| 2 mA                         | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 2   | 2  | 20                      | 26                      | 10                      | 10               |

Notes:

1. Applicable to IGLOO nano V2 devices operating at VCCI  $\geq$  VCC.

2. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL.

3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

4. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

5. Currents are measured at 85°C junction temperature.

6. Software default selection highlighted in gray.



#### Figure 2-11 • AC Loading

#### Table 2-65 • AC Waveforms, Measuring Points, and Capacitive Loads

| Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|------------------------|
| 0             | 1.2            | 0.6                  | 5                      |

Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points.

#### **Timing Characteristics**

#### Applies to 1.2 V DC Core Voltage

#### Table 2-66 • 1.2 V LVCMOS Low Slew

#### Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA           | STD         | 0.98              | 8.27            | 0.19             | 1.57            | 2.34             | 0.67              | 7.94            | 6.77            | 3.00            | 3.11            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### Table 2-67 • 1.2 V LVCMOS High Slew

#### Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA           | STD         | 0.98              | 3.38            | 0.19             | 1.57            | 2.34             | 0.67              | 3.26            | 2.78            | 2.99            | 3.24            | ns    |

#### Notes:

1. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

2. Software default selection highlighted in gray.

# static Microsemi.

IGLOO PLUS DC and Switching Characteristics

#### Timing Characteristics

#### Applies to 1.2 V DC Core Voltage

#### Table 2-70 • 1.2 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V

| Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>dout</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>zL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 100 µA            | 2 mA                                                                          | STD            | 0.98              | 8.27            | 0.19             | 1.57            | 2.34             | 0.67              | 7.94            | 6.77            | 3.00            | 3.11            | ns    |

Notes:

 The minimum drive strength for any LVCMOS 1.2 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### Table 2-71 • 1.2 V LVCMOS Wide Range High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>1</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V

| Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zн</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 100 µA            | 2 mA                                                                          | STD            | 0.98              | 3.38            | 0.19             | 1.57            | 2.34             | 0.67              | 3.26            | 2.78            | 2.99            | 3.24            | ns    |

Notes:

1. The minimum drive strength for any LVCMOS 1.2 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

3. Software default selection highlighted in gray.

# **Microsemi**.

IGLOO PLUS DC and Switching Characteristics

| Parameter Name        | Parameter Definition                                            | Measuring Nodes<br>(from, to)* |
|-----------------------|-----------------------------------------------------------------|--------------------------------|
| t <sub>oclkq</sub>    | Clock-to-Q of the Output Data Register                          | HH, DOUT                       |
| t <sub>OSUD</sub>     | Data Setup Time for the Output Data Register                    | FF, HH                         |
| t <sub>OHD</sub>      | Data Hold Time for the Output Data Register                     | FF, HH                         |
| t <sub>OCLR2Q</sub>   | Asynchronous Clear-to-Q of the Output Data Register             | LL, DOUT                       |
| t <sub>OREMCLR</sub>  | Asynchronous Clear Removal Time for the Output Data Register    | LL, HH                         |
| t <sub>ORECCLR</sub>  | Asynchronous Clear Recovery Time for the Output Data Register   | LL, HH                         |
| t <sub>OECLKQ</sub>   | Clock-to-Q of the Output Enable Register                        | HH, EOUT                       |
| t <sub>OESUD</sub>    | Data Setup Time for the Output Enable Register                  | JJ, HH                         |
| t <sub>OEHD</sub>     | Data Hold Time for the Output Enable Register                   | JJ, HH                         |
| t <sub>OECLR2Q</sub>  | Asynchronous Clear-to-Q of the Output Enable Register           | II, EOUT                       |
| t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register  | II, HH                         |
| t <sub>OERECCLR</sub> | Asynchronous Clear Recovery Time for the Output Enable Register | II, HH                         |
| t <sub>ICLKQ</sub>    | Clock-to-Q of the Input Data Register                           | AA, EE                         |
| t <sub>ISUD</sub>     | Data Setup Time for the Input Data Register                     | CC, AA                         |
| t <sub>IHD</sub>      | Data Hold Time for the Input Data Register                      | CC, AA                         |
| t <sub>ICLR2Q</sub>   | Asynchronous Clear-to-Q of the Input Data Register              | DD, EE                         |
| t <sub>IREMCLR</sub>  | Asynchronous Clear Removal Time for the Input Data Register     | DD, AA                         |
| tIRECCLR              | Asynchronous Clear Recovery Time for the Input Data Register    | DD, AA                         |

#### Table 2-73 • Parameter Definition and Measuring Nodes

Note: \*See Figure 2-13 on page 2-43 for more information.

# **Global Resource Characteristics**

# AGLP125 Clock Tree Topology

Clock delays are device-specific. Figure 2-21 is an example of a global tree used for clock routing. The global tree presented in Figure 2-21 is driven by a CCC located on the west side of the AGLP125 device. It is used to drive all D-flip-flops in the device.



Figure 2-21 • Example of Global Tree Use in an AGLP125 Device for Clock Routing



# *Timing Characteristics* 1.5 V DC Core Voltage

#### Table 2-92 • RAM4K9

### Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

| Parameter             | Description                                                                                                          | Std. | Units |
|-----------------------|----------------------------------------------------------------------------------------------------------------------|------|-------|
| t <sub>AS</sub>       | Address setup time                                                                                                   | 0.69 | ns    |
| t <sub>AH</sub>       | Address hold time                                                                                                    | 0.13 | ns    |
| t <sub>ENS</sub>      | REN, WEN setup time                                                                                                  | 0.68 | ns    |
| t <sub>ENH</sub>      | REN, WEN hold time                                                                                                   | 0.13 | ns    |
| t <sub>BKS</sub>      | BLK setup time                                                                                                       | 1.37 | ns    |
| t <sub>BKH</sub>      | BLK hold time                                                                                                        | 0.13 | ns    |
| t <sub>DS</sub>       | Input data (DIN) setup time                                                                                          | 0.59 | ns    |
| t <sub>DH</sub>       | Input data (DIN) hold time                                                                                           | 0.30 | ns    |
| t <sub>CKQ1</sub>     | Clock High to new data valid on DOUT (output retained, WMODE = 0)                                                    | 2.94 | ns    |
|                       | Clock High to new data valid on DOUT (flow-through, WMODE = 1)                                                       | 2.55 | ns    |
| t <sub>CKQ2</sub>     | Clock High to new data valid on DOUT (pipelined)                                                                     | 1.51 | ns    |
| t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address – applicable to closing edge       | 0.29 | ns    |
| t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address – applicable to opening edge | 0.24 | ns    |
| t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address – applicable to opening edge | 0.40 | ns    |
| t <sub>RSTBQ</sub>    | RESET Low to data out Low on DOUT (flow-through)                                                                     | 1.72 | ns    |
|                       | RESET Low to data out Low on DOUT (pipelined)                                                                        | 1.72 | ns    |
| t <sub>REMRSTB</sub>  | RESET removal                                                                                                        | 0.51 | ns    |
| t <sub>RECRSTB</sub>  | RESET recovery                                                                                                       | 2.68 | ns    |
| t <sub>MPWRSTB</sub>  | RESET minimum pulse width                                                                                            | 0.68 | ns    |
| t <sub>CYC</sub>      | Clock cycle time                                                                                                     | 6.24 | ns    |
| F <sub>MAX</sub>      | Maximum frequency                                                                                                    | 160  | MHz   |

Notes:

1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

# Table 2-93 • RAM512X18

Commercial-Case Conditions:  $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.425 V

| Parameter             | Description                                                                                                          | Std. | Units |
|-----------------------|----------------------------------------------------------------------------------------------------------------------|------|-------|
| t <sub>AS</sub>       | Address setup time                                                                                                   | 0.69 | ns    |
| t <sub>AH</sub>       | Address hold time                                                                                                    | 0.13 | ns    |
| t <sub>ENS</sub>      | REN, WEN setup time                                                                                                  | 0.61 | ns    |
| t <sub>ENH</sub>      | REN, WEN hold time                                                                                                   | 0.07 | ns    |
| t <sub>DS</sub>       | Input data (WD) setup time                                                                                           | 0.59 | ns    |
| t <sub>DH</sub>       | Input data (WD) hold time                                                                                            | 0.30 | ns    |
| t <sub>CKQ1</sub>     | Clock High to new data valid on RD (output retained)                                                                 | 3.51 | ns    |
| t <sub>CKQ2</sub>     | Clock High to new data valid on RD (pipelined)                                                                       | 1.43 | ns    |
| t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address – applicable to opening edge | 0.21 | ns    |
| t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address – applicable to opening edge | 0.25 | ns    |
| t <sub>RSTBQ</sub>    | RESET Low to data out Low on RD (flow-through)                                                                       | 1.72 | ns    |
|                       | RESET Low to data out Low on RD (pipelined)                                                                          | 1.72 | ns    |
| t <sub>REMRSTB</sub>  | RESET removal                                                                                                        | 0.51 | ns    |
| t <sub>RECRSTB</sub>  | RESET recovery                                                                                                       | 2.68 | ns    |
| t <sub>MPWRSTB</sub>  | RESET minimum pulse width                                                                                            | 0.68 | ns    |
| t <sub>CYC</sub>      | Clock cycle time                                                                                                     | 6.24 | ns    |
| F <sub>MAX</sub>      | Maximum frequency                                                                                                    | 160  | MHz   |

Notes:

1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

# static Microsemi.

IGLOO PLUS DC and Switching Characteristics

#### 1.2 V DC Core Voltage

#### Table 2-94 • RAM4K9

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V

| Parameter             | Description                                                                                                          | Std.  | Units |
|-----------------------|----------------------------------------------------------------------------------------------------------------------|-------|-------|
| t <sub>AS</sub>       | Address setup time                                                                                                   | 1.28  | ns    |
| t <sub>AH</sub>       | Address hold time                                                                                                    | 0.25  | ns    |
| t <sub>ENS</sub>      | REN, WEN setup time                                                                                                  | 1.25  | ns    |
| t <sub>ENH</sub>      | REN, WEN hold time                                                                                                   | 0.25  | ns    |
| t <sub>BKS</sub>      | BLK setup time                                                                                                       | 2.54  | ns    |
| t <sub>BKH</sub>      | BLK hold time                                                                                                        | 0.25  | ns    |
| t <sub>DS</sub>       | Input data (DIN) setup time                                                                                          | 1.10  | ns    |
| t <sub>DH</sub>       | Input data (DIN) hold time                                                                                           | 0.55  | ns    |
| t <sub>CKQ1</sub>     | Clock High to new data valid on DOUT (output retained, WMODE = 0)                                                    | 5.51  | ns    |
|                       | Clock High to new data valid on DOUT (flow-through, WMODE = 1)                                                       | 4.77  | ns    |
| t <sub>CKQ2</sub>     | Clock High to new data valid on DOUT (pipelined)                                                                     | 2.82  | ns    |
| t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address – applicable to closing edge       | 0.30  | ns    |
| t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address – applicable to opening edge | 0.32  | ns    |
| t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address – applicable to opening edge | 0.44  | ns    |
| t <sub>RSTBQ</sub>    | RESET Low to data out Low on DOUT (flow-through)                                                                     | 3.21  | ns    |
|                       | RESET Low to data out Low on DOUT (pipelined)                                                                        | 3.21  | ns    |
| t <sub>REMRSTB</sub>  | RESET removal                                                                                                        | 0.93  | ns    |
| t <sub>RECRSTB</sub>  | RESET recovery                                                                                                       | 4.94  | ns    |
| t <sub>MPWRSTB</sub>  | RESET minimum pulse width                                                                                            | 1.18  | ns    |
| t <sub>CYC</sub>      | Clock cycle time                                                                                                     | 10.90 | ns    |
| F <sub>MAX</sub>      | Maximum frequency                                                                                                    | 92    | MHz   |

Notes:

1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



Figure 2-32 • FIFO Reset







# *Timing Characteristics* 1.5 V DC Core Voltage

Table 2-96 • FIFO

## Worst Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.425 V

| Parameter            | Description                                       | Std.  | Units |
|----------------------|---------------------------------------------------|-------|-------|
| t <sub>ENS</sub>     | REN, WEN Setup Time                               | 1.66  | ns    |
| t <sub>ENH</sub>     | REN, WEN Hold Time                                | 0.13  | ns    |
| t <sub>BKS</sub>     | BLK Setup Time                                    | 0.30  | ns    |
| t <sub>BKH</sub>     | BLK Hold Time                                     | 0.00  | ns    |
| t <sub>DS</sub>      | Input Data (WD) Setup Time                        | 0.63  | ns    |
| t <sub>DH</sub>      | Input Data (WD) Hold Time                         | 0.20  | ns    |
| t <sub>CKQ1</sub>    | Clock High to New Data Valid on RD (flow-through) | 2.77  | ns    |
| t <sub>CKQ2</sub>    | Clock High to New Data Valid on RD (pipelined)    | 1.50  | ns    |
| t <sub>RCKEF</sub>   | RCLK High to Empty Flag Valid                     | 2.94  | ns    |
| t <sub>WCKFF</sub>   | WCLK High to Full Flag Valid                      | 2.79  | ns    |
| t <sub>CKAF</sub>    | Clock High to Almost Empty/Full Flag Valid        | 10.71 | ns    |
| t <sub>RSTFG</sub>   | RESET Low to Empty/Full Flag Valid                | 2.90  | ns    |
| t <sub>RSTAF</sub>   | RESET Low to Almost Empty/Full Flag Valid         | 10.60 | ns    |
| t <sub>RSTBQ</sub>   | RESET Low to Data Out Low on RD (flow-through)    | 1.68  | ns    |
|                      | RESET Low to Data Out Low on RD (pipelined)       | 1.68  | ns    |
| t <sub>REMRSTB</sub> | RESET Removal                                     | 0.51  | ns    |
| t <sub>RECRSTB</sub> | RESET Recovery                                    | 2.68  | ns    |
| t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width                         | 0.68  | ns    |
| t <sub>CYC</sub>     | Clock Cycle Time                                  | 6.24  | ns    |
| F <sub>MAX</sub>     | Maximum Frequency for FIFO                        | 160   | MHz   |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

IGLOO PLUS Low Power Flash FPGAs

| VQ176      |                     | VQ176      |                     | VQ176      |                     |
|------------|---------------------|------------|---------------------|------------|---------------------|
| Pin Number | AGLP060<br>Function | Pin Number | AGLP060<br>Function | Pin Number | AGLP060<br>Function |
| 1          | GAA2/IO156RSB3      | 36         | IO119RSB3           | 70         | IO89RSB2            |
| 2          | IO155RSB3           | 37         | GND                 | 71         | IO88RSB2            |
| 3          | GAB2/IO154RSB3      | 38         | VCCIB3              | 72         | IO87RSB2            |
| 4          | IO153RSB3           | 39         | GEC1/IO116RSB3      | 73         | IO86RSB2            |
| 5          | GAC2/IO152RSB3      | 40         | GEB1/IO114RSB3      | 74         | IO85RSB2            |
| 6          | GND                 | 41         | GEC0/IO115RSB3      | 75         | IO84RSB2            |
| 7          | VCCIB3              | 42         | GEB0/IO113RSB3      | 76         | GND                 |
| 8          | IO149RSB3           | 43         | GEA1/IO112RSB3      | 77         | VCCIB2              |
| 9          | IO147RSB3           | 44         | GEA0/IO111RSB3      | 78         | IO83RSB2            |
| 10         | IO145RSB3           | 45         | GEA2/IO110RSB2      | 79         | IO82RSB2            |
| 11         | IO144RSB3           | 46         | NC                  | 80         | GDC2/IO80RSB2       |
| 12         | IO143RSB3           | 47         | FF/GEB2/IO109R      | 81         | IO81RSB2            |
| 13         | VCC                 |            | SB2                 | 82         | GDA2/IO78RSB2       |
| 14         | IO141RSB3           | 48         | GEC2/IO108RSB2      | 83         | GDB2/IO79RSB2       |
| 15         | GFC1/IO140RSB3      | 49         | IO106RSB2           | 84         | NC                  |
| 16         | GFB1/IO138RSB3      | 50         | IO107RSB2           | 85         | NC                  |
| 17         | GFB0/IO137RSB3      | 51         | IO104RSB2           | 86         | ТСК                 |
| 18         | VCOMPLF             | 52         | IO105RSB2           | 87         | TDI                 |
| 19         | GFA1/IO136RSB3      | 53         | IO102RSB2           | 88         | TMS                 |
| 20         | VCCPLF              | 54         | IO103RSB2           | 89         | VPUMP               |
| 21         | GFA0/IO135RSB3      | 55         | GND                 | 90         | TDO                 |
| 22         | GND                 | 56         | VCCIB2              | 91         | TRST                |
| 23         | VCCIB3              | 57         | IO101RSB2           | 92         | VJTAG               |
| 24         | GFA2/IO134RSB3      | 58         | IO100RSB2           | 93         | GDA1/IO76RSB1       |
| 25         | GFB2/IO133RSB3      | 59         | IO99RSB2            | 94         | GDC0/IO73RSB1       |
| 26         | GFC2/IO132RSB3      | 60         | IO98RSB2            | 95         | GDB1/IO74RSB1       |
| 27         | IO131RSB3           | 61         | IO97RSB2            | 96         | GDC1/IO72RSB1       |
| 28         | IO130RSB3           | 62         | IO96RSB2            | 97         | VCCIB1              |
| 29         | IO129RSB3           | 63         | IO95RSB2            | 98         | GND                 |
| 30         | IO127RSB3           | 64         | IO94RSB2            | 99         | IO70RSB1            |
| 31         | IO126RSB3           | 65         | IO93RSB2            | 100        | IO69RSB1            |
| 32         | IO125RSB3           | 66         | VCC                 | 101        | IO67RSB1            |
| 33         | IO123RSB3           | 67         | IO92RSB2            | 102        | IO66RSB1            |
| 34         | IO122RSB3           | 68         | IO91RSB2            | 103        | IO65RSB1            |
| 35         | IO121RSB3           | 69         | IO90RSB2            | 104        | IO63RSB1            |

IGLOO PLUS Low Power Flash FPGAs

| CS201      |                     | CS201      |                     | CS201      |                     |
|------------|---------------------|------------|---------------------|------------|---------------------|
| Pin Number | AGLP060<br>Function | Pin Number | AGLP060<br>Function | Pin Number | AGLP060<br>Function |
| H14        | IO64RSB1            | L15        | GDC0/IO73RSB1       | P5         | IO106RSB2           |
| H15        | IO62RSB1            | M1         | IO122RSB3           | P6         | IO105RSB2           |
| J1         | GFA2/IO134RSB3      | M2         | IO124RSB3           | P7         | IO103RSB2           |
| J2         | GFA0/IO135RSB3      | M3         | IO119RSB3           | P8         | IO99RSB2            |
| J3         | GFB2/IO133RSB3      | M4         | GND                 | P9         | IO93RSB2            |
| J4         | IO131RSB3           | M5         | IO125RSB3           | P10        | IO92RSB2            |
| J6         | VCCIB3              | M6         | IO98RSB2            | P11        | IO95RSB2            |
| J7         | GND                 | M7         | IO96RSB2            | P12        | IO86RSB2            |
| J8         | VCC                 | M8         | IO91RSB2            | P13        | IO83RSB2            |
| J9         | GND                 | M9         | IO89RSB2            | P14        | VPUMP               |
| J10        | VCCIB1              | M10        | IO82RSB2            | P15        | TRST                |
| J12        | IO61RSB1            | M11        | GDA2/IO78RSB2       | R1         | IO118RSB3           |
| J13        | IO63RSB1            | M12        | GND                 | R2         | GEB0/IO113RSB3      |
| J14        | IO68RSB1            | M13        | GDA1/IO76RSB1       | R3         | GEA2/IO110RSB2      |
| J15        | IO66RSB1            | M14        | GDA0/IO77RSB1       | R4         | FF/GEB2/IO109RS     |
| K1         | IO130RSB3           | M15        | GDB0/IO75RSB1       |            | B2                  |
| K2         | GFC2/IO132RSB3      | N1         | IO117RSB3           | R5         | GEC2/IO108RSB2      |
| K3         | IO127RSB3           | N2         | IO120RSB3           | R6         | IO102RSB2           |
| K4         | IO129RSB3           | N3         | GND                 | R7         | IO101RSB2           |
| K6         | GND                 | N4         | GEB1/IO114RSB3      | R8         | IO104RSB2           |
| K7         | VCCIB2              | N5         | IO107RSB2           | R9         | IO97RSB2            |
| K8         | VCCIB2              | N6         | IO100RSB2           | R10        | IO88RSB2            |
| K9         | VCCIB2              | N7         | IO94RSB2            | R11        | IO81RSB2            |
| K10        | VCCIB1              | N8         | IO87RSB2            | R12        | GDB2/IO79RSB2       |
| K12        | IO65RSB1            | N9         | IO85RSB2            | R13        | TMS                 |
| K13        | IO67RSB1            | N10        | GDC2/IO80RSB2       | R14        | TDI                 |
| K14        | IO69RSB1            | N11        | IO90RSB2            | R15        | TCK                 |
| K15        | IO70RSB1            | N12        | IO84RSB2            |            |                     |
| L1         | IO126RSB3           | N13        | GND                 |            |                     |
| L2         | IO128RSB3           | N14        | TDO                 |            |                     |
| L3         | IO121RSB3           | N15        | VJTAG               |            |                     |
| L4         | IO123RSB3           | P1         | GEC0/IO115RSB3      |            |                     |
| L12        | GDB1/IO74RSB1       | P2         | GEC1/IO116RSB3      |            |                     |
| L13        | GDC1/IO72RSB1       | P3         | GEA0/IO111RSB3      |            |                     |
| L14        | IO71RSB1            | P4         | GEA1/IO112RSB3      |            |                     |
|            | •                   | L          | •                   |            |                     |



Package Pin Assignments

| CS289      |                     | CS289      |                     | CS289      |                     |
|------------|---------------------|------------|---------------------|------------|---------------------|
| Pin Number | AGLP030<br>Function | Pin Number | AGLP030<br>Function | Pin Number | AGLP030<br>Function |
| G10        | GND                 | J13        | IO43RSB1            | L16        | NC                  |
| G11        | GND                 | J14        | IO51RSB1            | L17        | NC                  |
| G12        | IO40RSB1            | J15        | IO52RSB1            | M1         | NC                  |
| G13        | NC                  | J16        | GDC0/IO46RSB1       | M2         | VCCIB3              |
| G14        | IO39RSB1            | J17        | GDA0/IO47RSB1       | M3         | IO100RSB3           |
| G15        | IO44RSB1            | K1         | GND                 | M4         | IO98RSB3            |
| G16        | NC                  | K2         | GEB0/IO106RSB3      | M5         | IO93RSB3            |
| G17        | GND                 | K3         | IO102RSB3           | M6         | IO97RSB3            |
| H1         | NC                  | K4         | IO104RSB3           | M7         | NC                  |
| H2         | GEC0/IO108RSB3      | K5         | IO99RSB3            | M8         | NC                  |
| H3         | NC                  | K6         | NC                  | M9         | IO71RSB2            |
| H4         | IO112RSB3           | K7         | GND                 | M10        | NC                  |
| H5         | NC                  | K8         | GND                 | M11        | IO63RSB2            |
| H6         | IO109RSB3           | K9         | GND                 | M12        | NC                  |
| H7         | GND                 | K10        | GND                 | M13        | IO57RSB1            |
| H8         | GND                 | K11        | GND                 | M14        | NC                  |
| H9         | GND                 | K12        | NC                  | M15        | NC                  |
| H10        | GND                 | K13        | NC                  | M16        | NC                  |
| H11        | GND                 | K14        | NC                  | M17        | VCCIB1              |
| H12        | NC                  | K15        | IO53RSB1            | N1         | NC                  |
| H13        | NC                  | K16        | GND                 | N2         | NC                  |
| H14        | IO45RSB1            | K17        | IO49RSB1            | N3         | IO95RSB3            |
| H15        | VCCIB1              | L1         | IO103RSB3           | N4         | IO96RSB3            |
| H16        | GDB0/IO48RSB1       | L2         | IO101RSB3           | N5         | GND                 |
| H17        | IO42RSB1            | L3         | NC                  | N6         | NC                  |
| J1         | NC                  | L4         | GND                 | N7         | IO85RSB2            |
| J2         | GEA0/IO107RSB3      | L5         | NC                  | N8         | IO79RSB2            |
| J3         | VCCIB3              | L6         | NC                  | N9         | IO77RSB2            |
| J4         | IO105RSB3           | L7         | GND                 | N10        | VCCIB2              |
| J5         | NC                  | L8         | GND                 | N11        | NC                  |
| J6         | NC                  | L9         | VCC                 | N12        | NC                  |
| J7         | VCC                 | L10        | GND                 | N13        | IO59RSB2            |
| J8         | GND                 | L11        | GND                 | N14        | NC                  |
| J9         | GND                 | L12        | IO58RSB1            | N15        | GND                 |
| J10        | GND                 | L13        | IO54RSB1            | N16        | IO56RSB1            |
| J11        | VCC                 | L14        | VCCIB1              | N17        | IO55RSB1            |
| J12        | IO50RSB1            | L15        | NC                  | P1         | IO94RSB3            |

# IGLOO PLUS Low Power Flash FPGAs

| Revision                   | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Page                   |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Revision 12<br>(continued) | The reference to guidelines for global spines and VersaTile rows, given in the "Global Clock Contribution—P <sub>CLOCK</sub> " section, was corrected to the "Spine Architecture" section of the Global Resources chapter in the <i>IGLOO PLUS FPGA Fabric User's Guide</i> (SAR 34733).                                                                                                                                                                                                                    | 2-12                   |
|                            | $t_{\text{DOUT}}$ was corrected to $t_{\text{DIN}}$ in Figure 2-4 $\cdot$ Input Buffer Timing Model and Delays (example) (SAR 37107).                                                                                                                                                                                                                                                                                                                                                                       | 2-16                   |
|                            | The AC Loading figures in the "Single-Ended I/O Characteristics" section were updated to match tables in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section (SAR 34887).                                                                                                                                                                                                                                                                                                   | 2-27                   |
|                            | Minimum pulse width High and Low values were added to the tables in the "Global Tree Timing Characteristics" section. The maximum frequency for global clock parameter was removed from these tables because a frequency on the global is only an indication of what the global network can do. There are other limiters such as the SRAM, I/Os, and PLL. SmartTime software should be used to determine the design frequency (SAR 36963).                                                                  | 2-58                   |
|                            | Table 2-90 • IGLOO PLUS CCC/PLL Specification and Table 2-91 • IGLOO PLUS CCC/PLL Specification were updated. A note was added to both tables indicating that when the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available (SAR 34820).                                                                                                                                                                                    | 2-61,<br>2-62          |
|                            | The value for serial clock was missing from these tables and has been restored. The value and units for input cycle-to-cycle jitter were incorrect and have been restored. The note to Table 2-90 • IGLOO PLUS CCC/PLL Specification giving specifications for which measurements done was corrected from VCC/VCCPLL = 1.14 V to VCC/VCCPLL = 1.425 V. The Delay Range in Block: Programmable Delay 2 value in Table 2-91 • IGLOO PLUS CCC/PLL Specification was corrected from 0.025 to 0.863 (SAR 37058). |                        |
|                            | Figure 2-28 • Write Access after Read onto Same Address was deleted. Reference was made to a new application note, <i>Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs</i> , which covers these cases in detail (SAR 34868).                                                                                                                                                                                                                                            | 2-65,                  |
|                            | The port names in the SRAM "Timing Waveforms", SRAM "Timing Characteristics" tables, Figure 2-32 • FIFO Reset, and the FIFO "Timing Characteristics" tables were revised to ensure consistency with the software names (SAR 35748).                                                                                                                                                                                                                                                                         | 2-68,<br>2-74,<br>2-76 |
|                            | The "Pin Descriptions and Packaging" chapter has been added (SAR 34769).                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3-1                    |
|                            | Package names used in the "Package Pin Assignments" section were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 34769).                                                                                                                                                                                                                                                                                                                                                        | 4-1                    |
| Revision 11<br>(July 2010) | The versioning system for datasheets has been changed. Datasheets are assigned a revision number that increments each time the datasheet is revised. The "IGLOO PLUS Device Status" table indicates the status for each device in the family.                                                                                                                                                                                                                                                               | N/A                    |
|                            | The "Reprogrammable Flash Technology" section was revised to add "250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System Performance."                                                                                                                                                                                                                                                                                                                                                                  | I                      |
|                            | The "I/Os with Advanced I/O Standards" section was revised to add definitions for hot-swap and cold-sparing.                                                                                                                                                                                                                                                                                                                                                                                                | 1-6                    |
|                            | Conditional statements regarding hot insertion were removed from the description of VI in Table 2-1 • Absolute Maximum Ratings, since all IGLOO PLUS devices are hot insertion enabled.                                                                                                                                                                                                                                                                                                                     | 2-1                    |



#### Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA

Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

#### E-mail: sales.support@microsemi.com

© 2015 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense & security, aerospace and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 3,600 employees globally. Learn more at **www.microsemi.com**.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.