Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 3120 | | Total RAM Bits | 36864 | | Number of I/O | 212 | | Number of Gates | 125000 | | Voltage - Supply | 1.14V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 281-TFBGA, CSBGA | | Supplier Device Package | 281-CSP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/aglp125v2-cs281 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **IGLOO PLUS Ordering Information** - Marking information: IGLOO PLUS V2 devices do not have a V2 marking, but IGLOO PLUS V5 devices are marked accordingly. - 2. "G" indicates RoHS-compliant packages. Revision 17 III # **Table of Contents** | IGLOO PLUS Device Family Overview | 1-1 | |------------------------------------------------------------------------|------| | General Description | 1-1 | | IGLOO PLUS DC and Switching Characteristics | 2-1 | | General Specifications | | | Calculating Power Dissipation | | | User I/O Characteristics | | | VersaTile Characteristics | 2-52 | | Global Resource Characteristics | 2-58 | | Clock Conditioning Circuits | 2-62 | | Embedded SRAM and FIFO Characteristics | 2-65 | | Embedded FlashROM Characteristics | 2-79 | | JTAG 1532 Characteristics | 2-80 | | Pin Descriptions and Packaging | 3-1 | | Supply Pins | | | User Pins | | | JTAG Pins | | | Special Function Pins | | | Packaging | | | Related Documents | | | Package Pin Assignments | 4-1 | | VQ128 | | | VQ176 | | | CS201 | 4-7 | | CS281 | 4-12 | | CS289 | 4-16 | | Datasheet Information | 5-1 | | List of Changes | | | Datasheet Categories | | | Safety Critical Life Support, and High-Reliability Applications Policy | 5-8 | Note: \*Not supported by AGLP030 devices Figure 1-1 • IGLOO PLUS Device Architecture Overview with Four I/O Banks (AGLP030, AGLP060, and AGLP125) ## Flash\*Freeze Technology The IGLOO PLUS device has an ultra-low power static mode, called Flash\*Freeze mode, which retains all SRAM and register information and can still quickly return to normal operation. Flash\*Freeze technology enables the user to quickly (within 1 $\mu$ s) enter and exit Flash\*Freeze mode by activating the Flash\*Freeze pin while all power supplies are kept at their original values. In addition, I/Os and global I/Os can still be driven and can be toggling without impact on power consumption, clocks can still be driven or can be toggling without impact on power consumption, and the device retains all core registers, SRAM information, and I/O states. I/Os can be individually configured to either hold their previous state or be tristated during Flash\*Freeze mode. Alternatively, they can be set to a certain state using weak pull-up or pull-down I/O attribute configuration. No power is consumed by the I/O banks, clocks, JTAG pins, or PLL, and the device consumes as little as 5 $\mu$ W in this mode. Flash\*Freeze technology allows the user to switch to Active mode on demand, thus simplifying the power management of the device. The Flash\*Freeze pin (active low) can be routed internally to the core to allow the user's logic to decide when it is safe to transition to this mode. Refer to Figure 1-2 for an illustration of entering/exiting Flash\*Freeze mode. It is also possible to use the Flash\*Freeze pin as a regular I/O if Flash\*Freeze mode usage is not planned. Figure 1-2 • IGLOO PLUS Flash\*Freeze Mode 1-4 Revision 17 ## Package Thermal Characteristics The device junction-to-case thermal resistivity is $\theta_{jc}$ and the junction-to-ambient air thermal resistivity is $\theta_{ja}$ . The thermal characteristics for $\theta_{ja}$ are shown for two air flow rates. The maximum operating junction temperature is 100°C. EQ 2 shows a sample calculation of the maximum operating power dissipation allowed for a 484-pin FBGA package at commercial temperature and in still air. Maximum Power Allowed = $$\frac{\text{Max. junction temp. (°C)} - \text{Max. ambient temp. (°C)}}{\theta_{ja}(°\text{C/W})} = \frac{100°\text{C} - 70°\text{C}}{20.5°\text{C/W}} = 1.46~\text{W}$$ EQ 2 Table 2-5 • Package Thermal Resistivities | | | Pin | | | | $\theta_{ja}$ | | | |-----------------------------|---------|-------|-----------------------|---------------|-----------|---------------|---------|------| | Package Type | Device | Count | $\theta_{ extsf{jc}}$ | $\theta_{jb}$ | Still Air | 1 m/s | 2.5 m/s | Unit | | Chip Scale Package (CSP) | AGLP030 | CS201 | - | - | 46.3 | - | - | C/W | | | AGLP060 | CS201 | 7.1 | 19.7 | 40.5 | 35.1 | 32.9 | C/W | | | AGLP060 | CS289 | 13.9 | 34.1 | 48.7 | 43.5 | 41.9 | C/W | | | AGLP125 | CS289 | 10.8 | 27.9 | 42.2 | 37.1 | 35.5 | C/W | | | AGLP125 | CS281 | 11.3 | 17.6 | - | - | - | C/W | | Thin Quad Flat Package (VQ) | AGLP030 | VQ128 | 18.0 | 50.0 | 56.0 | 49.0 | 47.0 | C/W | | | AGLP060 | VQ176 | 21.0 | 55.0 | 58.0 | 52.0 | 50.0 | C/W | ## Temperature and Voltage Derating Factors Table 2-6 • Temperature and Voltage Derating Factors for Timing Delays (normalized to T<sub>J</sub> = 70°C, VCC = 1.425 V) For IGLOO PLUS V2 or V5 devices, 1.5 V DC Core Supply Voltage | Array Voltage<br>VCC (V) | | Junction Temperature (°C) | | | | | | | | | | | |--------------------------|-------|---------------------------|-------|-------|-------|-------|--|--|--|--|--|--| | | -40°C | 0°C | 25°C | 70°C | 85°C | 100°C | | | | | | | | 1.425 | 0.934 | 0.953 | 0.971 | 1.000 | 1.007 | 1.013 | | | | | | | | 1.5 | 0.855 | 0.874 | 0.891 | 0.917 | 0.924 | 0.929 | | | | | | | | 1.575 | 0.799 | 0.816 | 0.832 | 0.857 | 0.864 | 0.868 | | | | | | | Table 2-7 • Temperature and Voltage Derating Factors for Timing Delays (normalized to $T_J = 70^{\circ}\text{C}$ , VCC = 1.14 V) For IGLOO PLUS V2, 1.2 V DC Core Supply Voltage | Array Voltage<br>VCC (V) | | Junction Temperature (°C) | | | | | | | | | | |--------------------------|-------|---------------------------|-------|-------|-------|-------|--|--|--|--|--| | | -40°C | 0°C | 25°C | 70°C | 85°C | 100°C | | | | | | | 1.14 | 0.963 | 0.975 | 0.989 | 1.000 | 1.007 | 1.011 | | | | | | | 1.2 | 0.853 | 0.865 | .0877 | 0.893 | 0.893 | 0.897 | | | | | | | 1.26 | 0.781 | 0.792 | 0.803 | 0.813 | 0.819 | 0.822 | | | | | | 2-6 Revision 17 # Power Consumption of Various Internal Resources Table 2-15 • Different Components Contributing to Dynamic Power Consumption in IGLOO PLUS Devices For IGLOO PLUS V2 or V5 Devices, 1.5 V Core Supply Voltage | | | Device S <sub>l</sub> | pecific Dyna<br>(μW/MHz) | amic Power | | | | |-----------|----------------------------------------------------------------|-----------------------|--------------------------|--------------------|--|--|--| | Parameter | Definition | AGLP125 | AGLP060 | AGLP030 | | | | | PAC1 | Clock contribution of a Global Rib | 4.489 | 2.696 | 0.000 <sup>1</sup> | | | | | PAC2 | Clock contribution of a Global Spine | 1.991 | 1.962 | 3.499 | | | | | PAC3 | Clock contribution of a VersaTile row | 1.510 | 1.523 | 1.537 | | | | | PAC4 | Clock contribution of a VersaTile used as a sequential module | 0.153 | 0.151 | 0.151 | | | | | PAC5 | First contribution of a VersaTile used as a sequential module | 0.029 | 0.029 0.029 | | | | | | PAC6 | Second contribution of a VersaTile used as a sequential module | 0.323 | 0.323 | 0.323 | | | | | PAC7 | Contribution of a VersaTile used as a combinatorial module | 0.280 | 0.300 | 0.278 | | | | | PAC8 | Average contribution of a routing net | 1.097 | 1.081 | 1.130 | | | | | PAC9 | Contribution of an I/O input pin (standard-dependent) | See Ta | ble 2-13 on p | page 2-9. | | | | | PAC10 | Contribution of an I/O output pin (standard-dependent) | See Ta | ble 2-14 on | page 2-9. | | | | | PAC11 | Average contribution of a RAM block during a read operation | | 25.00 | | | | | | PAC12 | Average contribution of a RAM block during a write operation | | 30.00 | | | | | | PAC13 | Dynamic contribution for PLL | | 2.70 | | | | | Note: 1. There is no Center Global Rib present in AGLP030, and thus it starts directly at the spine resulting in 0μW/MHz. Table 2-16 • Different Components Contributing to the Static Power Consumption in IGLOO PLUS Devices For IGLOO PLUS V2 or V5 Devices, 1.5 V Core Supply Voltage | | | Device-Spe | Device-Specific Static Power (mW | | | | | | |-----------|------------------------------------------|----------------------------|----------------------------------|---------|--|--|--|--| | Parameter | Definition | AGLP125 | AGLP060 | AGLP030 | | | | | | PDC1 | Array static power in Active mode | See Table 2-12 on page 2-8 | | | | | | | | PDC2 | Array static power in Static (Idle) mode | See Table 2-11 on page 2-7 | | | | | | | | PDC3 | Array static power in Flash*Freeze mode | See Table 2-9 on page 2-7 | | | | | | | | PDC4 | Static PLL contribution | 1.84 <sup>1</sup> | | | | | | | | PDC5 | Bank quiescent power (VCCI-dependent) | See Table 2-12 on page 2-8 | | | | | | | #### Notes: - 1. This is the minimum contribution of the PLL when operating at lowest frequency. - 2. For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or the SmartPower tool in Libero SoC software. 2-10 Revision 17 ## Applies to 1.2 V DC Core Voltage Table 2-44 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 4 mA | STD | 0.98 | 6.68 | 0.19 | 1.32 | 1.92 | 0.67 | 6.68 | 5.74 | 3.13 | 3.47 | ns | | 100 μΑ | 6 mA | STD | 0.98 | 5.51 | 0.19 | 1.32 | 1.92 | 0.67 | 5.51 | 4.94 | 3.48 | 4.11 | ns | | 100 μΑ | 8 mA | STD | 0.98 | 5.51 | 0.19 | 1.32 | 1.92 | 0.67 | 5.51 | 4.94 | 3.48 | 4.11 | ns | | 100 μΑ | 12 mA | STD | 0.98 | 4.75 | 0.19 | 1.32 | 1.92 | 0.67 | 4.75 | 4.36 | 3.73 | 4.52 | ns | | 100 μΑ | 16 mA | STD | 0.98 | 4.75 | 0.19 | 1.32 | 1.92 | 0.67 | 4.75 | 4.36 | 3.73 | 4.52 | ns | #### Notes: Table 2-45 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>.I</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 4 mA | STD | 0.98 | 4.16 | 0.19 | 1.32 | 1.92 | 0.67 | 4.16 | 3.32 | 3.12 | 3.66 | ns | | 100 μΑ | 6 mA | STD | 0.98 | 3.54 | 0.19 | 1.32 | 1.92 | 0.67 | 3.54 | 2.79 | 3.48 | 4.31 | ns | | 100 μΑ | 8 mA | STD | 0.98 | 3.54 | 0.19 | 1.32 | 1.92 | 0.67 | 3.54 | 2.79 | 3.48 | 4.31 | ns | | 100 μΑ | 12 mA | STD | 0.98 | 3.21 | 0.19 | 1.32 | 1.92 | 0.67 | 3.21 | 2.52 | 3.73 | 4.73 | ns | | 100 μΑ | 16 mA | STD | 0.98 | 3.21 | 0.19 | 1.32 | 1.92 | 0.67 | 3.21 | 2.52 | 3.73 | 4.73 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 3. Software default selection highlighted in gray. Revision 17 2-31 <sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ## 2.5 V LVCMOS Low-Voltage CMOS for 2.5 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 2.5 V applications. Table 2-46 • Minimum and Maximum DC Input and Output Levels | 2.5 V<br>LVCMOS | VIL | | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 2 | 2 | 16 | 18 | 10 | 10 | | 4 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 4 | 4 | 16 | 18 | 10 | 10 | | 6 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 6 | 6 | 32 | 37 | 10 | 10 | | 8 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 8 | 8 | 32 | 37 | 10 | 10 | | 12 mA | -0.3 | 0.7 | 1.7 | 3.6 | 0.7 | 1.7 | 12 | 12 | 65 | 74 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-8 • AC Loading Table 2-47 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 2.5 | 1.2 | 5 | Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points. 2-32 Revision 17 ## 1.8 V LVCMOS Low-voltage CMOS for 1.8 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 1.8 V applications. It uses a 1.8 V input buffer and a push-pull output buffer. Table 2-52 • Minimum and Maximum DC Input and Output Levels | 1.8 V<br>LVCMOS | VIL | | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|---------|-------------|-------------|---------|---------|-------------|-----|----|-----------------------|-----------------------|-------------------------|-------------------------| | Drive<br>Strength | Min., V | Max., V | Min., V | Max., V | Max., V | Min., V | mA | mA | Max., mA <sup>3</sup> | Max., mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 2 | 2 | 9 | 11 | 10 | 10 | | 4 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 4 | 4 | 17 | 22 | 10 | 10 | | 6 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI-0.45 | 6 | 6 | 35 | 44 | 10 | 10 | | 8 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI-0.45 | 8 | 8 | 35 | 44 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-9 • AC Loading Table 2-53 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 1.8 | 0.9 | 5 | Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points. 2-34 Revision 17 ## Input Register Figure 2-14 • Input Register Timing Diagram ## **Timing Characteristics** 1.5 V DC Core Voltage Table 2-74 • Input Data Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------|---------------------------------------------------------------------|------|-------| | t <sub>ICLKQ</sub> | Clock-to-Q of the Input Data Register | 0.41 | ns | | t <sub>ISUD</sub> | Data Setup Time for the Input Data Register | 0.32 | ns | | t <sub>IHD</sub> | Data Hold Time for the Input Data Register | 0.00 | ns | | t <sub>ICLR2Q</sub> | Asynchronous Clear-to-Q of the Input Data Register | 0.57 | ns | | t <sub>IPRE2Q</sub> | Asynchronous Preset-to-Q of the Input Data Register | 0.57 | ns | | t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register | 0.00 | ns | | t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register | 0.24 | ns | | t <sub>IREMPRE</sub> | Asynchronous Preset Removal Time for the Input Data Register | 0.00 | ns | | t <sub>IRECPRE</sub> | Asynchronous Preset Recovery Time for the Input Data Register | 0.24 | ns | | t <sub>IWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Input Data Register | 0.19 | ns | | t <sub>IWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Input Data Register | 0.19 | ns | | t <sub>ICKMPWH</sub> | Clock Minimum Pulse Width High for the Input Data Register | 0.31 | ns | | t <sub>ICKMPWL</sub> | Clock Minimum Pulse Width Low for the Input Data Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Revision 17 2-45 ## 1.2 V DC Core Voltage Table 2-79 • Output Enable Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|------------------------------------------------------------------------|------|-------| | t <sub>OECLKQ</sub> | Clock-to-Q of the Output Enable Register | 1.06 | ns | | t <sub>OESUD</sub> | Data Setup Time for the Output Enable Register | 0.52 | ns | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | 0.00 | ns | | t <sub>OECLR2Q</sub> | Asynchronous Clear-to-Q of the Output Enable Register | 1.25 | ns | | t <sub>OEPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Enable Register | 1.36 | ns | | t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register | 0.00 | ns | | toerecclr | Asynchronous Clear Recovery Time for the Output Enable Register | 0.24 | ns | | t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register | 0.00 | ns | | t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register | 0.24 | ns | | t <sub>OEWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Output Enable Register | 0.19 | ns | | t <sub>OEWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.19 | ns | | t <sub>OECKMPWH</sub> | Clock Minimum Pulse Width High for the Output Enable Register | 0.31 | ns | | t <sub>OECKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Enable Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values. 2-50 Revision 17 ## **Timing Characteristics** 1.5 V DC Core Voltage Table 2-80 • Combinatorial Cell Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Combinatorial Cell | Equation | Parameter | Std. | Units | |--------------------|-------------------------|-----------------|------|-------| | INV | Y = !A | t <sub>PD</sub> | 0.72 | ns | | AND2 | Y = A · B | t <sub>PD</sub> | 0.86 | ns | | NAND2 | Y = !(A · B) | t <sub>PD</sub> | 1.00 | ns | | OR2 | Y = A + B | t <sub>PD</sub> | 1.26 | ns | | NOR2 | Y = !(A + B) | t <sub>PD</sub> | 1.16 | ns | | XOR2 | Y = A ⊕ B | t <sub>PD</sub> | 1.46 | ns | | MAJ3 | Y = MAJ(A, B, C) | t <sub>PD</sub> | 1.47 | ns | | XOR3 | Y = A ⊕ B ⊕ C | t <sub>PD</sub> | 2.12 | ns | | MUX2 | Y = A !S + B S | t <sub>PD</sub> | 1.24 | ns | | AND3 | $Y = A \cdot B \cdot C$ | t <sub>PD</sub> | 1.40 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ## 1.2 V DC Core Voltage Table 2-81 • Combinatorial Cell Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Combinatorial Cell | Equation | Parameter | Std. | Units | |--------------------|-------------------------|-----------------|------|-------| | INV | Y = !A | t <sub>PD</sub> | 1.26 | ns | | AND2 | Y = A · B | t <sub>PD</sub> | 1.46 | ns | | NAND2 | Y = !(A · B) | t <sub>PD</sub> | 1.78 | ns | | OR2 | Y = A + B | t <sub>PD</sub> | 2.47 | ns | | NOR2 | Y = !(A + B) | t <sub>PD</sub> | 2.17 | ns | | XOR2 | Y = A ⊕ B | t <sub>PD</sub> | 2.62 | ns | | MAJ3 | Y = MAJ(A, B, C) | t <sub>PD</sub> | 2.66 | ns | | XOR3 | Y = A ⊕ B ⊕ C | t <sub>PD</sub> | 3.77 | ns | | MUX2 | Y = A !S + B S | t <sub>PD</sub> | 2.20 | ns | | AND3 | $Y = A \cdot B \cdot C$ | t <sub>PD</sub> | 2.49 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-6 for derating values. Revision 17 2-53 ## **VersaTile Specifications as a Sequential Module** The IGLOO PLUS library offers a wide variety of sequential cells, including flip-flops and latches. Each has a data input and optional enable, clear, or preset. In this section, timing characteristics are presented for a representative sample from the library. For more details, refer to the *Fusion, IGLOO/e, and ProASIC3/E Macro Library Guide*. Figure 2-19 • Sample of Sequential Cells 2-54 Revision 17 Figure 2-20 • Timing Model and Waveforms # **Timing Characteristics** 1.5 V DC Core Voltage Table 2-82 • Register Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |---------------------|---------------------------------------------------------------|------|-------| | t <sub>CLKQ</sub> | Clock-to-Q of the Core Register | 0.89 | ns | | t <sub>SUD</sub> | Data Setup Time for the Core Register | 0.81 | ns | | t <sub>HD</sub> | Data Hold Time for the Core Register | 0.00 | ns | | t <sub>SUE</sub> | Enable Setup Time for the Core Register | 0.73 | ns | | t <sub>HE</sub> | Enable Hold Time for the Core Register | 0.00 | ns | | t <sub>CLR2Q</sub> | Asynchronous Clear-to-Q of the Core Register | 0.60 | ns | | t <sub>PRE2Q</sub> | Asynchronous Preset-to-Q of the Core Register | 0.62 | ns | | t <sub>REMCLR</sub> | Asynchronous Clear Removal Time for the Core Register | 0.00 | ns | | t <sub>RECCLR</sub> | Asynchronous Clear Recovery Time for the Core Register | 0.24 | ns | | t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register | 0.00 | ns | | t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register | 0.23 | ns | | t <sub>WCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Core Register | 0.30 | ns | | t <sub>WPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.30 | ns | | t <sub>CKMPWH</sub> | Clock Minimum Pulse Width High for the Core Register | 0.56 | ns | | t <sub>CKMPWL</sub> | Clock Minimum Pulse Width Low for the Core Register | 0.56 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Revision 17 2-55 ## **Embedded FlashROM Characteristics** Figure 2-37 • Timing Diagram ## **Timing Characteristics** 1.5 V DC Core Voltage Table 2-98 • Embedded FlashROM Access Time Worst Commercial-Case Conditions: $T_J = 70$ °C, VCC = 1.425 V | Parameter | Description | Std. | Units | |-------------------|-------------------------|-------|-------| | t <sub>SU</sub> | Address Setup Time | 0.57 | ns | | t <sub>HOLD</sub> | Address Hold Time | 0.00 | ns | | t <sub>CK2Q</sub> | Clock to Out | 17.58 | ns | | F <sub>MAX</sub> | Maximum Clock Frequency | 15 | MHz | ## 1.2 V DC Core Voltage Table 2-99 • Embedded FlashROM Access Time Worst Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | Parameter | Description | Std. | Units | |-------------------|-------------------------|-------|-------| | t <sub>SU</sub> | Address Setup Time | 0.59 | ns | | t <sub>HOLD</sub> | Address Hold Time | 0.00 | ns | | t <sub>CK2Q</sub> | Clock to Out | 30.94 | ns | | F <sub>MAX</sub> | Maximum Clock Frequency | 10 | MHz | 2-78 Revision 17 # 3 - Pin Descriptions and Packaging ## **Supply Pins** #### GND Ground Ground supply voltage to the core, I/O outputs, and I/O logic. ## GNDQ Ground (quiet) Quiet ground supply voltage to input buffers of I/O banks. Within the package, the GNDQ plane is decoupled from the simultaneous switching noise originated from the output buffer ground domain. This minimizes the noise transfer within the package and improves input signal integrity. GNDQ must always be connected to GND on the board. ## VCC Core Supply Voltage Supply voltage to the FPGA core, nominally 1.5 V for IGLOO PLUS V5 devices, and 1.2 V or 1.5 V for IGLOO PLUS V2 devices. VCC is required for powering the JTAG state machine in addition to VJTAG. Even when a device is in bypass mode in a JTAG chain of interconnected devices, both VCC and VJTAG must remain powered to allow JTAG signals to pass through the device. For IGLOO PLUS V2 devices, VCC can be switched dynamically from 1.2 V to 1.5 V or vice versa. This allows in-system programming (ISP) when VCC is at 1.5 V and the benefit of low power operation when VCC is at 1.2 V. ## VCCIBx I/O Supply Voltage Supply voltage to the bank's I/O output buffers and I/O logic. Bx is the I/O bank number. There are four I/O banks on low power flash devices plus a dedicated VJTAG bank. Each bank can have a separate VCCI connection. All I/Os in a bank will run off the same VCCIBx supply. VCCI can be 1.2 V, 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. Unused I/O banks should have their corresponding VCCI pins tied to GND. #### VMVx I/O Supply Voltage (quiet) Quiet supply voltage to the input buffers of each I/O bank. *x* is the bank number. Within the package, the VMV plane biases the input stage of the I/Os in the I/O banks. This minimizes the noise transfer within the package and improves input signal integrity. Each bank must have at least one VMV connection, and no VMV should be left unconnected. All I/Os in a bank run off the same VMVx supply. VMV is used to provide a quiet supply voltage to the input buffers of each I/O bank. VMVx can be 1.2 V, 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. Unused I/O banks should have their corresponding VMV pins tied to GND. VMV and VCCI should be at the same voltage within a given I/O bank. Used VMV pins must be connected to the corresponding VCCI pins of the same bank (i.e., VMV0 to VCCIB0, VMV1 to VCCIB1, etc.). #### VCCPLA/B/C/D/E/F PLL Supply Voltage Supply voltage to analog PLL, nominally 1.5 V or 1.2 V, depending on the device. - · 1.5 V for IGLOO PLUS V5 devices - 1.2 V or 1.5 V for IGLOO PLUS V2 devices When the PLLs are not used, the Microsemi Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground. Microsemi recommends tying VCCPLx to VCC and using proper filtering circuits to decouple VCC noise from the PLLs. Refer to the PLL Power Supply Decoupling section of the "Clock Conditioning Circuits in Low Power Flash Devices and Mixed signal FPGAs " chapter of the IGLOO PLUS FPGA Fabric User's Guide for a complete board solution for the PLL analog power supply and ground. There is one VCCPLF pin on IGLOO PLUS devices. Revision 17 3-1 Pin Descriptions and Packaging ## **JTAG Pins** Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). VCC must also be powered for the JTAG state machine to operate, even if the device is in bypass mode; VJTAG alone is insufficient. Both VJTAG and VCC to the part must be supplied to allow JTAG signals to transition the device. Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. #### TCK Test Clock Test clock input for JTAG boundary scan, ISP, and UJTAG. The TCK pin does not have an internal pull-up/-down resistor. If JTAG is not used, Microsemi recommends tying off TCK to GND through a resistor placed close to the FPGA pin. This prevents JTAG operation in case TMS enters an undesired state. Note that to operate at all VJTAG voltages, 500 $\Omega$ to 1 k $\Omega$ will satisfy the requirements. Refer to Table 3-2 for more information. Table 3-2 • Recommended Tie-Off Values for the TCK and TRST Pins | VJTAG | Tie-Off Resistance | |----------------|------------------------------| | VJTAG at 3.3 V | 200 Ω to 1 kΩ | | VJTAG at 2.5 V | 200 Ω to 1 kΩ | | VJTAG at 1.8 V | 500 $\Omega$ to 1 k $\Omega$ | | VJTAG at 1.5 V | 500 Ω to 1 kΩ | #### Notes: - 1. Equivalent parallel resistance if more than one device is on the JTAG chain - 2. The TCK pin can be pulled up/down. - 3. The TRST pin is pulled down. #### DI Test Data Input Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin. #### TDO Test Data Output Serial output for JTAG boundary scan, ISP, and UJTAG usage. #### TMS Test Mode Select The TMS pin controls the use of the IEEE 1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an internal weak pull-up resistor on the TMS pin. #### TRST Boundary Scan Reset Pin The TRST pin functions as an active-low input to asynchronously initialize (or reset) the boundary scan circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pull-down resistor could be included to ensure the test access port (TAP) is held in reset mode. The resistor values must be chosen from Table 3-2 and must satisfy the parallel resistance value requirement. The values in Table 3-2 correspond to the resistor recommended when a single device is used, and the equivalent parallel resistor when multiple devices are connected via a JTAG chain. In critical applications, an upset in the JTAG circuit could allow entrance to an undesired JTAG state. In such cases, Microsemi recommends tying off TRST to GND through a resistor placed close to the FPGA pin. Note that to operate at all VJTAG voltages, 500 $\Omega$ to 1 k $\Omega$ will satisfy the requirements. 3-4 Revision 17 ## **VQ176** Note: This is the bottom view of the package. ## Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx. 4-4 Revision 17 Package Pin Assignments | V | VQ176 | | | |------------|---------------------|--|--| | Pin Number | AGLP060<br>Function | | | | 105 | IO62RSB1 | | | | 106 | IO61RSB1 | | | | 107 | GCC2/IO60RSB1 | | | | 108 | GCB2/IO59RSB1 | | | | 109 | GCA2/IO58RSB1 | | | | 110 | GCA0/IO57RSB1 | | | | 111 | GCA1/IO56RSB1 | | | | 112 | VCCIB1 | | | | 113 | GND | | | | 114 | GCB0/IO55RSB1 | | | | 115 | GCB1/IO54RSB1 | | | | 116 | GCC0/IO53RSB1 | | | | 117 | GCC1/IO52RSB1 | | | | 118 | IO51RSB1 | | | | 119 | IO50RSB1 | | | | 120 | VCC | | | | 121 | IO48RSB1 | | | | 122 | IO47RSB1 | | | | 123 | IO45RSB1 | | | | 124 | IO44RSB1 | | | | 125 | IO43RSB1 | | | | 126 | VCCIB1 | | | | 127 | GND | | | | 128 | GBC2/IO40RSB1 | | | | 129 | IO39RSB1 | | | | 130 | GBB2/IO38RSB1 | | | | 131 | IO37RSB1 | | | | 132 | GBA2/IO36RSB1 | | | | 133 | GBA1/IO35RSB0 | | | | 134 | NC | | | | 135 | GBA0/IO34RSB0 | | | | 136 | NC | | | | 137 | GBB1/IO33RSB0 | | | | 138 | NC | | | | 139 | GBC1/IO31RSB0 | | | | VQ176 | | | |------------|---------------|--| | AGLP060 | | | | Pin Number | Function | | | 140 | GBB0/IO32RSB0 | | | 141 | GBC0/IO30RSB0 | | | 142 | IO29RSB0 | | | 143 | IO28RSB0 | | | 144 | IO27RSB0 | | | 145 | VCCIB0 | | | 146 | GND | | | 147 | IO26RSB0 | | | 148 | IO25RSB0 | | | 149 | IO24RSB0 | | | 150 | IO23RSB0 | | | 151 | IO22RSB0 | | | 152 | IO21RSB0 | | | 153 | IO20RSB0 | | | 154 | IO19RSB0 | | | 155 | IO18RSB0 | | | 156 | VCC | | | 157 | IO17RSB0 | | | 158 | IO16RSB0 | | | 159 | IO15RSB0 | | | 160 | IO14RSB0 | | | 161 | IO13RSB0 | | | 162 | IO12RSB0 | | | 163 | IO11RSB0 | | | 164 | IO10RSB0 | | | 165 | IO09RSB0 | | | 166 | VCCIB0 | | | 167 | GND | | | 168 | IO07RSB0 | | | 169 | IO08RSB0 | | | 170 | GAC1/IO05RSB0 | | | 171 | IO06RSB0 | | | 172 | GAB1/IO03RSB0 | | | 173 | GAC0/IO04RSB0 | | | 174 | GAB0/IO02RSB0 | | | · | • | | | VQ176 | | | |------------|---------------------|--| | Pin Number | AGLP060<br>Function | | | 175 | GAA1/IO01RSB0 | | | 176 | GAA0/IO00RSB0 | | 4-6 Revision 17 ## Package Pin Assignments | С | S201 | | CS201 | | CS201 | |------------|---------------------|------------|---------------------|------------|---------------------| | Pin Number | AGLP030<br>Function | Pin Number | AGLP030<br>Function | Pin Number | AGLP030<br>Function | | A1 | NC | C6 | IO12RSB0 | F3 | IO119RSB3 | | A2 | IO04RSB0 | C7 | IO23RSB0 | F4 | IO111RSB3 | | А3 | IO06RSB0 | C8 | IO19RSB0 | F6 | GND | | A4 | IO09RSB0 | C9 | IO28RSB0 | F7 | VCC | | A5 | IO11RSB0 | C10 | IO32RSB0 | F8 | VCCIB0 | | A6 | IO13RSB0 | C11 | IO35RSB0 | F9 | VCCIB0 | | A7 | IO17RSB0 | C12 | NC | F10 | VCCIB0 | | A8 | IO18RSB0 | C13 | GND | F12 | NC | | A9 | IO24RSB0 | C14 | IO41RSB1 | F13 | NC | | A10 | IO26RSB0 | C15 | IO37RSB1 | F14 | IO40RSB1 | | A11 | IO27RSB0 | D1 | IO117RSB3 | F15 | IO38RSB1 | | A12 | IO31RSB0 | D2 | IO118RSB3 | G1 | NC | | A13 | NC | D3 | NC | G2 | IO112RSB3 | | A14 | NC | D4 | GND | G3 | IO110RSB3 | | A15 | NC | D5 | IO01RSB0 | G4 | IO109RSB3 | | B1 | NC | D6 | IO03RSB0 | G6 | VCCIB3 | | B2 | NC | D7 | IO10RSB0 | G7 | GND | | B3 | IO08RSB0 | D8 | IO21RSB0 | G8 | VCC | | B4 | IO05RSB0 | D9 | IO25RSB0 | G9 | GND | | B5 | IO07RSB0 | D10 | IO30RSB0 | G10 | GND | | B6 | IO15RSB0 | D11 | IO33RSB0 | G12 | NC | | B7 | IO14RSB0 | D12 | GND | G13 | NC | | B8 | IO16RSB0 | D13 | NC | G14 | IO42RSB1 | | B9 | IO20RSB0 | D14 | IO36RSB1 | G15 | IO44RSB1 | | B10 | IO22RSB0 | D15 | IO39RSB1 | H1 | NC | | B11 | IO34RSB0 | E1 | IO115RSB3 | H2 | GEB0/IO106RSB3 | | B12 | IO29RSB0 | E2 | IO114RSB3 | H3 | GEC0/IO108RSB3 | | B13 | NC | E3 | NC | H4 | NC | | B14 | NC | E4 | NC | H6 | VCCIB3 | | B15 | NC | E12 | NC | H7 | GND | | C1 | NC | E13 | NC | H8 | VCC | | C2 | NC | E14 | GDC0/IO46RSB1 | H9 | GND | | C3 | GND | E15 | GDB0/IO48RSB1 | H10 | VCCIB1 | | C4 | IO00RSB0 | F1 | IO113RSB3 | H12 | IO54RSB1 | | C5 | IO02RSB0 | F2 | IO116RSB3 | H13 | GDA0/IO47RSB1 | | | | | | F | | 4-8 Revision 17 ## Datasheet Information | Revision | Changes | Page | |-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | Revision 10 (Apr 2009) Product Brief v1.5 DC and Switching Characteristics Advance v0.5 | The –F speed grade is no longer offered for IGLOO PLUS devices. References to it have been removed from the document. The speed grade column and note regarding –F speed grade were removed from "IGLOO PLUS Ordering Information". The "Speed Grade and Temperature Grade Matrix" section was removed. | III, IV | | Revision 9 (Feb 2009) Product Brief v1.4 | The "Advanced I/O" section was revised to add two bullets regarding support of wide range power supply voltage. | I | | | The "I/Os with Advanced I/O Standards" section was revised to add 3.0 V wide range to the list of supported voltages. The "Wide Range I/O Support" section is new. | 1-7 | | Revision 8 (Jan 2009)<br>Packaging v1.5 | The "CS201" pin table was revised to add a note regarding pins G1 and H1. | 4-8 | | Revision 7 (Dec 2008) Product Brief v1.3 | A note was added to IGLOO PLUS Devices: "AGLP060 in CS201 does not support the PLL." | _ | | | Table 2 • IGLOO PLUS FPGAs Package Size Dimensions was updated to change the nominal size of VQ176 from 100 to 400 mm <sup>2</sup> . | II | | Revision 6 (Oct 2008) DC and Switching Characteristics Advance v0.4 | Data was revised significantly in the following tables: Table 2-25 • Summary of I/O Timing Characteristics—Software Default Settings, STD Speed Grade, Commercial-Case Conditions: T <sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | 2-22,<br>2-33 | | | Table 2-26 • Summary of I/O Timing Characteristics—Software Default Settings, STD Speed Grade Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.14 V, Worst-Case VCCI = 3.0 V Table 2-50 • 2.5 LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage Table 2-51 • 2.5 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage | | | Revision 5 (Aug 2008)<br>Product Brief v1.2 | The VQ128 and VQ176 packages were added to Table 1 • IGLOO PLUS Product Family, the "I/Os Per Package <sup>1</sup> " table, Table 2 • IGLOO PLUS FPGAs Package Size Dimensions, "IGLOO PLUS Ordering Information", and the "Temperature Grade Offerings" table. | I to IV | | Packaging v1.4 | The "VQ128" package drawing and pin table are new. | 4-2 | | | The "VQ176" package drawing and pin table are new. | 4-5 | | Revision 4 (Jul 2008) Product Brief v1.1 DC and Switching Characteristics Advance v0.3 | As a result of the Libero IDE v8.4 release, Actel now offers a wide range of core voltage support. The document was updated to change 1.2 V / 1.5 V to 1.5 V. | N/A | | Revision 3 (Jun 2008) DC and Switching Characteristics Advance v0.2 | Tables have been updated to reflect default values in the software. The default I/O capacitance is 5 pF. Tables have been updated to include the LVCMOS 1.2 V I/O set. | N/A | | | Table note 3 was updated in Table 2-2 • Recommended Operating Conditions <sup>1,2</sup> to add the sentence, "VCCI should be at the same voltage within a given I/O bank." References to table notes 5, 6, 7, and 8 were added. Reference to table note 3 was removed from VPUMP Operation and placed next to VCC. | 2-2 | | | Table 2-4 • Overshoot and Undershoot Limits <sup>1</sup> was revised to remove "as measured on quiet I/Os" from the title. Table note 2 was revised to remove "estimated SSO density over cycles." Table note 3 was deleted. | 2-3 | 5-6 Revision 17