# E·XFL

## Intel - EPM9320ARI208-10 Datasheet



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

| Product Status                  | Obsolete                                                    |
|---------------------------------|-------------------------------------------------------------|
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 10 ns                                                       |
| Voltage Supply - Internal       | 4.5V ~ 5.5V                                                 |
| Number of Logic Elements/Blocks | 20                                                          |
| Number of Macrocells            | 320                                                         |
| Number of Gates                 | 6000                                                        |
| Number of I/O                   | 132                                                         |
| Operating Temperature           | -40°C ~ 85°C (TA)                                           |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 208-BFQFP Exposed Pad                                       |
| Supplier Device Package         | 208-RQFP (28x28)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm9320ari208-10 |
|                                 |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# General Description

The MAX 9000 family of in-system-programmable, high-density, highperformance EPLDs is based on Altera's third-generation MAX architecture. Fabricated on an advanced CMOS technology, the EEPROMbased MAX 9000 family provides 6,000 to 12,000 usable gates, pin-to-pin delays as fast as 10 ns, and counter speeds of up to 144 MHz. The -10 speed grade of the MAX 9000 family is compliant with the **PCI Local Bus Specification, Revision 2.2.** Table 3 shows the speed grades available for MAX 9000 devices.

| Table 3. MAX 9000 Speed Grade Availability |              |              |                       |  |  |  |  |
|--------------------------------------------|--------------|--------------|-----------------------|--|--|--|--|
| Device                                     | Speed Grade  |              |                       |  |  |  |  |
|                                            | -10          | -15          | -20                   |  |  |  |  |
| EPM9320                                    |              | $\checkmark$ | <ul> <li>✓</li> </ul> |  |  |  |  |
| EPM9320A                                   | $\checkmark$ |              |                       |  |  |  |  |
| EPM9400                                    |              | $\checkmark$ | <ul> <li>✓</li> </ul> |  |  |  |  |
| EPM9480                                    |              | $\checkmark$ | $\checkmark$          |  |  |  |  |
| EPM9560                                    |              | $\checkmark$ | <ul> <li>✓</li> </ul> |  |  |  |  |
| EPM9560A                                   | $\checkmark$ |              |                       |  |  |  |  |

Table 4 shows the performance of MAX 9000 devices for typical functions.

| Table 4. MAX 9000 PerformanceNote (1) |                 |             |           |         |       |  |  |
|---------------------------------------|-----------------|-------------|-----------|---------|-------|--|--|
| Application                           | Macrocells Used | Speed Grade |           |         | Units |  |  |
|                                       |                 | -10         | -15       | -20     |       |  |  |
| 16-bit loadable counter               | 16              | 144         | 118       | 100     | MHz   |  |  |
| 16-bit up/down counter                | 16              | 144         | 118       | 100     | MHz   |  |  |
| 16-bit prescaled counter              | 16              | 144         | 118       | 100     | MHz   |  |  |
| 16-bit address decode                 | 1               | 5.6 (10)    | 7.9 (15)  | 10 (20) | ns    |  |  |
| 16-to-1 multiplexer                   | 1               | 7.7 (12.1)  | 10.9 (18) | 16 (26) | ns    |  |  |

### Note:

(1) Internal logic array block (LAB) performance is shown. Numbers in parentheses show external delays from row input pin to row I/O pin.

The MAX 9000 architecture supports high-density integration of systemlevel logic functions. It easily integrates multiple programmable logic devices ranging from PALs, GALs, and 22V10s to field-programmable gate array (FPGA) devices and EPLDs. All MAX 9000 device packages provide four dedicated inputs for global control signals with large fan-outs. Each I/O pin has an associated I/O cell register with a clock enable control on the periphery of the device. As outputs, these registers provide fast clock-to-output times; as inputs, they offer quick setup times.

MAX 9000 EPLDs provide 5.0-V in-system programmability (ISP). This feature allows the devices to be programmed and reprogrammed on the printed circuit board (PCB) for quick and efficient iterations during design development and debug cycles. MAX 9000 devices are guaranteed for 100 program and erase cycles.

MAX 9000 EPLDs contain 320 to 560 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. For increased flexibility, each macrocell offers a dual-output structure that allows the register and the product terms to be used independently. This feature allows register-rich and combinatorial-intensive designs to be implemented efficiently. The dual-output structure of the MAX 9000 macrocell also improves logic utilization, thus increasing the effective capacity of the devices. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 9000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the user to configure one or more macrocells to operate at 50% or less power while adding only a nominal timing delay. MAX 9000 devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. MAX 9000 devices offer the MultiVolt feature, which allows output drivers to be set for either 3.3-V or 5.0-V operation in mixedvoltage systems. The MAX 9000 family is supported by Altera's MAX+PLUS II development system, a single, integrated software package that offers schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The MAX+PLUS II software provides EDIF 2 0 0 and 3 0 0, LPM, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIXworkstation-based EDA tools. The MAX+PLUS II software runs on Windows-based PCs as well as Sun SPARCstation, HP 9000 Series 700/800, and IBM RISC System/6000 workstations.

For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet.

# Functional Description

MAX 9000 devices use a third-generation MAX architecture that yields both high performance and a high degree of utilization for most applications. The MAX 9000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- FastTrack Interconnect
- Dedicated inputs
- I/O cells

Figure 1 shows a block diagram of the MAX 9000 architecture.

Each row of LABs has a dedicated row interconnect that routes signals both into and out of the LABs in the row. The row interconnect can then drive I/O pins or feed other LABs in the device. Each row interconnect has a total of 96 channels. Figure 7 shows how a macrocell drives the row and column interconnect.





Each macrocell in the LAB can drive one of three separate column interconnect channels. The column channels run vertically across the entire device, and are shared by the macrocells in the same column. The MAX+PLUS II Compiler optimizes connections to a column channel automatically. A row interconnect channel can be fed by the output of the macrocell through a 4-to-1 multiplexer that the macrocell shares with three column channels. If the multiplexer is used for a macrocell-to-row connection, the three column signals can access another row channel via an additional 3-to-1 multiplexer. Within any LAB, the multiplexers provide all 48 column channels with access to 32 row channels.

### Row-to-I/O Cell Connections

Figure 8 illustrates the connections between row interconnect channels and IOCs. An input signal from an IOC can drive two separate row channels. When an IOC is used as an output, the signal is driven by a 10-to-1 multiplexer that selects the row channels. Each end of the row channel feeds up to eight IOCs on the periphery of the device.





Column-to-I/O Cell Connections

Each end of a column channel has up to 10 IOCs (see Figure 9). An input signal from an IOC can drive two separate column channels. When an IOC is used as an output, the signal is driven by a 17-to-1 multiplexer that selects the column channels.



Figure 10. MAX 9000 IOC

I/O pins can be used as input, output, or bidirectional pins. Each IOC has an IOC register with a clock enable input. This register can be used either as an input register for external data that requires fast setup times, or as an output register for data that requires fast clock-to-output performance. The IOC register clock enable allows the global clock to be used for fast clock-to-output performance, while maintaining the flexibility required for selective clocking.

The clock, clock enable, clear, and output enable controls for the IOCs are provided by a network of I/O control signals. These signals can be supplied by either the dedicated input pins or internal logic. The IOC control-signal paths are designed to minimize the skew across the device. All control-signal sources are buffered onto high-speed drivers that drive the signals around the periphery of the device. This "peripheral bus" can be configured to provide up to eight output enable signals, up to four clock signals, up to six clock enable signals, and up to two clear signals. Table 6 on page 18 shows the sources that drive the peripheral bus and how the IOC control signals share the peripheral bus. The output buffer in each IOC has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A slower slew rate reduces board-level noise and adds a nominal timing delay to the output buffer delay ( $t_{OD}$ ) parameter. The fast slew rate should be used for speed-critical outputs in systems that are adequately protected against noise. Designers can specify the slew rate on a pin-by-pin basis during design entry or assign a default slew rate to all pins on a global basis. The slew rate control affects both rising and falling edges of the output signals.

| Table 6. Peripheral Bus Sources |                     |            |            |                     |  |  |  |
|---------------------------------|---------------------|------------|------------|---------------------|--|--|--|
| Peripheral Control              |                     | Sou        | urce       |                     |  |  |  |
| Signal                          | EPM9320<br>EPM9320A | EPM9400    | EPM9480    | EPM9560<br>EPM9560A |  |  |  |
| OE0/ENA0                        | Row C               | Row E      | Row F      | Row G               |  |  |  |
| OE1/ENA1                        | Row B               | Row E      | Row F      | Row F               |  |  |  |
| OE2/ENA2                        | Row A               | Row E      | Row E      | Row E               |  |  |  |
| OE3/ENA3                        | Row B               | Row B      | Row B      | Row B               |  |  |  |
| OE4/ENA4                        | Row A               | Row A      | Row A      | Row A               |  |  |  |
| OE5                             | Row D               | Row D      | Row D      | Row D               |  |  |  |
| OE6                             | Row C               | Row C      | Row C      | Row C               |  |  |  |
| OE7/CLR1                        | Row B/GOE           | Row B/GOE  | Row B/GOE  | Row B/GOE           |  |  |  |
| CLR0/ENA5                       | Row A/GCLR          | Row A/GCLR | Row A/gclr | Row A/GCLR          |  |  |  |
| CLK0                            | GCLK1               | GCLK1      | GCLK1      | GCLK1               |  |  |  |
| CLK1                            | GCLK2               | GCLK2      | GCLK2      | GCLK2               |  |  |  |
| CLK2                            | Row D               | Row D      | Row D      | Row D               |  |  |  |
| CLK3                            | Row C               | Row C      | Row C      | Row C               |  |  |  |

# Output Configuration

The MAX 9000 device architecture supports the MultiVolt I/O interface feature, which allows MAX 9000 devices to interface with systems of differing supply voltages. The 5.0-V devices in all packages can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V V<sub>CCINT</sub> level, input voltages are at TTL levels and are therefore compatible with 3.3-V and 5.0-V inputs.

The VCCIO pins can be connected to either a 3.3-V or 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V power supply, the output levels are compatible with 5.0-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 4.75 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

# In-System Programmability (ISP)

MAX 9000 devices can be programmed in-system through a 4-pin JTAG interface. ISP offers quick and efficient iterations during design development and debug cycles. The MAX 9000 architecture internally generates the 12.0-V programming voltage required to program EEPROM cells, eliminating the need for an external 12.0-V power supply to program the devices on the board. During ISP, the I/O pins are tri-stated to eliminate board conflicts.

ISP simplifies the manufacturing flow by allowing the devices to be mounted on a printed circuit board with standard pick-and-place equipment before they are programmed. MAX 9000 devices can be programmed by downloading the information via in-circuit testers, embedded processors, or the Altera BitBlaster, ByteBlaster, or ByteBlasterMV download cable. (The ByteBlaster cable is obsolete and has been replaced by the ByteBlasterMV cable, which can interface with 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high pin-count packages (e.g., QFP packages) due to device handling. MAX 9000 devices can also be reprogrammed in the field (i.e., product upgrades can be performed in the field via software or modem).

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers platforms have difficulties supporting an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The programming times described in Tables 7 through 9 are associated with the worst-case method using the ISP algorithm.

| Device              | Progra                  | mming                 | Stand-Alone Verification |                       |  |
|---------------------|-------------------------|-----------------------|--------------------------|-----------------------|--|
|                     | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s)  | Cycle <sub>VTCK</sub> |  |
| EPM9320<br>EPM9320A | 11.79                   | 2,966,000             | 0.15                     | 1,806,000             |  |
| EPM9400             | 12.00                   | 3,365,000             | 0.15                     | 2,090,000             |  |
| EPM9480             | 12.21                   | 3,764,000             | 0.15                     | 2,374,000             |  |
| EPM9560<br>EPM9560A | 12.42                   | 4,164,000             | 0.15                     | 2,658,000             |  |

Tables 8 and 9 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 8. MAX 9000 In-System Programming Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |   |
|------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|
| Device                                                                             |        | f <sub>TCK</sub> |       |       |         |         |         |        |   |
|                                                                                    | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |
| EPM9320<br>EPM9320A                                                                | 12.09  | 12.38            | 13.27 | 14.76 | 17.72   | 26.62   | 41.45   | 71.11  | S |
| EPM9400                                                                            | 12.34  | 12.67            | 13.68 | 15.37 | 18.73   | 28.83   | 45.65   | 79.30  | S |
| EPM9480                                                                            | 12.59  | 12.96            | 14.09 | 15.98 | 19.74   | 31.03   | 49.85   | 87.49  | s |
| EPM9560<br>EPM9560A                                                                | 12.84  | 13.26            | 14.50 | 16.59 | 20.75   | 33.24   | 54.06   | 95.70  | S |

| Table 9. MAX 9000 Stand-Alone Verification Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |       |
|---------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                                |        | f <sub>TCK</sub> |       |       |         |         |         |        | Units |
|                                                                                       | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM9320<br>EPM9320A                                                                   | 0.33   | 0.52             | 1.06  | 1.96  | 3.77    | 9.18    | 18.21   | 36.27  | s     |
| EPM9400                                                                               | 0.36   | 0.57             | 1.20  | 2.24  | 4.33    | 10.60   | 21.05   | 41.95  | S     |
| EPM9480                                                                               | 0.39   | 0.63             | 1.34  | 2.53  | 4.90    | 12.02   | 23.89   | 47.63  | S     |
| EPM9560<br>EPM9560A                                                                   | 0.42   | 0.69             | 1.48  | 2.81  | 5.47    | 13.44   | 26.73   | 53.31  | S     |

The instruction register length for MAX 9000 devices is 10 bits. EPM9320A and EPM9560A devices support a 16-bit UESCODE register. Tables 11 and 12 show the boundary-scan register length and device IDCODE information for MAX 9000 devices.

| Table 11. MAX 9000 Boundary-Scan Register Length |     |  |  |  |
|--------------------------------------------------|-----|--|--|--|
| Device Boundary-Scan Register Length             |     |  |  |  |
| EPM9320, EPM9320A                                | 504 |  |  |  |
| EPM9400                                          | 552 |  |  |  |
| EPM9480                                          | 600 |  |  |  |
| EPM9560, EPM9560A                                | 648 |  |  |  |

| Table 12. 32-Bit MAX 9000 Device IDCODENote (1) |                     |                              |                                      |              |  |  |  |  |
|-------------------------------------------------|---------------------|------------------------------|--------------------------------------|--------------|--|--|--|--|
| Device                                          |                     | IDCODE (32 Bits)             |                                      |              |  |  |  |  |
|                                                 | Version<br>(4 Bits) | Part Number<br>(16 Bits) (2) | Manufacturer's<br>Identity (11 Bits) | 1<br>(1 Bit) |  |  |  |  |
| EPM9320A (3)                                    | 0000                | 1001 0011 0010 0000          | 00001101110                          | 1            |  |  |  |  |
| EPM9400                                         | 0000                | 1001 0100 0000 0000          | 00001101110                          | 1            |  |  |  |  |
| EPM9480                                         | 0000                | 1001 0100 1000 0000          | 00001101110                          | 1            |  |  |  |  |
| EPM9560A (3)                                    | 0000                | 1001 0101 0110 0000          | 00001101110                          | 1            |  |  |  |  |

#### Notes:

(1) The IDCODE's least significant bit (LSB) is always 1.

(2) The most significant bit (MSB) is on the left.

(3) Although the EPM9320A and EPM9560A devices support the IDCODE instruction, the EPM9320 and EPM9560 devices do not.

Figure 11 shows the timing requirements for the JTAG signals.

# Operating Conditions

Tables 14 through 20 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 9000 devices.

| Symbol             | Parameter                                      | Conditions                         | Min  | Max | Unit |
|--------------------|------------------------------------------------|------------------------------------|------|-----|------|
| V <sub>CC</sub>    | Supply voltage                                 | With respect to ground (2)         | -2.0 | 7.0 | V    |
| VI                 | DC input voltage                               |                                    | -2.0 | 7.0 | V    |
| V <sub>CCISP</sub> | Supply voltage during in-system<br>programming |                                    | -2.0 | 7.0 | V    |
| I <sub>OUT</sub>   | DC output current, per pin                     |                                    | -25  | 25  | mA   |
| T <sub>STG</sub>   | Storage temperature                            | No bias                            | -65  | 150 | °C   |
| Т <sub>АМВ</sub>   | Ambient temperature                            | Under bias                         | -65  | 135 | °C   |
| TJ                 | Junction temperature                           | Ceramic packages, under bias       |      | 150 | °C   |
|                    |                                                | PQFP and RQFP packages, under bias |      | 135 | °C   |

| Table 1            | Table 15. MAX 9000 Device Recommended Operating Conditions |                    |                |                             |      |  |  |  |  |
|--------------------|------------------------------------------------------------|--------------------|----------------|-----------------------------|------|--|--|--|--|
| Symbol             | Parameter                                                  | Conditions         | Min            | Max                         | Unit |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers        | (3), (4)           | 4.75<br>(4.50) | 5.25<br>(5.50)              | V    |  |  |  |  |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 5.0-V operation         | (3), (4)           | 4.75<br>(4.50) | 5.25<br>(5.50)              | V    |  |  |  |  |
|                    | Supply voltage for output drivers, 3.3-V operation         | (3), (4)           | 3.00<br>(3.00) | 3.60<br>(3.60)              | V    |  |  |  |  |
| V <sub>CCISP</sub> | Supply voltage during in-system<br>programming             |                    | 4.75           | 5.25                        | V    |  |  |  |  |
| VI                 | Input voltage                                              |                    | -0.5           | V <sub>CCINT</sub> +<br>0.5 | V    |  |  |  |  |
| Vo                 | Output voltage                                             |                    | 0              | V <sub>CCIO</sub>           | V    |  |  |  |  |
| Τ <sub>A</sub>     | Ambient temperature                                        | For commercial use | 0              | 70                          | °C   |  |  |  |  |
|                    |                                                            | For industrial use | -40            | 85                          | °C   |  |  |  |  |
| TJ                 | Junction temperature                                       | For commercial use | 0              | 90                          | °C   |  |  |  |  |
|                    |                                                            | For industrial use | -40            | 105                         | °C   |  |  |  |  |
| t <sub>R</sub>     | Input rise time                                            |                    |                | 40                          | ns   |  |  |  |  |
| t <sub>F</sub>     | Input fall time                                            |                    |                | 40                          | ns   |  |  |  |  |

| Table 2          | Table 20. MAX 9000A Device Typical I <sub>CC</sub> Supply Current Values |                                       |          |          |      |  |  |  |
|------------------|--------------------------------------------------------------------------|---------------------------------------|----------|----------|------|--|--|--|
| Symbol           | Parameter                                                                | Conditions                            | EPM9320A | EPM9560A | Unit |  |  |  |
| I <sub>CC1</sub> | I <sub>CC</sub> supply current (low-power mode, standby, typical)        | V <sub>1</sub> = ground, no load (11) | 99       | 174      | mA   |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input on I/O pins is -0.5 V and on the four dedicated input pins is -0.3 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for periods shorter than 20 ns under no-load conditions.
- (3) V<sub>CC</sub> must rise monotonically.
- (4) Numbers in parentheses are for industrial-temperature-range devices.
- (5) Typical values are for  $T_A = 25^\circ \text{ C}$  and  $V_{CC} = 5.0 \text{ V}$ .
- (6) These values are specified under the MAX 9000 recommended operating conditions, shown in Table 15 on page 27.
- (7) During in-system programming, the minimum  $V_{IH}$  of the JTAG TCK pin is 3.6 V. The minimum  $V_{IH}$  of this pin during JTAG testing remains at 2.0 V. To attain this 3.6-V  $V_{IH}$  during programming, the ByteBlaster and ByteBlasterMV download cables must have a 5.0-V  $V_{CC}$ .
- (8) This parameter is measured with 50% of the outputs each sinking 12 mA. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current; the I<sub>OL</sub> parameter refers to the low-level TTL or CMOS output current.
- (9) JTAG pin input leakage is typically –60 μA.
- (10) Capacitance is sample-tested only and is measured at 25° C.
- (11) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.  $I_{CC}$  is measured at 0° C.

Figure 13 shows typical output drive characteristics for MAX 9000 devices with 5.0-V and 3.3-V  $\rm V_{CCIO}.$ 



#### Note:

(1) Output drive characteristics include the JTAG TDO pin.

# **Timing Model**

The continuous, high-performance FastTrack Interconnect ensures predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and hence have unpredictable performance. Timing simulation and delay prediction are available with the MAX+PLUS II Simulator and Timing Analyzer, or with industrystandard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides pointto-point timing delay information, setup and hold time prediction, and device-wide performance analysis.

The MAX 9000 timing model in Figure 14 shows the delays that correspond to various paths and functions in the circuit. This model contains three distinct parts: the macrocell, IOC, and interconnect, including the row and column FastTrack Interconnect and LAB local array paths. Each parameter shown in Figure 14 is expressed as a worst-case value in the internal timing characteristics tables in this data sheet. Handcalculations that use the MAX 9000 timing model and these timing parameters can be used to estimate MAX 9000 device performance.



For more information on calculating MAX 9000 timing delays, see *Application Note 77 (Understanding MAX 9000 Timing).* 

| Symbol            | Parameter                 | Conditions |     | Speed Grade |     |      |     |      | Unit |
|-------------------|---------------------------|------------|-----|-------------|-----|------|-----|------|------|
|                   |                           |            | -10 |             | -15 |      | -20 |      |      |
|                   |                           |            | Min | Мах         | Min | Max  | Min | Max  | 1    |
| t <sub>LAD</sub>  | Logic array delay         |            |     | 3.5         |     | 4.0  |     | 4.5  | ns   |
| t <sub>LAC</sub>  | Logic control array delay |            |     | 3.5         |     | 4.0  |     | 4.5  | ns   |
| t <sub>IC</sub>   | Array clock delay         |            |     | 3.5         |     | 4.0  |     | 4.5  | ns   |
| t <sub>EN</sub>   | Register enable time      |            |     | 3.5         |     | 4.0  |     | 4.5  | ns   |
| t <sub>SEXP</sub> | Shared expander delay     |            |     | 3.5         |     | 5.0  |     | 7.5  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay   |            |     | 0.5         |     | 1.0  |     | 2.0  | ns   |
| t <sub>RD</sub>   | Register delay            |            |     | 0.5         |     | 1.0  |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay       |            |     | 0.4         |     | 1.0  |     | 1.0  | ns   |
| t <sub>SU</sub>   | Register setup time       |            | 2.4 |             | 3.0 |      | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time        |            | 2.0 |             | 3.5 |      | 4.5 |      | ns   |
| t <sub>PRE</sub>  | Register preset time      |            |     | 3.5         |     | 4.0  |     | 4.5  | ns   |
| t <sub>CLR</sub>  | Register clear time       |            |     | 3.7         |     | 4.0  |     | 4.5  | ns   |
| t <sub>FTD</sub>  | FastTrack drive delay     |            |     | 0.5         |     | 1.0  |     | 2.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder           | (5)        |     | 10.0        |     | 15.0 |     | 20.0 | ns   |



Figure 15. I<sub>CC</sub> vs. Frequency for MAX 9000 Devices (Part 1 of 2)



Figure 15. I<sub>CC</sub> vs. Frequency for MAX 9000 Devices (Part 2 of 2)

# Device Pin-Outs

Tables 26 through 29 show the dedicated pin names and numbers for each EPM9320, EPM9320A, EPM9400, EPM9480, EPM9560, and EPM9560A device package.

| Table 26. EPM9320 & EPM9320A Dedicated Pin-Outs (Part 1 of 2)       Note (1) |                 |              |                 |             |  |  |
|------------------------------------------------------------------------------|-----------------|--------------|-----------------|-------------|--|--|
| Pin Name                                                                     | 84-Pin PLCC (2) | 208-Pin RQFP | 280-Pin PGA (3) | 356-Pin BGA |  |  |
| DIN1<br>(GCLK1)                                                              | 1               | 182          | V10             | AD13        |  |  |
| DIN2<br>(GCLK2)                                                              | 84              | 183          | U10             | AF14        |  |  |
| DIN3 (GCLR)                                                                  | 13              | 153          | V17             | AD1         |  |  |
| DIN4 (GOE)                                                                   | 72              | 4            | W2              | AC24        |  |  |
| TCK                                                                          | 43              | 78           | A9              | A18         |  |  |
| TMS                                                                          | 55              | 49           | D6              | E23         |  |  |
| TDI                                                                          | 42              | 79           | C11             | A13         |  |  |
| TDO                                                                          | 30              | 108          | A18             | D3          |  |  |

| Pin Name                | 208-Pin RQFP                                                                                                                                            | 240-Pin RQFP                                                                                                     | 280-Pin PGA (2)                                                                                                                           | 304-Pin RQFP (2)                                                                                                       | 356-Pin BGA                                                                                                                                                                                                                           |  |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DIN1<br>(GCLK1)         | 182                                                                                                                                                     | 210                                                                                                              | V10                                                                                                                                       | 266                                                                                                                    | AD13                                                                                                                                                                                                                                  |  |
| DIN2<br>(GCLK2)         | 183                                                                                                                                                     | 211                                                                                                              | U10                                                                                                                                       | 267                                                                                                                    | AF14                                                                                                                                                                                                                                  |  |
| DIN3 (GCLR)             | 153                                                                                                                                                     | 187                                                                                                              | V17                                                                                                                                       | 237                                                                                                                    | AD1                                                                                                                                                                                                                                   |  |
| DIN4 (GOE)              | 4                                                                                                                                                       | 234                                                                                                              | W2                                                                                                                                        | 296                                                                                                                    | AC24                                                                                                                                                                                                                                  |  |
| TCK                     | 78                                                                                                                                                      | 91                                                                                                               | A9                                                                                                                                        | 114                                                                                                                    | A18                                                                                                                                                                                                                                   |  |
| TMS                     | 49                                                                                                                                                      | 68                                                                                                               | D6                                                                                                                                        | 85                                                                                                                     | E23                                                                                                                                                                                                                                   |  |
| TDI                     | 79                                                                                                                                                      | 92                                                                                                               | C11                                                                                                                                       | 115                                                                                                                    | A13                                                                                                                                                                                                                                   |  |
| TDO                     | 108                                                                                                                                                     | 114                                                                                                              | A18                                                                                                                                       | 144                                                                                                                    | D3                                                                                                                                                                                                                                    |  |
| GND                     | 14, 20, 24, 31, 35,<br>41, 42, 43, 44, 46,<br>47, 66, 85, 102,<br>110, 113, 114,<br>115, 116, 118,<br>121, 122, 132,<br>133, 143, 152,<br>170, 189, 206 | 5, 14, 25, 34, 45,<br>54, 65, 66, 81, 96,<br>110, 115, 126,<br>127, 146, 147,<br>166, 167, 186,<br>200, 216, 229 | F5, F15, G5, G15,<br>H5, H15, J5, J15,<br>K5, K15, L5, L15,<br>M5, M15, N5,<br>N15, P4, P5, P15,<br>P16, R4, R5, R15,<br>R16, T4, T5, T16 | 13, 22, 33, 42, 53,<br>62, 73, 74, 102,<br>121, 138, 155,<br>166, 167, 186,<br>187, 206, 207,<br>226, 254, 273,<br>290 | A9, A22, A25,<br>A26, B25, B26,<br>D2, E1, E26, F2,<br>G1, G25, G26,<br>H2, J1, J25, J26,<br>K2, L26, M26, N1,<br>N25, P26, R2, T1,<br>U2, U26, V1, V25,<br>W25, Y26, AA2,<br>AB1, AB26,<br>AC26, AE1, AF1,<br>AF2, AF4, AF7,<br>AF20 |  |
| VCCINT<br>(5.0 V only)  | 10, 19, 30, 45,<br>112, 128, 139,<br>148                                                                                                                | 4, 24, 44, 64, 117,<br>137, 157, 177                                                                             | D15, E8, E10,<br>E12, E14, R7, R9,<br>R11, R13, R14,<br>T14                                                                               | 12, 32, 52, 72,<br>157, 177, 197,<br>217                                                                               | D26, F1, H1, K26,<br>N26, P1, U1,<br>W26, AE26,<br>AF25, AF26                                                                                                                                                                         |  |
| VCCIO<br>(3.3 or 5.0 V) | 5, 25, 36, 55, 72,<br>91, 111, 127, 138,<br>159, 176, 195                                                                                               | 15, 35, 55, 73, 86,<br>101, 116, 136,<br>156, 176, 192,<br>205, 220, 235                                         | D14, E7, E9, E11,<br>E13, R6, R8, R10,<br>R12, T13, T15                                                                                   | 3, 23, 43, 63, 91,<br>108, 127, 156,<br>176, 196, 216,<br>243, 260, 279                                                | A1, A2, A21, B1,<br>B10, B24, D1,<br>H26, K1, M25,<br>R1, V26, AA1,<br>AC25, AF5, AF8,<br>AF19                                                                                                                                        |  |

| Table 29. EPM9560 & EPM9560A Dedicated Pin-Outs (Part 2 of 2)       Note (1) |              |              |                 |                                                                                                                                                                                                                       |             |  |
|------------------------------------------------------------------------------|--------------|--------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| Pin Name                                                                     | 208-Pin RQFP | 240-Pin RQFP | 280-Pin PGA (2) | 304-Pin RQFP (2)                                                                                                                                                                                                      | 356-Pin BGA |  |
| No Connect<br>(N.C.)                                                         | 109          | -            | B6, W1          | 1, 2, 76, 77, 78,<br>79, 80, 81, 82, 83,<br>84, 145, 146, 147,<br>148, 149, 150,<br>151, 152, 153,<br>154, 227, 228,<br>229, 230, 231,<br>232, 233, 234,<br>235, 236, 297,<br>298, 299, 300,<br>301, 302, 303,<br>304 |             |  |
| VPP (3)                                                                      | 48           | 67           | C4              | 75                                                                                                                                                                                                                    | E25         |  |
| Total User<br>I/O Pins (4)                                                   | 153          | 191          | 216             | 216                                                                                                                                                                                                                   | 216         |  |

#### Notes:

(1) All pins not listed are user I/O pins.

(2) EPM9560A devices are not offered in this package.

(3) During in-system programming, each device's VPP pin must be connected to the 5.0-V power supply. During normal device operation, the VPP pin is pulled up internally and can be connected to the 5.0-V supply or left unconnected.

(4) The user I/O pin count includes dedicated input pins and all I/O pins.

# Revision History

Information contained in the *MAX 9000 Programmable Logic Device Family Data Sheet* version 6.5 supersedes information published in previous versions.

## Version 6.5

Version 6.6 of the MAX 9000 Programmable Logic Device Family Data Sheet contains the following change:

- Added Tables 7 through 9.
- Added "Programming Sequence" on page 20 and "Programming Times" on page 20

### Version 6.4

Version 6.4 of the *MAX 9000 Programmable Logic Device Family Data Sheet* contains the following change: Updated text on page 23.

### Version 6.3

Version 6.3 of the *MAX 9000 Programmable Logic Device Family Data Sheet* contains the following change: added Note (7) to Table 16.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



1.5. 1.1 150 5001

**Altera Corporation** 

