# E·XFL

### Intel - EPM9320RC208-20 Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 20 ns                                                      |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                              |
| Number of Logic Elements/Blocks | 20                                                         |
| Number of Macrocells            | 320                                                        |
| Number of Gates                 | 6000                                                       |
| Number of I/O                   | 132                                                        |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 208-BFQFP Exposed Pad                                      |
| Supplier Device Package         | 208-RQFP (28x28)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm9320rc208-20 |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### General Description

The MAX 9000 family of in-system-programmable, high-density, highperformance EPLDs is based on Altera's third-generation MAX architecture. Fabricated on an advanced CMOS technology, the EEPROMbased MAX 9000 family provides 6,000 to 12,000 usable gates, pin-to-pin delays as fast as 10 ns, and counter speeds of up to 144 MHz. The -10 speed grade of the MAX 9000 family is compliant with the **PCI Local Bus Specification, Revision 2.2.** Table 3 shows the speed grades available for MAX 9000 devices.

| Table 3. MAX 9000 Speed Grade Availability |              |              |                       |  |  |  |
|--------------------------------------------|--------------|--------------|-----------------------|--|--|--|
| Device                                     | Speed Grade  |              |                       |  |  |  |
|                                            | -10          | -15          | -20                   |  |  |  |
| EPM9320                                    |              | $\checkmark$ | <ul> <li>✓</li> </ul> |  |  |  |
| EPM9320A                                   | $\checkmark$ |              |                       |  |  |  |
| EPM9400                                    |              | $\checkmark$ | <ul> <li>✓</li> </ul> |  |  |  |
| EPM9480                                    |              | $\checkmark$ | $\checkmark$          |  |  |  |
| EPM9560                                    |              | $\checkmark$ | <ul> <li>✓</li> </ul> |  |  |  |
| EPM9560A                                   | $\checkmark$ |              |                       |  |  |  |

Table 4 shows the performance of MAX 9000 devices for typical functions.

| Table 4. MAX 9000 Performance     Note (1) |                 |                 |           |         |       |  |
|--------------------------------------------|-----------------|-----------------|-----------|---------|-------|--|
| Application                                | Macrocells Used | Speed Grade Uni |           |         | Units |  |
|                                            |                 | -10             | -15       | -20     |       |  |
| 16-bit loadable counter                    | 16              | 144             | 118       | 100     | MHz   |  |
| 16-bit up/down counter                     | 16              | 144             | 118       | 100     | MHz   |  |
| 16-bit prescaled counter                   | 16              | 144             | 118       | 100     | MHz   |  |
| 16-bit address decode                      | 1               | 5.6 (10)        | 7.9 (15)  | 10 (20) | ns    |  |
| 16-to-1 multiplexer                        | 1               | 7.7 (12.1)      | 10.9 (18) | 16 (26) | ns    |  |

#### Note:

(1) Internal logic array block (LAB) performance is shown. Numbers in parentheses show external delays from row input pin to row I/O pin.

The MAX 9000 architecture supports high-density integration of systemlevel logic functions. It easily integrates multiple programmable logic devices ranging from PALs, GALs, and 22V10s to field-programmable gate array (FPGA) devices and EPLDs. All MAX 9000 device packages provide four dedicated inputs for global control signals with large fan-outs. Each I/O pin has an associated I/O cell register with a clock enable control on the periphery of the device. As outputs, these registers provide fast clock-to-output times; as inputs, they offer quick setup times.

MAX 9000 EPLDs provide 5.0-V in-system programmability (ISP). This feature allows the devices to be programmed and reprogrammed on the printed circuit board (PCB) for quick and efficient iterations during design development and debug cycles. MAX 9000 devices are guaranteed for 100 program and erase cycles.

MAX 9000 EPLDs contain 320 to 560 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. For increased flexibility, each macrocell offers a dual-output structure that allows the register and the product terms to be used independently. This feature allows register-rich and combinatorial-intensive designs to be implemented efficiently. The dual-output structure of the MAX 9000 macrocell also improves logic utilization, thus increasing the effective capacity of the devices. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 9000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the user to configure one or more macrocells to operate at 50% or less power while adding only a nominal timing delay. MAX 9000 devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. MAX 9000 devices offer the MultiVolt feature, which allows output drivers to be set for either 3.3-V or 5.0-V operation in mixedvoltage systems.

#### Macrocells

The MAX 9000 macrocell consists of three functional blocks: the product terms, the product-term select matrix, and the programmable register. The macrocell can be individually configured for both sequential and combinatorial logic operation. See Figure 3.



Combinatorial logic is implemented in the local array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The MAX+PLUS II software automatically optimizes product-term allocation according to the logic requirements of the design.

#### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, some logic functions are more complex and require additional product terms. Although another macrocell can supply the required logic resources, the MAX 9000 architecture also offers both shareable and parallel expander product terms that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

#### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the LAB local array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{LOCAL} + t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 4 shows how shareable expanders can feed multiple macrocells.



Shareable expanders can be shared by any or all macrocells in the LAB.



Altera Corporation

#### Figure 6. MAX 9000 Device Interconnect Resources

Each LAB is named on the basis of its physical row (A, B, C, etc.) and column (1, 2, 3, etc.) position within the device.



The LABs within MAX 9000 devices are arranged into a matrix of columns and rows. Table 5 shows the number of columns and rows in each MAX 9000 device.

| Table 5. MAX 9000 Rows & Columns |   |   |  |  |  |
|----------------------------------|---|---|--|--|--|
| Devices Rows Columns             |   |   |  |  |  |
| EPM9320, EPM9320A                | 4 | 5 |  |  |  |
| EPM9400                          | 5 | 5 |  |  |  |
| EPM9480                          | 6 | 5 |  |  |  |
| EPM9560, EPM9560A                | 7 | 5 |  |  |  |

Each row of LABs has a dedicated row interconnect that routes signals both into and out of the LABs in the row. The row interconnect can then drive I/O pins or feed other LABs in the device. Each row interconnect has a total of 96 channels. Figure 7 shows how a macrocell drives the row and column interconnect.





Each macrocell in the LAB can drive one of three separate column interconnect channels. The column channels run vertically across the entire device, and are shared by the macrocells in the same column. The MAX+PLUS II Compiler optimizes connections to a column channel automatically.



Figure 10. MAX 9000 IOC

I/O pins can be used as input, output, or bidirectional pins. Each IOC has an IOC register with a clock enable input. This register can be used either as an input register for external data that requires fast setup times, or as an output register for data that requires fast clock-to-output performance. The IOC register clock enable allows the global clock to be used for fast clock-to-output performance, while maintaining the flexibility required for selective clocking.

The clock, clock enable, clear, and output enable controls for the IOCs are provided by a network of I/O control signals. These signals can be supplied by either the dedicated input pins or internal logic. The IOC control-signal paths are designed to minimize the skew across the device. All control-signal sources are buffered onto high-speed drivers that drive the signals around the periphery of the device. This "peripheral bus" can be configured to provide up to eight output enable signals, up to four clock signals, up to six clock enable signals, and up to two clear signals. Table 6 on page 18 shows the sources that drive the peripheral bus and how the IOC control signals share the peripheral bus. The programming times described in Tables 7 through 9 are associated with the worst-case method using the ISP algorithm.

| Device              | Progra                  | mming                 | Stand-Alone Verification |                       |  |
|---------------------|-------------------------|-----------------------|--------------------------|-----------------------|--|
|                     | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s)  | Cycle <sub>VTCK</sub> |  |
| EPM9320<br>EPM9320A | 11.79                   | 2,966,000             | 0.15                     | 1,806,000             |  |
| EPM9400             | 12.00                   | 3,365,000             | 0.15                     | 2,090,000             |  |
| EPM9480             | 12.21                   | 3,764,000             | 0.15                     | 2,374,000             |  |
| EPM9560<br>EPM9560A | 12.42                   | 4,164,000             | 0.15                     | 2,658,000             |  |

Tables 8 and 9 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 8. MAX 9000 In-System Programming Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |       |
|------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                             |        | f <sub>TCK</sub> |       |       |         |         |         |        | Units |
|                                                                                    | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM9320<br>EPM9320A                                                                | 12.09  | 12.38            | 13.27 | 14.76 | 17.72   | 26.62   | 41.45   | 71.11  | S     |
| EPM9400                                                                            | 12.34  | 12.67            | 13.68 | 15.37 | 18.73   | 28.83   | 45.65   | 79.30  | S     |
| EPM9480                                                                            | 12.59  | 12.96            | 14.09 | 15.98 | 19.74   | 31.03   | 49.85   | 87.49  | s     |
| EPM9560<br>EPM9560A                                                                | 12.84  | 13.26            | 14.50 | 16.59 | 20.75   | 33.24   | 54.06   | 95.70  | S     |

| Table 9. MAX 9000 Stand-Alone Verification Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |   |
|---------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|
| Device                                                                                |        | f <sub>TCK</sub> |       |       |         |         | Units   |        |   |
|                                                                                       | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |
| EPM9320<br>EPM9320A                                                                   | 0.33   | 0.52             | 1.06  | 1.96  | 3.77    | 9.18    | 18.21   | 36.27  | s |
| EPM9400                                                                               | 0.36   | 0.57             | 1.20  | 2.24  | 4.33    | 10.60   | 21.05   | 41.95  | S |
| EPM9480                                                                               | 0.39   | 0.63             | 1.34  | 2.53  | 4.90    | 12.02   | 23.89   | 47.63  | S |
| EPM9560<br>EPM9560A                                                                   | 0.42   | 0.69             | 1.48  | 2.81  | 5.47    | 13.44   | 26.73   | 53.31  | S |

### Programming with External Hardware



the device.

For more information, see the Altera Programming Hardware Data Sheet.

and the appropriate device adapter. The MPU performs continuity

MAX 9000 devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the Master Programming Unit (MPU),

checking to ensure adequate electrical contact between the adapter and

The MAX+PLUS II software can use text- or waveform-format test vectors created with the MAX+PLUS II Text Editor or Waveform Editor to test a programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 9000 device with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see *Programming Hardware Manufacturers*.

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 9000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 10 describes the JTAG instructions supported by the MAX 9000 family. The pin-out tables starting on page 38 show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 10. MAX 9000 JTAG Instructions |                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG Instruction                     | Description                                                                                                                                                                                                                                                                                              |  |  |  |  |
| SAMPLE/PRELOAD                       | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                                               |  |  |  |  |
| EXTEST                               | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                                                   |  |  |  |  |
| BYPASS                               | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                                                                                             |  |  |  |  |
| IDCODE                               | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be shifted out of TDO. Supported by the EPM9320A, EPM9400, EPM9480, and EPM9560A devices only.                                                                                                                     |  |  |  |  |
| UESCODE                              | Selects the user electronic signature (UESCODE) register and allows the UESCODE to be shifted out of TDO serially. This instruction is supported by MAX 9000A devices only.                                                                                                                              |  |  |  |  |
| ISP Instructions                     | These instructions are used when programming MAX 9000 devices via the JTAG ports with the BitBlaster or ByteBlasterMV download cable, or using a Jam File ( <b>.jam</b> ), Jam Byte-Code File ( <b>.jbc</b> ), or Serial Vector Format ( <b>.svf</b> ) File via an embedded processor or test equipment. |  |  |  |  |

The instruction register length for MAX 9000 devices is 10 bits. EPM9320A and EPM9560A devices support a 16-bit UESCODE register. Tables 11 and 12 show the boundary-scan register length and device IDCODE information for MAX 9000 devices.

| Table 11. MAX 9000 Boundary-Scan Register Length |     |  |  |  |
|--------------------------------------------------|-----|--|--|--|
| Device Boundary-Scan Register Length             |     |  |  |  |
| EPM9320, EPM9320A                                | 504 |  |  |  |
| EPM9400                                          | 552 |  |  |  |
| EPM9480                                          | 600 |  |  |  |
| EPM9560, EPM9560A                                | 648 |  |  |  |

| Table 12. 32-Bit MAX 9000 Device IDCODENote (1) |                     |                     |             |   |  |  |  |  |
|-------------------------------------------------|---------------------|---------------------|-------------|---|--|--|--|--|
| Device                                          |                     | IDCODE (32 Bits)    |             |   |  |  |  |  |
|                                                 | Version<br>(4 Bits) |                     |             |   |  |  |  |  |
| EPM9320A (3)                                    | 0000                | 1001 0011 0010 0000 | 00001101110 | 1 |  |  |  |  |
| EPM9400                                         | 0000                | 1001 0100 0000 0000 | 00001101110 | 1 |  |  |  |  |
| EPM9480                                         | 0000                | 1001 0100 1000 0000 | 00001101110 | 1 |  |  |  |  |
| EPM9560A (3)                                    | 0000                | 1001 0101 0110 0000 | 00001101110 | 1 |  |  |  |  |

#### Notes:

(1) The IDCODE's least significant bit (LSB) is always 1.

(2) The most significant bit (MSB) is on the left.

(3) Although the EPM9320A and EPM9560A devices support the IDCODE instruction, the EPM9320 and EPM9560 devices do not.

Figure 11 shows the timing requirements for the JTAG signals.

## Operating Conditions

Tables 14 through 20 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 9000 devices.

| Symbol             | Parameter                                      | Conditions                         | Min  | Max | Unit |
|--------------------|------------------------------------------------|------------------------------------|------|-----|------|
| V <sub>CC</sub>    | Supply voltage                                 | With respect to ground (2)         | -2.0 | 7.0 | V    |
| VI                 | DC input voltage                               |                                    | -2.0 | 7.0 | V    |
| V <sub>CCISP</sub> | Supply voltage during in-system<br>programming |                                    | -2.0 | 7.0 | V    |
| I <sub>OUT</sub>   | DC output current, per pin                     |                                    | -25  | 25  | mA   |
| T <sub>STG</sub>   | Storage temperature                            | No bias                            | -65  | 150 | °C   |
| Т <sub>АМВ</sub>   | Ambient temperature                            | Under bias                         | -65  | 135 | °C   |
| TJ                 | Junction temperature                           | Ceramic packages, under bias       |      | 150 | °C   |
|                    |                                                | PQFP and RQFP packages, under bias |      | 135 | °C   |

| Table 15. MAX 9000 Device Recommended Operating Conditions |                                                     |                    |                |                             |      |  |  |  |
|------------------------------------------------------------|-----------------------------------------------------|--------------------|----------------|-----------------------------|------|--|--|--|
| Symbol                                                     | Parameter                                           | Conditions         | Min            | Max                         | Unit |  |  |  |
| V <sub>CCINT</sub>                                         | Supply voltage for internal logic and input buffers | (3), (4)           | 4.75<br>(4.50) | 5.25<br>(5.50)              | V    |  |  |  |
| V <sub>CCIO</sub>                                          | Supply voltage for output drivers, 5.0-V operation  | (3), (4)           | 4.75<br>(4.50) | 5.25<br>(5.50)              | V    |  |  |  |
|                                                            | Supply voltage for output drivers, 3.3-V operation  | (3), (4)           | 3.00<br>(3.00) | 3.60<br>(3.60)              | V    |  |  |  |
| V <sub>CCISP</sub>                                         | Supply voltage during in-system<br>programming      |                    | 4.75           | 5.25                        | V    |  |  |  |
| VI                                                         | Input voltage                                       |                    | -0.5           | V <sub>CCINT</sub> +<br>0.5 | V    |  |  |  |
| Vo                                                         | Output voltage                                      |                    | 0              | V <sub>CCIO</sub>           | V    |  |  |  |
| Τ <sub>A</sub>                                             | Ambient temperature                                 | For commercial use | 0              | 70                          | °C   |  |  |  |
|                                                            |                                                     | For industrial use | -40            | 85                          | °C   |  |  |  |
| TJ                                                         | Junction temperature                                | For commercial use | 0              | 90                          | °C   |  |  |  |
|                                                            |                                                     | For industrial use | -40            | 105                         | °C   |  |  |  |
| t <sub>R</sub>                                             | Input rise time                                     |                    |                | 40                          | ns   |  |  |  |
| t <sub>F</sub>                                             | Input fall time                                     |                    |                | 40                          | ns   |  |  |  |

### **Timing Model**

The continuous, high-performance FastTrack Interconnect ensures predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and hence have unpredictable performance. Timing simulation and delay prediction are available with the MAX+PLUS II Simulator and Timing Analyzer, or with industrystandard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides pointto-point timing delay information, setup and hold time prediction, and device-wide performance analysis.

The MAX 9000 timing model in Figure 14 shows the delays that correspond to various paths and functions in the circuit. This model contains three distinct parts: the macrocell, IOC, and interconnect, including the row and column FastTrack Interconnect and LAB local array paths. Each parameter shown in Figure 14 is expressed as a worst-case value in the internal timing characteristics tables in this data sheet. Handcalculations that use the MAX 9000 timing model and these timing parameters can be used to estimate MAX 9000 device performance.



For more information on calculating MAX 9000 timing delays, see *Application Note 77 (Understanding MAX 9000 Timing).* 

Figure 14. MAX 9000 Timing Model



| Symbol           | Parameter                                        | Conditions                     |          | Speed Grade |      |         |      |         |      | Unit |
|------------------|--------------------------------------------------|--------------------------------|----------|-------------|------|---------|------|---------|------|------|
|                  |                                                  |                                |          | -10         |      | -15     |      | -20     |      |      |
|                  |                                                  |                                |          | Min         | Мах  | Min     | Max  | Min     | Max  |      |
| t <sub>PD1</sub> | Row I/O pin input to row I/O<br>in output        | C1 = 35 pF <i>(</i> 2 <i>)</i> |          |             | 10.0 |         | 15.0 |         | 20.0 | ns   |
| t <sub>PD2</sub> | Column I/O pin input to<br>column I/O pin output | C1 = 35 pF<br>(2)              | EPM9320A |             | 10.8 |         |      |         |      | ns   |
|                  |                                                  |                                | EPM9320  |             |      |         | 16.0 |         | 23.0 | ns   |
|                  |                                                  |                                | EPM9400  |             |      |         | 16.2 |         | 23.2 | ns   |
|                  |                                                  |                                | EPM9480  |             |      |         | 16.4 |         | 23.4 | ns   |
|                  |                                                  |                                | EPM9560A |             | 11.4 |         |      |         |      | ns   |
|                  |                                                  |                                | EPM9560  |             |      |         | 16.6 |         | 23.6 | ns   |
| t <sub>FSU</sub> | Global clock setup time for I/O cell             |                                |          | 3.0         |      | 5.0     |      | 6.0     |      | ns   |
| t <sub>FH</sub>  | Global clock hold time for I/O cell              |                                |          | 0.0         |      | 0.0     |      | 0.0     |      | ns   |
| t <sub>FCO</sub> | Global clock to I/O cell output delay            | C1 = 35 pF                     |          | 1.0 (3)     | 4.8  | 1.0 (3) | 7.0  | 1.0 (3) | 8.5  | ns   |
| t <sub>CNT</sub> | Minimum internal global clock<br>period          | (4)                            |          |             | 6.9  |         | 8.5  |         | 10.0 | ns   |
| fcnt             | Maximum internal global clock frequency          | (4)                            |          | 144.9       |      | 117.6   |      | 100.0   |      | MHz  |

#### Tables 21 through 24 show timing for MAX 9000 devices.

| Symbol            | Parameter                 | Conditions |     | Speed Grade |     |      |     |      |    |
|-------------------|---------------------------|------------|-----|-------------|-----|------|-----|------|----|
|                   |                           |            | -10 |             | -15 |      | -20 |      | -  |
|                   |                           |            | Min | Мах         | Min | Max  | Min | Max  | 1  |
| t <sub>LAD</sub>  | Logic array delay         |            |     | 3.5         |     | 4.0  |     | 4.5  | ns |
| t <sub>LAC</sub>  | Logic control array delay |            |     | 3.5         |     | 4.0  |     | 4.5  | ns |
| t <sub>IC</sub>   | Array clock delay         |            |     | 3.5         |     | 4.0  |     | 4.5  | ns |
| t <sub>EN</sub>   | Register enable time      |            |     | 3.5         |     | 4.0  |     | 4.5  | ns |
| t <sub>SEXP</sub> | Shared expander delay     |            |     | 3.5         |     | 5.0  |     | 7.5  | ns |
| t <sub>PEXP</sub> | Parallel expander delay   |            |     | 0.5         |     | 1.0  |     | 2.0  | ns |
| t <sub>RD</sub>   | Register delay            |            |     | 0.5         |     | 1.0  |     | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay       |            |     | 0.4         |     | 1.0  |     | 1.0  | ns |
| t <sub>SU</sub>   | Register setup time       |            | 2.4 |             | 3.0 |      | 4.0 |      | ns |
| t <sub>H</sub>    | Register hold time        |            | 2.0 |             | 3.5 |      | 4.5 |      | ns |
| t <sub>PRE</sub>  | Register preset time      |            |     | 3.5         |     | 4.0  |     | 4.5  | ns |
| t <sub>CLR</sub>  | Register clear time       |            |     | 3.7         |     | 4.0  |     | 4.5  | ns |
| t <sub>FTD</sub>  | FastTrack drive delay     |            |     | 0.5         |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub>  | Low-power adder           | (5)        |     | 10.0        |     | 15.0 |     | 20.0 | ns |

| Symbol               | Parameter                                   | Conditions | Speed Grade |     |     |     |     |     | Unit |
|----------------------|---------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|------|
|                      |                                             |            | -10         |     | -15 |     | -20 |     | 1    |
|                      |                                             |            | Min         | Мах | Min | Мах | Min | Мах | 1    |
| t <sub>LOCAL</sub>   | LAB local array delay                       |            |             | 0.5 |     | 0.5 |     | 0.5 | ns   |
| t <sub>ROW</sub>     | FastTrack row delay                         | (6)        |             | 0.9 |     | 1.4 |     | 2.0 | ns   |
| t <sub>COL</sub>     | FastTrack column delay                      | (6)        |             | 0.9 |     | 1.7 |     | 3.0 | ns   |
| t <sub>DIN_D</sub>   | Dedicated input data delay                  |            |             | 4.0 |     | 4.5 |     | 5.0 | ns   |
| t <sub>DIN_CLK</sub> | Dedicated input clock delay                 |            |             | 2.7 |     | 3.5 |     | 4.0 | ns   |
| t <sub>DIN_CLR</sub> | Dedicated input clear delay                 |            |             | 4.5 |     | 5.0 |     | 5.5 | ns   |
| t <sub>DIN_IOC</sub> | Dedicated input I/O register<br>clock delay |            |             | 2.5 |     | 3.5 |     | 4.5 | ns   |
| t <sub>DIN_IO</sub>  | Dedicated input I/O register control delay  |            |             | 5.5 |     | 6.0 |     | 6.5 | ns   |

#### Notes to tables:

- (1) These values are specified under the MAX 9000 device recommended operating conditions, shown in Table 15 on page 27.
- (2) See Application Note 77 (Understanding MAX 9000 Timing) for more information on test conditions for t<sub>PD1</sub> and t<sub>PD2</sub> delays.
- (3) This parameter is a guideline that is sample-tested only. It is based on extensive device characterization. This parameter applies for both global and array clocking as well as both macrocell and I/O cell registers.
- (4) Measured with a 16-bit loadable, enabled, up/down counter programmed in each LAB.
- (5) The  $t_{LPA}$  parameter must be added to the  $t_{LOCAL}$  parameter for macrocells running in low-power mode.
- (6) The  $t_{ROW}$ ,  $t_{COL}$ , and  $t_{IOC}$  delays are worst-case values for typical applications. Post-compilation timing simulation or timing analysis is required to determine actual worst-case performance.

### Power Consumption

The supply power (P) versus frequency ( $f_{MAX}$ ) for MAX 9000 devices can be calculated with the following equation:

 $P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$ 

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*. The I<sub>CCINT</sub> value depends on the switching frequency and the application logic.

The I<sub>CCINT</sub> value is calculated with the following equation:

$$I_{CCINT} = (A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times \mathbf{f}_{MAX} \times \mathbf{tog}_{LC})$$



Figure 15. I<sub>CC</sub> vs. Frequency for MAX 9000 Devices (Part 1 of 2)

#### Notes:

- All pins not listed are user I/O pins. (1)
- Perform a complete thermal analysis before committing a design to this device package. See Application Note 74 (2)(Evaluating Power for Altera Devices).
- (3) EPM9320A devices are not offered in this package.
- During in-system programming, each device's VPP pin must be connected to the 5.0-V power supply. During (4) normal device operation, the VPP pin is pulled up internally and can be connected to the 5.0-V supply or left unconnected.
- (5) The user I/O pin count includes dedicated input pins and all I/O pins.

| Pin Name                | 84-Pin PLCC (2)                          | 208-Pin RQFP                                                                                                                                   | 240-Pin RQFP                                                                                                                                                |
|-------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIN1 (GCLK1)            | 2                                        | 182                                                                                                                                            | 210                                                                                                                                                         |
| DIN2 (GCLK2)            | 1                                        | 183                                                                                                                                            | 211                                                                                                                                                         |
| DIN3 (GCLR)             | 12                                       | 153                                                                                                                                            | 187                                                                                                                                                         |
| DIN4 (GOE)              | 74                                       | 4                                                                                                                                              | 234                                                                                                                                                         |
| TCK                     | 43                                       | 78                                                                                                                                             | 91                                                                                                                                                          |
| TMS                     | 54                                       | 49                                                                                                                                             | 68                                                                                                                                                          |
| TDI                     | 42                                       | 79                                                                                                                                             | 92                                                                                                                                                          |
| TDO                     | 31                                       | 108                                                                                                                                            | 114                                                                                                                                                         |
| GND                     | 6, 13, 20, 26, 27, 47, 60,<br>66, 69, 73 | 14, 20, 24, 31, 35, 41, 42,<br>43, 44, 46, 47, 66, 85, 102,<br>110, 113, 114, 115, 116,<br>118, 121, 122, 132, 133,<br>143, 152, 170, 189, 206 | 5, 14, 25, 34, 45, 54, 65,<br>66, 81, 96, 110, 115, 126,<br>127, 146, 147, 166, 167,<br>186, 200, 216, 229                                                  |
| VCCINT (5.0 V only)     | 16, 23, 30, 56, 63, 70                   | 10, 19, 30, 45, 112, 128,<br>139, 148                                                                                                          | 4, 24, 44, 64, 117, 137,<br>157, 177                                                                                                                        |
| VCCIO (3.3 or 5.0 V)    | 17, 37, 59, 80                           | 5, 25, 36, 55, 72, 91, 111,<br>127, 138, 159, 176, 195                                                                                         | 15, 35, 55, 73, 86, 101,<br>116, 136, 156, 176, 192,<br>205, 220, 235                                                                                       |
| No Connect (N.C.)       | -                                        | 6, 7, 8, 9, 11, 12, 13, 109,<br>144, 145, 146, 147, 149,<br>150, 151                                                                           | 1, 2, 3, 6, 7, 8, 9, 10, 11,<br>12, 13, 168, 169, 170,<br>171, 172, 173, 174, 175,<br>178, 179, 180, 181, 182,<br>183, 184, 185, 236, 237,<br>238, 239, 240 |
| VPP (3)                 | 55                                       | 48                                                                                                                                             | 67                                                                                                                                                          |
| Total User I/O Pins (4) | 59                                       | 139                                                                                                                                            | 159                                                                                                                                                         |

#### Notes:

<sup>(1)</sup> All pins not listed are user I/O pins.

Perform a complete thermal analysis before committing a design to this device package. See Application Note 74 (2)(Evaluating Power for Altera Devices) for more information.

<sup>(3)</sup> During in-system programming, each device's VPP pin must be connected to the 5.0-V power supply. During normal device operation, the VPP pin is pulled up internally and can be connected to the 5.0-V supply or left unconnected.

<sup>(4)</sup> The user I/O pin count includes dedicated input pins and all I/O pins.

| Pin Name                | 208-Pin RQFP                                                                                                                                      | 240-Pin RQFP                                                                                              |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| DIN1 (GCLK1)            | 182                                                                                                                                               | 210                                                                                                       |
| DIN2 (GCLK2)            | 183                                                                                                                                               | 211                                                                                                       |
| DIN3 (GCLR)             | 153                                                                                                                                               | 187                                                                                                       |
| DIN4 (GOE)              | 4                                                                                                                                                 | 234                                                                                                       |
| TCK                     | 78                                                                                                                                                | 91                                                                                                        |
| TMS                     | 49                                                                                                                                                | 68                                                                                                        |
| TDI                     | 79                                                                                                                                                | 92                                                                                                        |
| TDO                     | 108                                                                                                                                               | 114                                                                                                       |
| GND                     | 14, 20, 24, 31, 35, 41, 42,<br>43, 44, 46, 47, 66, 85,<br>102, 110, 113, 114, 115,<br>116, 118, 121, 122, 132,<br>133, 143, 152, 170, 189,<br>206 | 5, 14, 25, 34, 45, 54, 65,<br>66, 81, 96, 110, 115, 126<br>127, 146, 147, 166, 167,<br>186, 200, 216, 229 |
| VCCINT (5.0 V only)     | 10, 19, 30, 45, 112, 128,<br>139, 148                                                                                                             | 4, 24, 44, 64, 117, 137,<br>157, 177                                                                      |
| VCCIO (3.3 or 5.0 V)    | 5, 25, 36, 55, 72, 91, 111,<br>127, 138, 159, 176, 195                                                                                            | 15, 35, 55, 73, 86, 101,<br>116, 136, 156, 176, 192,<br>205, 220, 235                                     |
| No Connect (N.C.)       | 6, 7, 8, 9, 109, 149, 150,<br>151                                                                                                                 | 1, 2, 3, 178, 179, 180,<br>181, 182, 183, 184, 185,<br>236, 237, 238, 239, 240                            |
| VPP (2)                 | 48                                                                                                                                                | 67                                                                                                        |
| Total User I/O Pins (3) | 146                                                                                                                                               | 175                                                                                                       |

#### Notes:

- (1) All pins not listed are user I/O pins.
- (2) During in-system programming, each device's VPP pin must be connected to the 5.0-V power supply. During normal device operation, the VPP pin is pulled up internally and can be connected to the 5.0-V supply or left unconnected.
- (3) The user I/O pin count includes dedicated input pins and all I/O pins.

| Table 29. EF               | PM9560 & EPM956 | 0A Dedicated Pin-C | Duts (Part 2 of 2) | Note (1)                                                                                                                                                                                                              |             |
|----------------------------|-----------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Pin Name                   | 208-Pin RQFP    | 240-Pin RQFP       | 280-Pin PGA (2)    | 304-Pin RQFP (2)                                                                                                                                                                                                      | 356-Pin BGA |
| No Connect<br>(N.C.)       | 109             | -                  | B6, W1             | 1, 2, 76, 77, 78,<br>79, 80, 81, 82, 83,<br>84, 145, 146, 147,<br>148, 149, 150,<br>151, 152, 153,<br>154, 227, 228,<br>229, 230, 231,<br>232, 233, 234,<br>235, 236, 297,<br>298, 299, 300,<br>301, 302, 303,<br>304 |             |
| VPP (3)                    | 48              | 67                 | C4                 | 75                                                                                                                                                                                                                    | E25         |
| Total User<br>I/O Pins (4) | 153             | 191                | 216                | 216                                                                                                                                                                                                                   | 216         |

#### Notes:

(1) All pins not listed are user I/O pins.

(2) EPM9560A devices are not offered in this package.

(3) During in-system programming, each device's VPP pin must be connected to the 5.0-V power supply. During normal device operation, the VPP pin is pulled up internally and can be connected to the 5.0-V supply or left unconnected.

(4) The user I/O pin count includes dedicated input pins and all I/O pins.