# E·XFL

### Intel - EPM9560RC208-20 Datasheet



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### Applications of Embedded - CPLDs

### Details

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 20 ns                                                      |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                              |
| Number of Logic Elements/Blocks | 35                                                         |
| Number of Macrocells            | 560                                                        |
| Number of Gates                 | 12000                                                      |
| Number of I/O                   | 153                                                        |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 208-BFQFP Exposed Pad                                      |
| Supplier Device Package         | 208-RQFP (28x28)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm9560rc208-20 |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Programmable macrocell flipflops with individual clear, preset, ...and More clock, and clock enable controls **Features** 
  - Programmable security bit for protection of proprietary designs
  - Software design support and automatic place-and-route provided by Altera's MAX+PLUS® II development system on Windows-based PCs as well as Sun SPARCstation, HP 9000 Series 700/800, and IBM RISC System/6000 workstations
  - Additional design entry and simulation support provided by EDIF 200 and 300 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
  - Programming support with Altera's Master Programming Unit (MPU), BitBlaster<sup>TM</sup> serial download cable, ByteBlaster<sup>TM</sup> parallel port download cable, and ByteBlasterMV<sup>TM</sup> parallel port download cable, as well as programming hardware from third-party manufacturers
  - Offered in a variety of package options with 84 to 356 pins (see Table 2)

| Table 2. MAX 9000 Package Options & I/O Counts       Note (1) |                        |                 |                 |                |                 |                |  |
|---------------------------------------------------------------|------------------------|-----------------|-----------------|----------------|-----------------|----------------|--|
| Device                                                        | 84-Pin<br>PLCC         | 208-Pin<br>RQFP | 240-Pin<br>RQFP | 280-Pin<br>PGA | 304-Pin<br>RQFP | 356-Pin<br>BGA |  |
| EPM9320                                                       | 60 (2)                 | 132             | -               | 168            | -               | 168            |  |
| EPM9320A                                                      | 60 (2)                 | 132             | -               | -              | -               | 168            |  |
| EPM9400                                                       | 59 <i>(</i> 2 <i>)</i> | 139             | 159             | -              | -               | -              |  |
| EPM9480                                                       | -                      | 146             | 175             | -              | -               | -              |  |
| EPM9560                                                       | -                      | 153             | 191             | 216            | 216             | 216            |  |
| EPM9560A                                                      | -                      | 153             | 191             | -              | -               | 216            |  |

- MAX 9000 device package types include plastic J-lead chip carrier (PLCC), power (1)quad flat pack (RQFP), ceramic pin-grid array (PGA), and ball-grid array (BGA) packages.
- Perform a complete thermal analysis before committing a design to this device (2)package. See Application Note 74 (Evaluating Power for Altera Devices).

### General Description

The MAX 9000 family of in-system-programmable, high-density, highperformance EPLDs is based on Altera's third-generation MAX architecture. Fabricated on an advanced CMOS technology, the EEPROMbased MAX 9000 family provides 6,000 to 12,000 usable gates, pin-to-pin delays as fast as 10 ns, and counter speeds of up to 144 MHz. The -10 speed grade of the MAX 9000 family is compliant with the **PCI Local Bus Specification, Revision 2.2.** Table 3 shows the speed grades available for MAX 9000 devices.

| Table 3. MAX 9000 Speed Grade Availability |              |              |                       |  |  |  |
|--------------------------------------------|--------------|--------------|-----------------------|--|--|--|
| Device                                     | Speed Grade  |              |                       |  |  |  |
|                                            | -10          | -15          | -20                   |  |  |  |
| EPM9320                                    |              | $\checkmark$ | <ul> <li>✓</li> </ul> |  |  |  |
| EPM9320A                                   | $\checkmark$ |              |                       |  |  |  |
| EPM9400                                    |              | $\checkmark$ | <ul> <li>✓</li> </ul> |  |  |  |
| EPM9480                                    |              | $\checkmark$ | $\checkmark$          |  |  |  |
| EPM9560                                    |              | $\checkmark$ | <ul> <li>✓</li> </ul> |  |  |  |
| EPM9560A                                   | $\checkmark$ |              |                       |  |  |  |

Table 4 shows the performance of MAX 9000 devices for typical functions.

| Table 4. MAX 9000 Performance     Note (1) |                 |                  |           |         |     |  |
|--------------------------------------------|-----------------|------------------|-----------|---------|-----|--|
| Application                                | Macrocells Used | Speed Grade Unit |           |         |     |  |
|                                            |                 | -10              | -15       | -20     |     |  |
| 16-bit loadable counter                    | 16              | 144              | 118       | 100     | MHz |  |
| 16-bit up/down counter                     | 16              | 144              | 118       | 100     | MHz |  |
| 16-bit prescaled counter                   | 16              | 144              | 118       | 100     | MHz |  |
| 16-bit address decode                      | 1               | 5.6 (10)         | 7.9 (15)  | 10 (20) | ns  |  |
| 16-to-1 multiplexer                        | 1               | 7.7 (12.1)       | 10.9 (18) | 16 (26) | ns  |  |

### Note:

(1) Internal logic array block (LAB) performance is shown. Numbers in parentheses show external delays from row input pin to row I/O pin.

The MAX 9000 architecture supports high-density integration of systemlevel logic functions. It easily integrates multiple programmable logic devices ranging from PALs, GALs, and 22V10s to field-programmable gate array (FPGA) devices and EPLDs.



Figure 1. MAX 9000 Device Block Diagram

### Logic Array Blocks

The MAX 9000 architecture is based on linking high-performance, flexible logic array modules called logic array blocks (LABs). LABs consist of 16-macrocell arrays that are fed by the LAB local array, as shown in Figure 2 on page 7. Multiple LABs are linked together via the FastTrack Interconnect, a series of fast, continuous channels that run the entire length and width of the device. The I/O pins are supported by I/O cells (IOCs) located at the end of each row (horizontal) and column (vertical) path of the FastTrack Interconnect.

Each LAB is fed by 33 inputs from the row interconnect and 16 feedback signals from the macrocells within the LAB. All of these signals are available within the LAB in their true and inverted form. In addition, 16 shared expander product terms ("expanders") are available in their inverted form, for a total of 114 signals that feed each product term in the LAB. Each LAB is also fed by two low-skew global clocks and one global clear that can be used for register control signals in all 16 macrocells.

### Macrocells

The MAX 9000 macrocell consists of three functional blocks: the product terms, the product-term select matrix, and the programmable register. The macrocell can be individually configured for both sequential and combinatorial logic operation. See Figure 3.



Combinatorial logic is implemented in the local array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The MAX+PLUS II software automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell register can be individually programmed for D, T, JK, or SR operation with programmable clock control. The flipflop can also be bypassed for combinatorial operation. During design entry, the user specifies the desired register type; the MAX+PLUS II software then selects the most efficient register operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- By either global clock signal. This mode achieves the fastest clock-tooutput performance.
- By a global clock signal and enabled by an active-high clock enable. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- By an array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available. As shown in Figure 2, these global clock signals can be the true or the complement of either of the global clock pins (DIN1 and DIN2).

Each register also supports asynchronous preset and clear functions. As shown in Figure 3, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear inputs to registers are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the dedicated global clear pin (DIN3). The global clear can be programmed for active-high or active-low operation.

All MAX 9000 macrocells offer a dual-output structure that provides independent register and combinatorial logic output within the same macrocell. This function is implemented by a process called register packing. When register packing is used, the product-term select matrix allocates one product term to the D input of the register, while the remaining product terms can be used to implement unrelated combinatorial logic. Both the registered and the combinatorial output of the macrocell can feed either the FastTrack Interconnect or the LAB local array.

### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB. Figure 5 shows how parallel expanders can feed the neighboring macrocell.

### Figure 5. MAX 9000 Parallel Expanders

Unused product terms in a macrocell can be allocated to a neighboring macrocell.



### Figure 6. MAX 9000 Device Interconnect Resources

Each LAB is named on the basis of its physical row (A, B, C, etc.) and column (1, 2, 3, etc.) position within the device.



The LABs within MAX 9000 devices are arranged into a matrix of columns and rows. Table 5 shows the number of columns and rows in each MAX 9000 device.

| Table 5. MAX 9000 Rows & Columns |   |   |  |  |  |
|----------------------------------|---|---|--|--|--|
| Devices Rows Columns             |   |   |  |  |  |
| EPM9320, EPM9320A                | 4 | 5 |  |  |  |
| EPM9400                          | 5 | 5 |  |  |  |
| EPM9480                          | 6 | 5 |  |  |  |
| EPM9560, EPM9560A                | 7 | 5 |  |  |  |

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

Programming a Single MAX 9000 Device

The time required to program a single MAX 9000 device in-system can be calculated from the following formula:

| <sup>t</sup> PROG = | <sup>t</sup> PPULSE <sup>+</sup>          | <sup>Cycle</sup> PTCK<br><sup>f</sup> TCK                                                                        |
|---------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| where:              | t <sub>PROG</sub><br>t <sub>PPULSE</sub>  | <ul><li>Programming time</li><li>Sum of the fixed times to erase, program, and verify the EEPROM cells</li></ul> |
|                     | Cycle <sub>PTCK</sub><br>f <sub>TCK</sub> | <ul><li>Number of TCK cycles to program a device</li><li>TCK frequency</li></ul>                                 |

The ISP times for a stand-alone verification of a single MAX 9000 device can be calculated from the following formula:

| $t_{VER} = t_{VPULSE} + -$                         | releving free start fr |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| where: $t_{VER}$<br>$t_{VPULSE}$<br>$Cycle_{VTCK}$ | <ul><li>Verify time</li><li>Sum of the fixed times to verify the EEPROM cells</li><li>Number of TCK cycles to verify a device</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

The programming times described in Tables 7 through 9 are associated with the worst-case method using the ISP algorithm.

| Device              | Progra                  | mming                 | Stand-Alone Verification |                       |  |
|---------------------|-------------------------|-----------------------|--------------------------|-----------------------|--|
|                     | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s)  | Cycle <sub>VTCK</sub> |  |
| EPM9320<br>EPM9320A | 11.79                   | 2,966,000             | 0.15                     | 1,806,000             |  |
| EPM9400             | 12.00                   | 3,365,000             | 0.15                     | 2,090,000             |  |
| EPM9480             | 12.21                   | 3,764,000             | 0.15                     | 2,374,000             |  |
| EPM9560<br>EPM9560A | 12.42                   | 4,164,000             | 0.15                     | 2,658,000             |  |

Tables 8 and 9 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 8. MAX 9000 In-System Programming Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |       |
|------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                             |        | f <sub>TCK</sub> |       |       |         |         |         |        | Units |
|                                                                                    | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM9320<br>EPM9320A                                                                | 12.09  | 12.38            | 13.27 | 14.76 | 17.72   | 26.62   | 41.45   | 71.11  | S     |
| EPM9400                                                                            | 12.34  | 12.67            | 13.68 | 15.37 | 18.73   | 28.83   | 45.65   | 79.30  | S     |
| EPM9480                                                                            | 12.59  | 12.96            | 14.09 | 15.98 | 19.74   | 31.03   | 49.85   | 87.49  | s     |
| EPM9560<br>EPM9560A                                                                | 12.84  | 13.26            | 14.50 | 16.59 | 20.75   | 33.24   | 54.06   | 95.70  | S     |

| Table 9. MAX 9000 Stand-Alone Verification Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |   |
|---------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|---|
| Device                                                                                |        | f <sub>TCK</sub> |       |       |         |         |         | Units  |   |
|                                                                                       | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |   |
| EPM9320<br>EPM9320A                                                                   | 0.33   | 0.52             | 1.06  | 1.96  | 3.77    | 9.18    | 18.21   | 36.27  | s |
| EPM9400                                                                               | 0.36   | 0.57             | 1.20  | 2.24  | 4.33    | 10.60   | 21.05   | 41.95  | S |
| EPM9480                                                                               | 0.39   | 0.63             | 1.34  | 2.53  | 4.90    | 12.02   | 23.89   | 47.63  | S |
| EPM9560<br>EPM9560A                                                                   | 0.42   | 0.69             | 1.48  | 2.81  | 5.47    | 13.44   | 26.73   | 53.31  | S |

The instruction register length for MAX 9000 devices is 10 bits. EPM9320A and EPM9560A devices support a 16-bit UESCODE register. Tables 11 and 12 show the boundary-scan register length and device IDCODE information for MAX 9000 devices.

| Table 11. MAX 9000 Boundary-Scan Register Length |     |  |  |  |  |
|--------------------------------------------------|-----|--|--|--|--|
| Device Boundary-Scan Register Length             |     |  |  |  |  |
| EPM9320, EPM9320A                                | 504 |  |  |  |  |
| EPM9400                                          | 552 |  |  |  |  |
| EPM9480                                          | 600 |  |  |  |  |
| EPM9560, EPM9560A                                | 648 |  |  |  |  |

| Table 12. 32-Bit MAX 9000 Device IDCODENote (1) |                     |                     |             |   |  |  |  |  |  |
|-------------------------------------------------|---------------------|---------------------|-------------|---|--|--|--|--|--|
| Device                                          |                     | IDCODE (32 Bits)    |             |   |  |  |  |  |  |
|                                                 | Version<br>(4 Bits) |                     |             |   |  |  |  |  |  |
| EPM9320A (3)                                    | 0000                | 1001 0011 0010 0000 | 00001101110 | 1 |  |  |  |  |  |
| EPM9400                                         | 0000                | 1001 0100 0000 0000 | 00001101110 | 1 |  |  |  |  |  |
| EPM9480                                         | 0000                | 1001 0100 1000 0000 | 00001101110 | 1 |  |  |  |  |  |
| EPM9560A (3)                                    | 0000                | 1001 0101 0110 0000 | 00001101110 | 1 |  |  |  |  |  |

#### Notes:

(1) The IDCODE's least significant bit (LSB) is always 1.

(2) The most significant bit (MSB) is on the left.

(3) Although the EPM9320A and EPM9560A devices support the IDCODE instruction, the EPM9320 and EPM9560 devices do not.

Figure 11 shows the timing requirements for the JTAG signals.

## Operating Conditions

Tables 14 through 20 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 9000 devices.

| Symbol             | Parameter Conditions                           |                                    | Min  | Max | Unit |
|--------------------|------------------------------------------------|------------------------------------|------|-----|------|
| V <sub>CC</sub>    | Supply voltage                                 | With respect to ground (2)         | -2.0 | 7.0 | V    |
| VI                 | DC input voltage                               |                                    | -2.0 | 7.0 | V    |
| V <sub>CCISP</sub> | Supply voltage during in-system<br>programming |                                    | -2.0 | 7.0 | V    |
| I <sub>OUT</sub>   | DC output current, per pin                     |                                    | -25  | 25  | mA   |
| T <sub>STG</sub>   | Storage temperature                            | No bias                            | -65  | 150 | °C   |
| Т <sub>АМВ</sub>   | Ambient temperature                            | Under bias                         | -65  | 135 | °C   |
| TJ                 | Junction temperature                           | Ceramic packages, under bias       |      | 150 | °C   |
|                    |                                                | PQFP and RQFP packages, under bias |      | 135 | °C   |

| Table 15. MAX 9000 Device Recommended Operating Conditions |                                                     |                    |                |                             |      |  |  |
|------------------------------------------------------------|-----------------------------------------------------|--------------------|----------------|-----------------------------|------|--|--|
| Symbol                                                     | Parameter                                           | Conditions         | Min            | Max                         | Unit |  |  |
| V <sub>CCINT</sub>                                         | Supply voltage for internal logic and input buffers | (3), (4)           | 4.75<br>(4.50) | 5.25<br>(5.50)              | V    |  |  |
| V <sub>CCIO</sub>                                          | Supply voltage for output drivers, 5.0-V operation  | (3), (4)           | 4.75<br>(4.50) | 5.25<br>(5.50)              | V    |  |  |
|                                                            | Supply voltage for output drivers, 3.3-V operation  | (3), (4)           | 3.00<br>(3.00) | 3.60<br>(3.60)              | V    |  |  |
| V <sub>CCISP</sub>                                         | Supply voltage during in-system<br>programming      |                    | 4.75           | 5.25                        | V    |  |  |
| VI                                                         | Input voltage                                       |                    | -0.5           | V <sub>CCINT</sub> +<br>0.5 | V    |  |  |
| Vo                                                         | Output voltage                                      |                    | 0              | V <sub>CCIO</sub>           | V    |  |  |
| Τ <sub>A</sub>                                             | Ambient temperature                                 | For commercial use | 0              | 70                          | °C   |  |  |
|                                                            |                                                     | For industrial use | -40            | 85                          | °C   |  |  |
| TJ                                                         | Junction temperature                                | For commercial use | 0              | 90                          | °C   |  |  |
|                                                            |                                                     | For industrial use | -40            | 105                         | °C   |  |  |
| t <sub>R</sub>                                             | Input rise time                                     |                    |                | 40                          | ns   |  |  |
| t <sub>F</sub>                                             | Input fall time                                     |                    |                | 40                          | ns   |  |  |

### MAX 9000 Programmable Logic Device Family Data Sheet

| Symbol          | Parameter                                       | Conditions                                                   | Min                        | Мах                      | Unit |
|-----------------|-------------------------------------------------|--------------------------------------------------------------|----------------------------|--------------------------|------|
| V <sub>IH</sub> | High-level input voltage                        | (7)                                                          | 2.0                        | V <sub>CCINT</sub> + 0.5 | V    |
| V <sub>IL</sub> | Low-level input voltage                         |                                                              | -0.5                       | 0.8                      | V    |
| V <sub>OH</sub> | 5.0-V high-level TTL output voltage             | I <sub>OH</sub> = -4 mA DC, V <sub>CCIO</sub> = 4.75 V (8)   | 2.4                        |                          | V    |
|                 | 3.3-V high-level TTL output voltage             | I <sub>OH</sub> = -4 mA DC, V <sub>CCIO</sub> = 3.00 V (8)   | 2.4                        |                          | V    |
|                 | 3.3-V high-level CMOS output voltage            | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (8)$ | V <sub>CCIO</sub> –<br>0.2 |                          | V    |
| V <sub>OL</sub> | 5.0-V low level TTL output voltage              | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (8)   |                            | 0.45                     | V    |
|                 | 3.3-V low-level TTL output voltage              | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (8)   |                            | 0.45                     | V    |
|                 | 3.3-V low-level CMOS output voltage             | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.00 V (8)  |                            | 0.2                      | V    |
| I <sub>I</sub>  | I/O pin leakage current of dedicated input pins | $V_1 = -0.5 \text{ to } 5.5 \text{ V} (9)$                   | -10                        | 10                       | μΑ   |
| loz             | Tri-state output off-state current              | $V_1 = -0.5$ to 5.5 V                                        | -40                        | 40                       | μΑ   |

| Table 17. MAX 9000 Device Capacitance: EPM9320, EPM9400, EPM9480 & EPM9560 Devices       Note (10) |                             |                                    |     |     |      |  |  |
|----------------------------------------------------------------------------------------------------|-----------------------------|------------------------------------|-----|-----|------|--|--|
| Symbol                                                                                             | Parameter                   | Conditions                         | Min | Max | Unit |  |  |
| C <sub>DIN1</sub>                                                                                  | Dedicated input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz |     | 18  | pF   |  |  |
| C <sub>DIN2</sub>                                                                                  | Dedicated input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz |     | 18  | pF   |  |  |
| C <sub>DIN3</sub>                                                                                  | Dedicated input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz |     | 17  | pF   |  |  |
| C <sub>DIN4</sub>                                                                                  | Dedicated input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz |     | 20  | pF   |  |  |
| C <sub>I/O</sub>                                                                                   | I/O pin capacitance         | V <sub>IN</sub> = 0 V, f = 1.0 MHz |     | 12  | pF   |  |  |

| Table 18. MAX 9000A Device Capacitance: EPM9320A & EPM9560A Devices       Note (10) |                             |                                    |     |     |      |  |  |
|-------------------------------------------------------------------------------------|-----------------------------|------------------------------------|-----|-----|------|--|--|
| Symbol                                                                              | Parameter                   | Conditions                         | Min | Max | Unit |  |  |
| C <sub>DIN1</sub>                                                                   | Dedicated input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz |     | 16  | pF   |  |  |
| C <sub>DIN2</sub>                                                                   | Dedicated input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |
| C <sub>DIN3</sub>                                                                   | Dedicated input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |
| C <sub>DIN4</sub>                                                                   | Dedicated input capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz |     | 12  | pF   |  |  |
| C <sub>I/O</sub>                                                                    | I/O pin capacitance         | V <sub>IN</sub> = 0 V, f = 1.0 MHz |     | 8   | pF   |  |  |

| Table 1          | Table 19. MAX 9000 Device Typical I <sub>CC</sub> Supply Current Values |                                   |         |         |         |         |      |  |  |
|------------------|-------------------------------------------------------------------------|-----------------------------------|---------|---------|---------|---------|------|--|--|
| Symbol           | Parameter                                                               | Conditions                        | EPM9320 | EPM9400 | EPM9480 | EPM9560 | Unit |  |  |
| I <sub>CC1</sub> | I <sub>CC</sub> supply current (low-power mode, standby, typical)       | $V_{I}$ = ground,<br>no load (11) | 106     | 132     | 140     | 146     | mA   |  |  |

### **Timing Model**

The continuous, high-performance FastTrack Interconnect ensures predictable performance and accurate simulation and timing analysis. This predictable performance contrasts with that of FPGAs, which use a segmented connection scheme and hence have unpredictable performance. Timing simulation and delay prediction are available with the MAX+PLUS II Simulator and Timing Analyzer, or with industrystandard EDA tools. The Simulator offers both pre-synthesis functional simulation to evaluate logic design accuracy and post-synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer provides pointto-point timing delay information, setup and hold time prediction, and device-wide performance analysis.

The MAX 9000 timing model in Figure 14 shows the delays that correspond to various paths and functions in the circuit. This model contains three distinct parts: the macrocell, IOC, and interconnect, including the row and column FastTrack Interconnect and LAB local array paths. Each parameter shown in Figure 14 is expressed as a worst-case value in the internal timing characteristics tables in this data sheet. Handcalculations that use the MAX 9000 timing model and these timing parameters can be used to estimate MAX 9000 device performance.



For more information on calculating MAX 9000 timing delays, see *Application Note 77 (Understanding MAX 9000 Timing).* 

| Symbol           | Parameter                                                 | Conditions |          | Speed Grade |      |         |      |         |      | Unit |
|------------------|-----------------------------------------------------------|------------|----------|-------------|------|---------|------|---------|------|------|
|                  |                                                           |            |          | -10         |      | -15     |      | -20     |      | 1    |
|                  |                                                           |            |          | Min         | Max  | Min     | Max  | Min     | Max  |      |
| t <sub>PD1</sub> | Row I/O pin input to row I/O C1 = 35 pF (2)<br>pin output |            |          | 10.0        |      | 15.0    |      | 20.0    | ns   |      |
| t <sub>PD2</sub> | Column I/O pin input to<br>column I/O pin output          | C1 = 35 pF | EPM9320A |             | 10.8 |         |      |         |      | ns   |
|                  |                                                           | (2)        | EPM9320  |             |      |         | 16.0 |         | 23.0 | ns   |
|                  |                                                           |            | EPM9400  |             |      |         | 16.2 |         | 23.2 | ns   |
|                  |                                                           |            | EPM9480  |             |      |         | 16.4 |         | 23.4 | ns   |
|                  |                                                           |            | EPM9560A |             | 11.4 |         |      |         |      | ns   |
|                  |                                                           |            | EPM9560  |             |      |         | 16.6 |         | 23.6 | ns   |
| t <sub>FSU</sub> | Global clock setup time for I/O cell                      |            |          | 3.0         |      | 5.0     |      | 6.0     |      | ns   |
| t <sub>FH</sub>  | Global clock hold time for I/O cell                       |            |          | 0.0         |      | 0.0     |      | 0.0     |      | ns   |
| t <sub>FCO</sub> | Global clock to I/O cell output delay                     | C1 = 35 pF |          | 1.0 (3)     | 4.8  | 1.0 (3) | 7.0  | 1.0 (3) | 8.5  | ns   |
| t <sub>CNT</sub> | Minimum internal global clock<br>period                   | (4)        |          |             | 6.9  |         | 8.5  |         | 10.0 | ns   |
| fcnt             | Maximum internal global clock frequency                   | (4)        |          | 144.9       |      | 117.6   |      | 100.0   |      | MHz  |

### Tables 21 through 24 show timing for MAX 9000 devices.

- All pins not listed are user I/O pins. (1)
- Perform a complete thermal analysis before committing a design to this device package. See Application Note 74 (2)(Evaluating Power for Altera Devices).
- (3) EPM9320A devices are not offered in this package.
- During in-system programming, each device's VPP pin must be connected to the 5.0-V power supply. During (4) normal device operation, the VPP pin is pulled up internally and can be connected to the 5.0-V supply or left unconnected.
- (5) The user I/O pin count includes dedicated input pins and all I/O pins.

| Pin Name                | 84-Pin PLCC (2)                          | 208-Pin RQFP                                                                                                                                   | 240-Pin RQFP                                                                                                                                                |
|-------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIN1 (GCLK1)            | 2                                        | 182                                                                                                                                            | 210                                                                                                                                                         |
| DIN2 (GCLK2)            | 1                                        | 183                                                                                                                                            | 211                                                                                                                                                         |
| DIN3 (GCLR)             | 12                                       | 153                                                                                                                                            | 187                                                                                                                                                         |
| DIN4 (GOE)              | 74                                       | 4                                                                                                                                              | 234                                                                                                                                                         |
| TCK                     | 43                                       | 78                                                                                                                                             | 91                                                                                                                                                          |
| TMS                     | 54                                       | 49                                                                                                                                             | 68                                                                                                                                                          |
| TDI                     | 42                                       | 79                                                                                                                                             | 92                                                                                                                                                          |
| TDO                     | 31                                       | 108                                                                                                                                            | 114                                                                                                                                                         |
| GND                     | 6, 13, 20, 26, 27, 47, 60,<br>66, 69, 73 | 14, 20, 24, 31, 35, 41, 42,<br>43, 44, 46, 47, 66, 85, 102,<br>110, 113, 114, 115, 116,<br>118, 121, 122, 132, 133,<br>143, 152, 170, 189, 206 | 5, 14, 25, 34, 45, 54, 65,<br>66, 81, 96, 110, 115, 126,<br>127, 146, 147, 166, 167,<br>186, 200, 216, 229                                                  |
| VCCINT (5.0 V only)     | 16, 23, 30, 56, 63, 70                   | 10, 19, 30, 45, 112, 128,<br>139, 148                                                                                                          | 4, 24, 44, 64, 117, 137,<br>157, 177                                                                                                                        |
| VCCIO (3.3 or 5.0 V)    | 17, 37, 59, 80                           | 5, 25, 36, 55, 72, 91, 111,<br>127, 138, 159, 176, 195                                                                                         | 15, 35, 55, 73, 86, 101,<br>116, 136, 156, 176, 192,<br>205, 220, 235                                                                                       |
| No Connect (N.C.)       | -                                        | 6, 7, 8, 9, 11, 12, 13, 109,<br>144, 145, 146, 147, 149,<br>150, 151                                                                           | 1, 2, 3, 6, 7, 8, 9, 10, 11,<br>12, 13, 168, 169, 170,<br>171, 172, 173, 174, 175,<br>178, 179, 180, 181, 182,<br>183, 184, 185, 236, 237,<br>238, 239, 240 |
| VPP (3)                 | 55                                       | 48                                                                                                                                             | 67                                                                                                                                                          |
| Total User I/O Pins (4) | 59                                       | 139                                                                                                                                            | 159                                                                                                                                                         |

### Notes:

<sup>(1)</sup> All pins not listed are user I/O pins.

Perform a complete thermal analysis before committing a design to this device package. See Application Note 74 (2)(Evaluating Power for Altera Devices) for more information.

<sup>(3)</sup> During in-system programming, each device's VPP pin must be connected to the 5.0-V power supply. During normal device operation, the VPP pin is pulled up internally and can be connected to the 5.0-V supply or left unconnected.

<sup>(4)</sup> The user I/O pin count includes dedicated input pins and all I/O pins.

| Pin Name                | 208-Pin RQFP                                                                                                                                      | 240-Pin RQFP                                                                                              |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| DIN1 (GCLK1)            | 182                                                                                                                                               | 210                                                                                                       |
| DIN2 (GCLK2)            | 183                                                                                                                                               | 211                                                                                                       |
| DIN3 (GCLR)             | 153                                                                                                                                               | 187                                                                                                       |
| DIN4 (GOE)              | 4                                                                                                                                                 | 234                                                                                                       |
| TCK                     | 78                                                                                                                                                | 91                                                                                                        |
| TMS                     | 49                                                                                                                                                | 68                                                                                                        |
| TDI                     | 79                                                                                                                                                | 92                                                                                                        |
| TDO                     | 108                                                                                                                                               | 114                                                                                                       |
| GND                     | 14, 20, 24, 31, 35, 41, 42,<br>43, 44, 46, 47, 66, 85,<br>102, 110, 113, 114, 115,<br>116, 118, 121, 122, 132,<br>133, 143, 152, 170, 189,<br>206 | 5, 14, 25, 34, 45, 54, 65,<br>66, 81, 96, 110, 115, 126<br>127, 146, 147, 166, 167,<br>186, 200, 216, 229 |
| VCCINT (5.0 V only)     | 10, 19, 30, 45, 112, 128,<br>139, 148                                                                                                             | 4, 24, 44, 64, 117, 137,<br>157, 177                                                                      |
| VCCIO (3.3 or 5.0 V)    | 5, 25, 36, 55, 72, 91, 111,<br>127, 138, 159, 176, 195                                                                                            | 15, 35, 55, 73, 86, 101,<br>116, 136, 156, 176, 192,<br>205, 220, 235                                     |
| No Connect (N.C.)       | 6, 7, 8, 9, 109, 149, 150,<br>151                                                                                                                 | 1, 2, 3, 178, 179, 180,<br>181, 182, 183, 184, 185,<br>236, 237, 238, 239, 240                            |
| VPP (2)                 | 48                                                                                                                                                | 67                                                                                                        |
| Total User I/O Pins (3) | 146                                                                                                                                               | 175                                                                                                       |

- (1) All pins not listed are user I/O pins.
- (2) During in-system programming, each device's VPP pin must be connected to the 5.0-V power supply. During normal device operation, the VPP pin is pulled up internally and can be connected to the 5.0-V supply or left unconnected.
- (3) The user I/O pin count includes dedicated input pins and all I/O pins.

| Pin Name                | 208-Pin RQFP                                                                                                                                            | 240-Pin RQFP                                                                                                     | 280-Pin PGA (2)                                                                                                                           | 304-Pin RQFP (2)                                                                                                       | 356-Pin BGA                                                                                                                                                                                                                           |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIN1<br>(GCLK1)         | 182                                                                                                                                                     | 210                                                                                                              | V10                                                                                                                                       | 266                                                                                                                    | AD13                                                                                                                                                                                                                                  |
| DIN2<br>(GCLK2)         | 183                                                                                                                                                     | 211                                                                                                              | U10                                                                                                                                       | 267                                                                                                                    | AF14                                                                                                                                                                                                                                  |
| DIN3 (GCLR)             | 153                                                                                                                                                     | 187                                                                                                              | V17                                                                                                                                       | 237                                                                                                                    | AD1                                                                                                                                                                                                                                   |
| DIN4 (GOE)              | 4                                                                                                                                                       | 234                                                                                                              | W2                                                                                                                                        | 296                                                                                                                    | AC24                                                                                                                                                                                                                                  |
| TCK                     | 78                                                                                                                                                      | 91                                                                                                               | A9                                                                                                                                        | 114                                                                                                                    | A18                                                                                                                                                                                                                                   |
| TMS                     | 49                                                                                                                                                      | 68                                                                                                               | D6                                                                                                                                        | 85                                                                                                                     | E23                                                                                                                                                                                                                                   |
| TDI                     | 79                                                                                                                                                      | 92                                                                                                               | C11                                                                                                                                       | 115                                                                                                                    | A13                                                                                                                                                                                                                                   |
| TDO                     | 108                                                                                                                                                     | 114                                                                                                              | A18                                                                                                                                       | 144                                                                                                                    | D3                                                                                                                                                                                                                                    |
| GND                     | 14, 20, 24, 31, 35,<br>41, 42, 43, 44, 46,<br>47, 66, 85, 102,<br>110, 113, 114,<br>115, 116, 118,<br>121, 122, 132,<br>133, 143, 152,<br>170, 189, 206 | 5, 14, 25, 34, 45,<br>54, 65, 66, 81, 96,<br>110, 115, 126,<br>127, 146, 147,<br>166, 167, 186,<br>200, 216, 229 | F5, F15, G5, G15,<br>H5, H15, J5, J15,<br>K5, K15, L5, L15,<br>M5, M15, N5,<br>N15, P4, P5, P15,<br>P16, R4, R5, R15,<br>R16, T4, T5, T16 | 13, 22, 33, 42, 53,<br>62, 73, 74, 102,<br>121, 138, 155,<br>166, 167, 186,<br>187, 206, 207,<br>226, 254, 273,<br>290 | A9, A22, A25,<br>A26, B25, B26,<br>D2, E1, E26, F2,<br>G1, G25, G26,<br>H2, J1, J25, J26,<br>K2, L26, M26, N1,<br>N25, P26, R2, T1,<br>U2, U26, V1, V25,<br>W25, Y26, AA2,<br>AB1, AB26,<br>AC26, AE1, AF1,<br>AF2, AF4, AF7,<br>AF20 |
| VCCINT<br>(5.0 V only)  | 10, 19, 30, 45,<br>112, 128, 139,<br>148                                                                                                                | 4, 24, 44, 64, 117,<br>137, 157, 177                                                                             | D15, E8, E10,<br>E12, E14, R7, R9,<br>R11, R13, R14,<br>T14                                                                               | 12, 32, 52, 72,<br>157, 177, 197,<br>217                                                                               | D26, F1, H1, K26,<br>N26, P1, U1,<br>W26, AE26,<br>AF25, AF26                                                                                                                                                                         |
| VCCIO<br>(3.3 or 5.0 V) | 5, 25, 36, 55, 72,<br>91, 111, 127, 138,<br>159, 176, 195                                                                                               | 15, 35, 55, 73, 86,<br>101, 116, 136,<br>156, 176, 192,<br>205, 220, 235                                         | D14, E7, E9, E11,<br>E13, R6, R8, R10,<br>R12, T13, T15                                                                                   | 3, 23, 43, 63, 91,<br>108, 127, 156,<br>176, 196, 216,<br>243, 260, 279                                                | A1, A2, A21, B1,<br>B10, B24, D1,<br>H26, K1, M25,<br>R1, V26, AA1,<br>AC25, AF5, AF8,<br>AF19                                                                                                                                        |

| Table 29. EF               | PM9560 & EPM956 | 0A Dedicated Pin-C | Duts (Part 2 of 2) | Note (1)                                                                                                                                                                                                              |             |
|----------------------------|-----------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Pin Name                   | 208-Pin RQFP    | 240-Pin RQFP       | 280-Pin PGA (2)    | 304-Pin RQFP (2)                                                                                                                                                                                                      | 356-Pin BGA |
| No Connect<br>(N.C.)       | 109             | -                  | B6, W1             | 1, 2, 76, 77, 78,<br>79, 80, 81, 82, 83,<br>84, 145, 146, 147,<br>148, 149, 150,<br>151, 152, 153,<br>154, 227, 228,<br>229, 230, 231,<br>232, 233, 234,<br>235, 236, 297,<br>298, 299, 300,<br>301, 302, 303,<br>304 |             |
| VPP (3)                    | 48              | 67                 | C4                 | 75                                                                                                                                                                                                                    | E25         |
| Total User<br>I/O Pins (4) | 153             | 191                | 216                | 216                                                                                                                                                                                                                   | 216         |

(1) All pins not listed are user I/O pins.

(2) EPM9560A devices are not offered in this package.

(3) During in-system programming, each device's VPP pin must be connected to the 5.0-V power supply. During normal device operation, the VPP pin is pulled up internally and can be connected to the 5.0-V supply or left unconnected.

(4) The user I/O pin count includes dedicated input pins and all I/O pins.

### Revision History

Information contained in the *MAX 9000 Programmable Logic Device Family Data Sheet* version 6.5 supersedes information published in previous versions.

### Version 6.5

Version 6.6 of the MAX 9000 Programmable Logic Device Family Data Sheet contains the following change:

- Added Tables 7 through 9.
- Added "Programming Sequence" on page 20 and "Programming Times" on page 20

### Version 6.4

Version 6.4 of the *MAX 9000 Programmable Logic Device Family Data Sheet* contains the following change: Updated text on page 23.

### Version 6.3

Version 6.3 of the *MAX 9000 Programmable Logic Device Family Data Sheet* contains the following change: added Note (7) to Table 16.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2003 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes

to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



1.5. 1.1 150 5001

**Altera Corporation** 

