



Welcome to **E-XFL.COM** 

Understanding <u>Embedded - CPLDs (Complex Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### **Applications of Embedded - CPLDs**

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Obsolete                                                   |
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 20 ns                                                      |
| Voltage Supply - Internal       | 4.5V ~ 5.5V                                                |
| Number of Logic Elements/Blocks | 35                                                         |
| Number of Macrocells            | 560                                                        |
| Number of Gates                 | 12000                                                      |
| Number of I/O                   | 191                                                        |
| Operating Temperature           | -40°C ~ 85°C (TA)                                          |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 240-BFQFP Exposed Pad                                      |
| Supplier Device Package         | 240-RQFP (32x32)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm9560ri240-20 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## ...and More Features

- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable security bit for protection of proprietary designs
- Software design support and automatic place-and-route provided by Altera's MAX+PLUS® II development system on Windows-based PCs as well as Sun SPARCstation, HP 9000 Series 700/800, and IBM RISC System/6000 workstations
- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with Altera's Master Programming Unit (MPU), BitBlaster<sup>TM</sup> serial download cable, ByteBlaster<sup>TM</sup> parallel port download cable, and ByteBlasterMV<sup>TM</sup> parallel port download cable, as well as programming hardware from third-party manufacturers
- Offered in a variety of package options with 84 to 356 pins (see Table 2)

| Table 2. MAX 9000 Package Options & I/O CountsNote (1) |                |                 |                 |                |                 |                |
|--------------------------------------------------------|----------------|-----------------|-----------------|----------------|-----------------|----------------|
| Device                                                 | 84-Pin<br>PLCC | 208-Pin<br>RQFP | 240-Pin<br>RQFP | 280-Pin<br>PGA | 304-Pin<br>RQFP | 356-Pin<br>BGA |
| EPM9320                                                | 60 (2)         | 132             | _               | 168            |                 | 168            |
| EPM9320A                                               | 60 (2)         | 132             | 1               | _              | 1               | 168            |
| EPM9400                                                | 59 (2)         | 139             | 159             | _              | 1               | 1              |
| EPM9480                                                | 1              | 146             | 175             | _              | 1               | 1              |
| EPM9560                                                | 1              | 153             | 191             | 216            | 216             | 216            |
| EPM9560A                                               | ı              | 153             | 191             | _              | ı               | 216            |

#### Notes:

- MAX 9000 device package types include plastic J-lead chip carrier (PLCC), power quad flat pack (RQFP), ceramic pin-grid array (PGA), and ball-grid array (BGA) packages.
- (2) Perform a complete thermal analysis before committing a design to this device package. See *Application Note 74* (Evaluating Power for Altera Devices).

# General Description

The MAX 9000 family of in-system-programmable, high-density, high-performance EPLDs is based on Altera's third-generation MAX architecture. Fabricated on an advanced CMOS technology, the EEPROM-based MAX 9000 family provides 6,000 to 12,000 usable gates, pin-to-pin delays as fast as 10 ns, and counter speeds of up to 144 MHz. The -10 speed grade of the MAX 9000 family is compliant with the *PCI Local Bus Specification, Revision 2.2.* Table 3 shows the speed grades available for MAX 9000 devices.

| Table 3. MAX 9000 Speed Grade Availability |     |             |     |  |
|--------------------------------------------|-----|-------------|-----|--|
| Device                                     |     | Speed Grade |     |  |
|                                            | -10 | -15         | -20 |  |
| EPM9320                                    |     | ✓           | ✓   |  |
| EPM9320A                                   | ✓   |             |     |  |
| EPM9400                                    |     | ✓           | ✓   |  |
| EPM9480                                    |     | ✓           | ✓   |  |
| EPM9560                                    |     | ✓           | ✓   |  |
| EPM9560A                                   | ✓   |             |     |  |

Table 4 shows the performance of MAX 9000 devices for typical functions.

| Table 4. MAX 9000 Performance Note (1) |                             |            |           |         |     |
|----------------------------------------|-----------------------------|------------|-----------|---------|-----|
| Application                            | Macrocells Used Speed Grade |            |           | Units   |     |
|                                        |                             | -10        | -15       | -20     |     |
| 16-bit loadable counter                | 16                          | 144        | 118       | 100     | MHz |
| 16-bit up/down counter                 | 16                          | 144        | 118       | 100     | MHz |
| 16-bit prescaled counter               | 16                          | 144        | 118       | 100     | MHz |
| 16-bit address decode                  | 1                           | 5.6 (10)   | 7.9 (15)  | 10 (20) | ns  |
| 16-to-1 multiplexer                    | 1                           | 7.7 (12.1) | 10.9 (18) | 16 (26) | ns  |

#### Note:

(1) Internal logic array block (LAB) performance is shown. Numbers in parentheses show external delays from row input pin to row I/O pin.

The MAX 9000 architecture supports high-density integration of system-level logic functions. It easily integrates multiple programmable logic devices ranging from PALs, GALs, and 22V10s to field-programmable gate array (FPGA) devices and EPLDs.

All MAX 9000 device packages provide four dedicated inputs for global control signals with large fan-outs. Each I/O pin has an associated I/O cell register with a clock enable control on the periphery of the device. As outputs, these registers provide fast clock-to-output times; as inputs, they offer quick setup times.

MAX 9000 EPLDs provide 5.0-V in-system programmability (ISP). This feature allows the devices to be programmed and reprogrammed on the printed circuit board (PCB) for quick and efficient iterations during design development and debug cycles. MAX 9000 devices are guaranteed for 100 program and erase cycles.

MAX 9000 EPLDs contain 320 to 560 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. For increased flexibility, each macrocell offers a dual-output structure that allows the register and the product terms to be used independently. This feature allows register-rich and combinatorial-intensive designs to be implemented efficiently. The dual-output structure of the MAX 9000 macrocell also improves logic utilization, thus increasing the effective capacity of the devices. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 9000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the user to configure one or more macrocells to operate at 50% or less power while adding only a nominal timing delay. MAX 9000 devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. MAX 9000 devices offer the MultiVolt feature, which allows output drivers to be set for either 3.3-V or 5.0-V operation in mixed-voltage systems.

The MAX 9000 family is supported by Altera's MAX+PLUS II development system, a single, integrated software package that offers schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The MAX+PLUS II software provides EDIF 2 0 0 and 3 0 0, LPM, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The MAX+PLUS II software runs on Windows-based PCs as well as Sun SPARCstation, HP 9000 Series 700/800, and IBM RISC System/6000 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet.

# Functional Description

MAX 9000 devices use a third-generation MAX architecture that yields both high performance and a high degree of utilization for most applications. The MAX 9000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- FastTrack Interconnect
- Dedicated inputs
- I/O cells

Figure 1 shows a block diagram of the MAX 9000 architecture.

For registered functions, each macrocell register can be individually programmed for D, T, JK, or SR operation with programmable clock control. The flipflop can also be bypassed for combinatorial operation. During design entry, the user specifies the desired register type; the MAX+PLUS II software then selects the most efficient register operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- By either global clock signal. This mode achieves the fastest clock-tooutput performance.
- By a global clock signal and enabled by an active-high clock enable. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- By an array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available. As shown in Figure 2, these global clock signals can be the true or the complement of either of the global clock pins (DIN1 and DIN2).

Each register also supports asynchronous preset and clear functions. As shown in Figure 3, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear inputs to registers are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the dedicated global clear pin (DIN3). The global clear can be programmed for active-high or active-low operation.

All MAX 9000 macrocells offer a dual-output structure that provides independent register and combinatorial logic output within the same macrocell. This function is implemented by a process called register packing. When register packing is used, the product-term select matrix allocates one product term to the D input of the register, while the remaining product terms can be used to implement unrelated combinatorial logic. Both the registered and the combinatorial output of the macrocell can feed either the FastTrack Interconnect or the LAB local array.

The MAX+PLUS II Compiler automatically allocates as many as three sets of up to five parallel expanders to macrocells that require additional product terms. Each set of expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of 8, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them.

### FastTrack Interconnect

In the MAX 9000 architecture, connections between macrocells and device I/O pins are provided by the FastTrack Interconnect, a series of continuous horizontal and vertical routing channels that traverse the entire device. This device-wide routing structure provides predictable performance even in complex designs. In contrast, the segmented routing in FPGAs requires switch matrices to connect a variable number of routing paths, increasing the delays between logic resources and reducing performance. Figure 6 shows the interconnection of four adjacent LABs with row and column interconnects.

Figure 6. MAX 9000 Device Interconnect Resources

Each LAB is named on the basis of its physical row (A, B, C, etc.) and column (1, 2, 3, etc.) position within the device.



The LABs within MAX 9000 devices are arranged into a matrix of columns and rows. Table 5 shows the number of columns and rows in each MAX 9000 device.

| Table 5. MAX 9000 Rows & Columns |      |         |  |  |
|----------------------------------|------|---------|--|--|
| Devices                          | Rows | Columns |  |  |
| EPM9320, EPM9320A                | 4    | 5       |  |  |
| EPM9400                          | 5    | 5       |  |  |
| EPM9480                          | 6    | 5       |  |  |
| EPM9560, EPM9560A                | 7    | 5       |  |  |

Each row of LABs has a dedicated row interconnect that routes signals both into and out of the LABs in the row. The row interconnect can then drive I/O pins or feed other LABs in the device. Each row interconnect has a total of 96 channels. Figure 7 shows how a macrocell drives the row and column interconnect.

48 Column Channels 96 Row Channels Each macrocell drives one row channel. LAB Dual-output -Macrocell 1 macrocell feeds both FastTrack Interconnect and LAB local array. Macrocell 2 To LAB Each macrocell drives one Local Array of three column channels. Additional multiplexer provides column-to-row path if macrocell drives row channel.

Figure 7. MAX 9000 LAB Connections to Row & Column Interconnect

Each macrocell in the LAB can drive one of three separate column interconnect channels. The column channels run vertically across the entire device, and are shared by the macrocells in the same column. The MAX+PLUS II Compiler optimizes connections to a column channel automatically.



Figure 9. MAX 9000 Column-to-IOC Connections

### **Dedicated Inputs**

In addition to the general-purpose I/O pins, MAX 9000 devices have four dedicated input pins. These dedicated inputs provide low-skew, device-wide signal distribution to the LABs and IOCs in the device, and are typically used for global clock, clear, and output enable control signals. The global control signals can feed the macrocell or IOC clock and clear inputs, as well as the IOC output enable. The dedicated inputs can also be used as general-purpose data inputs because they can feed the row FastTrack Interconnect (see Figure 2 on page 7).

### I/O Cells

Figure 10 shows the IOC block diagram. Signals enter the MAX 9000 device from either the I/O pins that provide general-purpose input capability or from the four dedicated inputs. The IOCs are located at the ends of the row and column interconnect channels.



Figure 10. MAX 9000 IOC

I/O pins can be used as input, output, or bidirectional pins. Each IOC has an IOC register with a clock enable input. This register can be used either as an input register for external data that requires fast setup times, or as an output register for data that requires fast clock-to-output performance. The IOC register clock enable allows the global clock to be used for fast clock-to-output performance, while maintaining the flexibility required for selective clocking.

The clock, clock enable, clear, and output enable controls for the IOCs are provided by a network of I/O control signals. These signals can be supplied by either the dedicated input pins or internal logic. The IOC control-signal paths are designed to minimize the skew across the device. All control-signal sources are buffered onto high-speed drivers that drive the signals around the periphery of the device. This "peripheral bus" can be configured to provide up to eight output enable signals, up to four clock signals, up to six clock enable signals, and up to two clear signals. Table 6 on page 18 shows the sources that drive the peripheral bus and how the IOC control signals share the peripheral bus.

The VCCIO pins can be connected to either a 3.3-V or 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V power supply, the output levels are compatible with 5.0-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels lower than 4.75 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

## In-System Programmability (ISP)

MAX 9000 devices can be programmed in-system through a 4-pin JTAG interface. ISP offers quick and efficient iterations during design development and debug cycles. The MAX 9000 architecture internally generates the 12.0-V programming voltage required to program EEPROM cells, eliminating the need for an external 12.0-V power supply to program the devices on the board. During ISP, the I/O pins are tri-stated to eliminate board conflicts.

ISP simplifies the manufacturing flow by allowing the devices to be mounted on a printed circuit board with standard pick-and-place equipment before they are programmed. MAX 9000 devices can be programmed by downloading the information via in-circuit testers, embedded processors, or the Altera BitBlaster, ByteBlaster, or ByteBlasterMV download cable. (The ByteBlaster cable is obsolete and has been replaced by the ByteBlasterMV cable, which can interface with 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high pin-count packages (e.g., QFP packages) due to device handling. MAX 9000 devices can also be reprogrammed in the field (i.e., product upgrades can be performed in the field via software or modem).

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers platforms have difficulties supporting an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The instruction register length for MAX 9000 devices is 10 bits. EPM9320A and EPM9560A devices support a 16-bit UESCODE register. Tables 11 and 12 show the boundary-scan register length and device IDCODE information for MAX 9000 devices.

| Table 11. MAX 9000 Boundary-Scan Register Length |                               |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |
| EPM9320, EPM9320A                                | 504                           |  |  |  |
| EPM9400                                          | 552                           |  |  |  |
| EPM9480                                          | 600                           |  |  |  |
| EPM9560, EPM9560A                                | 648                           |  |  |  |

| Table 12. 32-Bit MAX 9000 Device IDCODE Note (1) |                     |                              |                                   |              |  |  |
|--------------------------------------------------|---------------------|------------------------------|-----------------------------------|--------------|--|--|
| Device                                           |                     | IDCODE (32 Bits)             |                                   |              |  |  |
|                                                  | Version<br>(4 Bits) | Part Number<br>(16 Bits) (2) | Manufacturer's Identity (11 Bits) | 1<br>(1 Bit) |  |  |
| EPM9320A (3)                                     | 0000                | 1001 0011 0010 0000          | 00001101110                       | 1            |  |  |
| EPM9400                                          | 0000                | 1001 0100 0000 0000          | 00001101110                       | 1            |  |  |
| EPM9480                                          | 0000                | 1001 0100 1000 0000          | 00001101110                       | 1            |  |  |
| EPM9560A (3)                                     | 0000                | 1001 0101 0110 0000          | 00001101110                       | 1            |  |  |

### Notes:

- (1) The IDCODE's least significant bit (LSB) is always 1.
- (2) The most significant bit (MSB) is on the left.
- (3) Although the EPM9320A and EPM9560A devices support the IDCODE instruction, the EPM9320 and EPM9560 devices do not.

Figure 11 shows the timing requirements for the JTAG signals.



Figure 11. MAX 9000 JTAG Waveforms

Table 13 shows the JTAG timing parameters and values for MAX 9000 devices.

| Table 13. JTAG Timing Parameters & Values for MAX 9000 Devices |                                                |     |     |      |  |
|----------------------------------------------------------------|------------------------------------------------|-----|-----|------|--|
| Symbol                                                         | Parameter                                      | Min | Max | Unit |  |
| t <sub>JCP</sub>                                               | TCK clock period                               | 100 |     | ns   |  |
| t <sub>JCH</sub>                                               | TCK clock high time                            | 50  |     | ns   |  |
| t <sub>JCL</sub>                                               | TCK clock low time                             | 50  |     | ns   |  |
| t <sub>JPSU</sub>                                              | JTAG port setup time                           | 20  |     | ns   |  |
| t <sub>JPH</sub>                                               | JTAG port hold time                            | 45  |     | ns   |  |
| t <sub>JPCO</sub>                                              | JTAG port clock to output                      |     | 25  | ns   |  |
| t <sub>JPZX</sub>                                              | JTAG port high impedance to valid output       |     | 25  | ns   |  |
| t <sub>JPXZ</sub>                                              | JTAG port valid output to high impedance       |     | 25  | ns   |  |
| t <sub>JSSU</sub>                                              | Capture register setup time                    | 20  |     | ns   |  |
| t <sub>JSH</sub>                                               | Capture register hold time                     | 45  |     | ns   |  |
| t <sub>JSCO</sub>                                              | Update register clock to output                |     | 25  | ns   |  |
| t <sub>JSZX</sub>                                              | Update register high impedance to valid output |     | 25  | ns   |  |
| t <sub>JSXZ</sub>                                              | Update register valid output to high impedance |     | 25  | ns   |  |



For detailed information on JTAG operation in MAX 9000 devices, refer to Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices).

## Programmable Speed/Power Control

MAX 9000 devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. Because most logic applications require only a small fraction of all gates to operate at maximum frequency, this feature allows total power dissipation to be reduced by 50% or more.

The designer can program each individual macrocell in a MAX 9000 device for either high-speed (i.e., with the Turbo Bit option turned on) or low-power (i.e., with the Turbo Bit option turned off) operation. As a result, speed-critical paths in the design can run at high speed, while remaining paths operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the LAB local array delay ( $t_{LOCAL}$ ).

## **Design Security**

All MAX 9000 EPLDs contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security, because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is erased.

### **Generic Testing**

MAX 9000 EPLDs are fully functionally tested. Complete testing of each programmable EEPROM bit and all logic functionality ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 12. Test patterns can be used and then erased during the early stages of the production flow.

Figure 12. MAX 9000 AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in parentheses are for 3.3-V outputs. Numbers without parentheses are for 5.0-V devices or outputs.



| Table 2 | Table 20. MAX 9000A Device Typical I <sub>CC</sub> Supply Current Values |                                       |          |          |      |  |
|---------|--------------------------------------------------------------------------|---------------------------------------|----------|----------|------|--|
| Symbol  | Parameter                                                                | Conditions                            | EPM9320A | EPM9560A | Unit |  |
|         | I <sub>CC</sub> supply current (low-power mode, standby, typical)        | V <sub>I</sub> = ground, no load (11) | 99       | 174      | mA   |  |

### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input on I/O pins is −0.5 V and on the four dedicated input pins is −0.3 V. During transitions, the inputs may undershoot to −2.0 V or overshoot to 7.0 V for periods shorter than 20 ns under no-load conditions.
- V<sub>CC</sub> must rise monotonically.
- (4) Numbers in parentheses are for industrial-temperature-range devices.
- (5) Typical values are for  $T_A = 25^{\circ}$  C and  $V_{CC} = 5.0$  V.
- (6) These values are specified under the MAX 9000 recommended operating conditions, shown in Table 15 on page 27.
- (7) During in-system programming, the minimum  $V_{IH}$  of the JTAG TCK pin is 3.6 V. The minimum  $V_{IH}$  of this pin during JTAG testing remains at 2.0 V. To attain this 3.6-V  $V_{IH}$  during programming, the ByteBlaster and ByteBlasterMV download cables must have a 5.0-V  $V_{CC}$ .
- (8) This parameter is measured with 50% of the outputs each sinking 12 mA. The  $I_{OH}$  parameter refers to high-level TTL or CMOS output current; the  $I_{OL}$  parameter refers to the low-level TTL or CMOS output current.
- (9) JTAG pin input leakage is typically –60 μA.
- (10) Capacitance is sample-tested only and is measured at 25° C.
- (11) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. I<sub>CC</sub> is measured at 0° C.

Figure 13 shows typical output drive characteristics for MAX 9000 devices with 5.0-V and 3.3-V  $V_{\rm CCIO}.\,$ 





#### Note:

(1) Output drive characteristics include the JTAG TDO pin.

Figure 14. MAX 9000 Timing Model



Tables 21 through 24 show timing for MAX 9000 devices.

| Symbol           | Parameter                                     | Conditions        |          | Speed Grade |      |         |      |         |      | Unit |
|------------------|-----------------------------------------------|-------------------|----------|-------------|------|---------|------|---------|------|------|
|                  |                                               |                   |          | -1          | 10   | -1      | 5    | -2      | 20   | 1    |
|                  |                                               |                   |          | Min         | Max  | Min     | Max  | Min     | Max  |      |
| t <sub>PD1</sub> | Row I/O pin input to row I/O pin output       | C1 = 35 pF        | (2)      |             | 10.0 |         | 15.0 |         | 20.0 | ns   |
| t <sub>PD2</sub> | Column I/O pin input to column I/O pin output | C1 = 35 pF<br>(2) | EPM9320A |             | 10.8 |         |      |         |      | ns   |
|                  |                                               |                   | EPM9320  |             |      |         | 16.0 |         | 23.0 | ns   |
|                  |                                               |                   | EPM9400  |             |      |         | 16.2 |         | 23.2 | ns   |
|                  |                                               |                   | EPM9480  |             |      |         | 16.4 |         | 23.4 | ns   |
|                  |                                               |                   | EPM9560A |             | 11.4 |         |      |         |      | ns   |
|                  |                                               |                   | EPM9560  |             |      |         | 16.6 |         | 23.6 | ns   |
| t <sub>FSU</sub> | Global clock setup time for I/O cell          |                   |          | 3.0         |      | 5.0     |      | 6.0     |      | ns   |
| t <sub>FH</sub>  | Global clock hold time for I/O cell           |                   |          | 0.0         |      | 0.0     |      | 0.0     |      | ns   |
| t <sub>FCO</sub> | Global clock to I/O cell output delay         | C1 = 35 pF        |          | 1.0 (3)     | 4.8  | 1.0 (3) | 7.0  | 1.0 (3) | 8.5  | ns   |
| t <sub>CNT</sub> | Minimum internal global clock period          | (4)               |          |             | 6.9  |         | 8.5  |         | 10.0 | ns   |
| f <sub>CNT</sub> | Maximum internal global clock frequency       | (4)               |          | 144.9       |      | 117.6   |      | 100.0   |      | MHz  |



Figure 15. I<sub>CC</sub> vs. Frequency for MAX 9000 Devices (Part 2 of 2)

# Device Pin-Outs

Tables 26 through 29 show the dedicated pin names and numbers for each EPM9320, EPM9320A, EPM9400, EPM9480, EPM9560, and EPM9560A device package.

| Table 26. EPM9320 & EPM9320A Dedicated Pin-Outs (Part 1 of 2) Note (1) |                 |              |                 |             |  |
|------------------------------------------------------------------------|-----------------|--------------|-----------------|-------------|--|
| Pin Name                                                               | 84-Pin PLCC (2) | 208-Pin RQFP | 280-Pin PGA (3) | 356-Pin BGA |  |
| DIN1<br>(GCLK1)                                                        | 1               | 182          | V10             | AD13        |  |
| DIN2<br>(GCLK2)                                                        | 84              | 183          | U10             | AF14        |  |
| DIN3 (GCLR)                                                            | 13              | 153          | V17             | AD1         |  |
| DIN4 (GOE)                                                             | 72              | 4            | W2              | AC24        |  |
| TCK                                                                    | 43              | 78           | A9              | A18         |  |
| TMS                                                                    | 55              | 49           | D6              | E23         |  |
| TDI                                                                    | 42              | 79           | C11             | A13         |  |
| TDO                                                                    | 30              | 108          | A18             | D3          |  |

| Table 28. EPM9480 Dedicated Pin-OutsNote (1) |                                                                                                                                                   |                                                                                                            |  |  |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|
| Pin Name                                     | 208-Pin RQFP                                                                                                                                      | 240-Pin RQFP                                                                                               |  |  |
| DIN1 (GCLK1)                                 | 182                                                                                                                                               | 210                                                                                                        |  |  |
| DIN2 (GCLK2)                                 | 183                                                                                                                                               | 211                                                                                                        |  |  |
| DIN3 (GCLR)                                  | 153                                                                                                                                               | 187                                                                                                        |  |  |
| DIN4 (GOE)                                   | 4                                                                                                                                                 | 234                                                                                                        |  |  |
| TCK                                          | 78                                                                                                                                                | 91                                                                                                         |  |  |
| TMS                                          | 49                                                                                                                                                | 68                                                                                                         |  |  |
| TDI                                          | 79                                                                                                                                                | 92                                                                                                         |  |  |
| TDO                                          | 108                                                                                                                                               | 114                                                                                                        |  |  |
| GND                                          | 14, 20, 24, 31, 35, 41, 42,<br>43, 44, 46, 47, 66, 85,<br>102, 110, 113, 114, 115,<br>116, 118, 121, 122, 132,<br>133, 143, 152, 170, 189,<br>206 | 5, 14, 25, 34, 45, 54, 65,<br>66, 81, 96, 110, 115, 126,<br>127, 146, 147, 166, 167,<br>186, 200, 216, 229 |  |  |
| VCCINT (5.0 V only)                          | 10, 19, 30, 45, 112, 128, 139, 148                                                                                                                | 4, 24, 44, 64, 117, 137,<br>157, 177                                                                       |  |  |
| VCCIO (3.3 or 5.0 V)                         | 5, 25, 36, 55, 72, 91, 111, 127, 138, 159, 176, 195                                                                                               | 15, 35, 55, 73, 86, 101,<br>116, 136, 156, 176, 192,<br>205, 220, 235                                      |  |  |
| No Connect (N.C.)                            | 6, 7, 8, 9, 109, 149, 150,<br>151                                                                                                                 | 1, 2, 3, 178, 179, 180,<br>181, 182, 183, 184, 185,<br>236, 237, 238, 239, 240                             |  |  |
| VPP (2)                                      | 48                                                                                                                                                | 67                                                                                                         |  |  |
| Total User I/O Pins (3)                      | 146                                                                                                                                               | 175                                                                                                        |  |  |

### Notes:

- (1) All pins not listed are user I/O pins.
- (2) During in-system programming, each device's VPP pin must be connected to the 5.0-V power supply. During normal device operation, the VPP pin is pulled up internally and can be connected to the 5.0-V supply or left unconnected.
- (3) The user I/O pin count includes dedicated input pins and all I/O pins.

| Pin Name                | 208-Pin RQFP                                                                                                                                            | 240-Pin RQFP                                                                                                     | 280-Pin PGA (2)                                                                                                                                                                    | 304-Pin RQFP (2)                                                                                     | 356-Pin BGA                                                                                                                                                                                                                       |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIN1<br>(GCLK1)         | 182                                                                                                                                                     | 210                                                                                                              | V10                                                                                                                                                                                | 266                                                                                                  | AD13                                                                                                                                                                                                                              |
| DIN2<br>(GCLK2)         | 183                                                                                                                                                     | 211                                                                                                              | U10                                                                                                                                                                                | 267                                                                                                  | AF14                                                                                                                                                                                                                              |
| DIN3 (GCLR)             | 153                                                                                                                                                     | 187                                                                                                              | V17                                                                                                                                                                                | 237                                                                                                  | AD1                                                                                                                                                                                                                               |
| DIN4 (GOE)              | 4                                                                                                                                                       | 234                                                                                                              | W2                                                                                                                                                                                 | 296                                                                                                  | AC24                                                                                                                                                                                                                              |
| TCK                     | 78                                                                                                                                                      | 91                                                                                                               | A9                                                                                                                                                                                 | 114                                                                                                  | A18                                                                                                                                                                                                                               |
| TMS                     | 49                                                                                                                                                      | 68                                                                                                               | D6                                                                                                                                                                                 | 85                                                                                                   | E23                                                                                                                                                                                                                               |
| TDI                     | 79                                                                                                                                                      | 92                                                                                                               | C11                                                                                                                                                                                | 115                                                                                                  | A13                                                                                                                                                                                                                               |
| TDO                     | 108                                                                                                                                                     | 114                                                                                                              | A18                                                                                                                                                                                | 144                                                                                                  | D3                                                                                                                                                                                                                                |
| GND                     | 14, 20, 24, 31, 35,<br>41, 42, 43, 44, 46,<br>47, 66, 85, 102,<br>110, 113, 114,<br>115, 116, 118,<br>121, 122, 132,<br>133, 143, 152,<br>170, 189, 206 | 5, 14, 25, 34, 45,<br>54, 65, 66, 81, 96,<br>110, 115, 126,<br>127, 146, 147,<br>166, 167, 186,<br>200, 216, 229 | D4, D5, D16, E4,<br>E5, E6, E15, E16,<br>F5, F15, G5, G15,<br>H5, H15, J5, J15,<br>K5, K15, L5, L15,<br>M5, M15, N5,<br>N15, P4, P5, P15,<br>P16, R4, R5, R15,<br>R16, T4, T5, T16 | 13, 22, 33, 42, 53, 62, 73, 74, 102, 121, 138, 155, 166, 167, 186, 187, 206, 207, 226, 254, 273, 290 | A9, A22, A25,<br>A26, B25, B26,<br>D2, E1, E26, F2,<br>G1, G25, G26,<br>H2, J1, J25, J26,<br>K2, L26, M26, N1<br>N25, P26, R2, T1<br>U2, U26, V1, V25<br>W25, Y26, AA2,<br>AB1, AB26,<br>AC26, AE1, AF1<br>AF2, AF4, AF7,<br>AF20 |
| VCCINT<br>(5.0 V only)  | 10, 19, 30, 45,<br>112, 128, 139,<br>148                                                                                                                | 4, 24, 44, 64, 117,<br>137, 157, 177                                                                             | D15, E8, E10,<br>E12, E14, R7, R9,<br>R11, R13, R14,<br>T14                                                                                                                        | 12, 32, 52, 72,<br>157, 177, 197,<br>217                                                             | D26, F1, H1, K26<br>N26, P1, U1,<br>W26, AE26,<br>AF25, AF26                                                                                                                                                                      |
| VCCIO<br>(3.3 or 5.0 V) | 5, 25, 36, 55, 72,<br>91, 111, 127, 138,<br>159, 176, 195                                                                                               | 15, 35, 55, 73, 86, 101, 116, 136, 156, 176, 192, 205, 220, 235                                                  | D14, E7, E9, E11,<br>E13, R6, R8, R10,<br>R12, T13, T15                                                                                                                            | 3, 23, 43, 63, 91,<br>108, 127, 156,<br>176, 196, 216,<br>243, 260, 279                              | A1, A2, A21, B1,<br>B10, B24, D1,<br>H26, K1, M25,<br>R1, V26, AA1,<br>AC25, AF5, AF8,<br>AF19                                                                                                                                    |