

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Detaile                    |                                                                             |
|----------------------------|-----------------------------------------------------------------------------|
| Details                    |                                                                             |
| Product Status             | Obsolete                                                                    |
| Core Processor             | ARM® Cortex®-M0+                                                            |
| Core Size                  | 32-Bit Single-Core                                                          |
| Speed                      | 24MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART  |
| Peripherals                | Brown-out Detect/Reset, CapSense, LCD, LVD, POR, PWM, WDT                   |
| Number of I/O              | 31                                                                          |
| Program Memory Size        | 16KB (16K x 8)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 4K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                |
| Data Converters            | A/D 8x12b SAR; D/A 2xIDAC                                                   |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 35-XFBGA, WLCSP                                                             |
| Supplier Device Package    | 35-WLCSP (2.58x2.1)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4124fni-443t |





Figure 1. Block Diagram

PSoC 4100S devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware.

The ARM Serial-Wire Debug (SWD) interface supports all programming and debug features of the device.

Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug.

The PSoC Creator IDE provides fully integrated programming and debug support for the PSoC 4100S devices. The SWD interface is fully compatible with industry-standard third-party tools. The PSoC 4100S family provides a level of security not possible with multi-chip application solutions or with microcontrollers. It has the following advantages:

- Allows disabling of debug features
- Robust flash protection
- Allows customer-proprietary functionality to be implemented in on-chip programmable blocks

The debug circuits are enabled by default and can be disabled in firmware. If they are not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with new firmware that enables debugging. Thus firmware control of debugging cannot be over-ridden without erasing the firmware thus providing security.

Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. All programming, debug, and test interfaces are disabled when maximum device security is enabled. Therefore, PSoC 4100S, with device security enabled, may not be returned for failure analysis. This is a trade-off the PSoC 4100S allows the customer to make.



### **Functional Definition**

### **CPU and Memory Subsystem**

### CPU

The Cortex-M0+ CPU in the PSoC 4100S is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. Most instructions are 16 bits in length and the CPU executes a subset of the Thumb-2 instruction set. It includes a nested vectored interrupt controller (NVIC) block with eight interrupt inputs and also includes a Wakeup Interrupt Controller (WIC). The WIC can wake the processor from Deep Sleep mode, allowing power to be switched off to the main processor when the chip is in Deep Sleep mode.

The CPU also includes a debug interface, the serial wire debug (SWD) interface, which is a two-wire form of JTAG. The debug configuration used for PSoC 4100S has four breakpoint (address) comparators and two watchpoint (data) comparators.

### Flash

The PSoC 4100S device has a flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The low-power flash block is designed to deliver two wait-state (WS) access time at 48 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average.

### SRAM

Eight KB of SRAM are provided with zero wait-state access at 48 MHz.

### **SROM**

An 8 KB supervisory ROM that contains boot and configuration routines is provided.

### System Resources

### Power System

The power system is described in detail in the section Power on page 11. It provides assurance that voltage levels are as required for each respective mode and either delays mode entry (for example, on power-on reset (POR)) until voltage levels are as required for proper functionality, or generates resets (for example, on brown-out detection). The PSoC 4100S operates with a single external supply over the range of either 1.8 V  $\pm 5\%$  (externally regulated) or 1.8 to 5.5 V (internally regulated) and has three different power modes, transitions between which are managed by the power system. The PSoC 4100S provides Active, Sleep, and Deep Sleep low-power modes.

All subsystems are operational in Active mode. The CPU subsystem (CPU, flash, and SRAM) is clock-gated off in Sleep mode, while all peripherals and interrupts are active with instantaneous wake-up on a wake-up event. In Deep Sleep mode, the high-speed clock and associated circuitry is switched off; wake-up from this mode takes 35  $\mu s$ . The opamps can remain operational in Deep Sleep mode.

### Clock System

The PSoC 4100S clock system is responsible for providing clocks to all subsystems that require clocks and for switching

between different clock sources without glitching. In addition, the clock system ensures that there are no metastable conditions.

The clock system for the PSoC 4100S consists of the internal main oscillator (IMO), internal low-frequency oscillator (ILO), a 32 kHz Watch Crystal Oscillator (WCO) and provision for an external clock. Clock dividers are provided to generate clocks for peripherals on a fine-grained basis. Fractional dividers are also provided to enable clocking of higher data rates for UARTs.

Figure 2. PSoC 4100S MCU Clocking Architecture



The HFCLK signal can be divided down to generate synchronous clocks for the analog and digital peripherals. There are eight clock dividers for the PSoC 4100S; two of those are fractional dividers. The 16-bit capability allows flexible generation of fine-grained frequency values and is fully supported in PSoC Creator

### IMO Clock Source

The IMO is the primary source of internal clocking in the PSoC 4100S. It is trimmed during testing to achieve the specified accuracy. The IMO default frequency is 24 MHz and it can be adjusted from 24 to 48 MHz in steps of 4 MHz. The IMO tolerance with Cypress-provided calibration settings is  $\pm 2\%$ .

### ILO Clock Source

The ILO is a very low power, nominally 40-kHz oscillator, which is primarily used to generate clocks for the watchdog timer (WDT) and peripheral operation in Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component, which does the calibration.

### Watch Crystal Oscillator (WCO)

The PSoC 4100S clock subsystem also implements a low-frequency (32-kHz watch crystal) oscillator that can be used for precision timing applications.

## Watchdog Timer

A watchdog timer is implemented in the clock block running from the ILO; this allows watchdog operation during Deep Sleep and generates a watchdog reset if not serviced before the set timeout occurs. The watchdog reset is recorded in a Reset Cause register, which is firmware readable.



### Reset

The PSoC 4100S can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through reset and allows software to determine the cause of the reset. An XRES pin is reserved for external reset by asserting it active low. The XRES pin has an internal pull-up resistor that is always enabled.

### **Analog Blocks**

### 12-bit SAR ADC

The 12-bit, 1-Msps SAR ADC can operate at a maximum clock rate of 18 MHz and requires a minimum of 18 clocks at that frequency to do a 12-bit conversion.

The Sample-and-Hold (S/H) aperture is programmable allowing the gain bandwidth requirements of the amplifier driving the SAR inputs, which determine its settling time, to be relaxed if required. It is possible to provide an external bypass (through a fixed pin location) for the internal reference amplifier.

The SAR is connected to a fixed set of pins through an 8-input sequencer. The sequencer cycles through selected channels autonomously (sequencer scan) with zero switching overhead (that is, aggregate sampling bandwidth is equal to 1 Msps whether it is for a single channel or distributed over several channels). The sequencer switching is effected through a state machine or through firmware driven switching. A feature provided by the sequencer is buffering of each channel to reduce CPU interrupt service requirements. To accommodate signals with varying source impedance and frequency, it is possible to have different sample times programmable for each channel. Also, signal range specification through a pair of range registers (low and high range values) is implemented with a corresponding out-of-range interrupt if the digitized value exceeds the programmed range; this allows fast detection of out-of-range values without the necessity of having to wait for a sequencer scan to be completed and the CPU to read the values and check for out-of-range values in software.

The SAR is not available in Deep Sleep mode as it requires a high-speed clock (up to 18 MHz). The SAR operating range is 1.71 V to 5.5 V.

Figure 3. SAR ADC



Two Opamps (Continuous-Time Block; CTB)

The PSoC 4100S has two opamps with Comparator modes which allow most common analog functions to be performed on-chip eliminating external components; PGAs, Voltage

Buffers, Filters, Trans-Impedance Amplifiers, and other functions can be realized, in some cases with external passives. saving power, cost, and space. The on-chip opamps are designed with enough bandwidth to drive the Sample-and-Hold circuit of the ADC without requiring external buffering.

### Low-power Comparators (LPC)

The PSoC 4100S has a pair of low-power comparators, which can also operate in Deep Sleep modes. This allows the analog system blocks to be disabled while retaining the ability to monitor external voltage levels during low-power modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode where the system wake-up circuit is activated by a comparator switch event. The LPC outputs can be routed to pins.

### Current DACs

The PSoC 4100S has two IDACs, which can drive any of the pins on the chip. These IDACs have programmable current ranges.

### Analog Multiplexed Buses

The PSoC 4100S has two concentric independent buses that go around the periphery of the chip. These buses (called amux buses) are connected to firmware-programmable analog switches that allow the chip's internal resources (IDACs, comparator) to connect to any pin on the I/O Ports.

## **Programmable Digital Blocks**

The Programmable I/O (Smart I/O) block is a fabric of switches and LUTs that allows Boolean functions to be performed in signals being routed to the pins of a GPIO port. The Smart I/O can perform logical operations on input pins to the chip and on signals going out as outputs.

### **Fixed Function Digital**

### Timer/Counter/PWM (TCPWM) Block

The TCPWM block consists of a 16-bit counter with user-programmable period length. There is a capture register to record the count value at the time of an event (which may be an I/O event), a period register that is used to either stop or auto-reload the counter when its count is equal to the period register, and compare registers to generate compare value signals that are used as PWM duty cycle outputs. The block also provides true and complementary outputs with programmable offset between them to allow use as dead-band programmable complementary PWM outputs. It also has a Kill input to force outputs to a predetermined state; for example, this is used in motor drive systems when an over-current state is indicated and the PWM driving the FETs needs to be shut off immediately with no time for software intervention. There are five TCPWM blocks in the PSoC 4100S.

## Serial Communication Block (SCB)

The PSoC 4100S has three serial communication blocks, which can be programmed to have SPI, I2C, or UART functionality.

**I<sup>2</sup>C Mode**: The hardware I<sup>2</sup>C block implements a full multi-master and slave interface (it is capable of multi-master arbitration). This block is capable of operating at speeds of up to 400 kbps (Fast Mode) and has flexible buffering options to reduce interrupt overhead and latency for the CPU. It also



## **Pinouts**

The following table provides the pin list for PSoC 4100S for the 48-pin TQFP, 44-pin TQFP, 40-pin QFN, 32-pin QFN, and 35-ball CSP packages. All port pins support GPIO.

Table 1. Pin List

| 48-1 | TQFP      | 44- | TQFP      | 40  | -QFN      | 32  | -QFN      | 35  | 5-CSP    |
|------|-----------|-----|-----------|-----|-----------|-----|-----------|-----|----------|
| Pin  | Name      | Pin | Name      | Pin | Name      | Pin | Name      | Pin | Name     |
| 28   | P0.0      | 24  | P0.0      | 22  | P0.0      | 17  | P0.0      | C3  | P0.0     |
| 29   | P0.1      | 25  | P0.1      | 23  | P0.1      | 18  | P0.1      | A5  | P0.1     |
| 30   | P0.2      | 26  | P0.2      | 24  | P0.2      | 19  | P0.2      | A4  | P0.2     |
| 31   | P0.3      | 27  | P0.3      | 25  | P0.3      | 20  | P0.3      | A3  | P0.3     |
| 32   | P0.4      | 28  | P0.4      | 26  | P0.4      | 21  | P0.4      | В3  | P0.4     |
| 33   | P0.5      | 29  | P0.5      | 27  | P0.5      | 22  | P0.5      | A6  | P0.5     |
| 34   | P0.6      | 30  | P0.6      | 28  | P0.6      | 23  | P0.6      | B4  | P0.6     |
| 35   | P0.7      | 31  | P0.7      | 29  | P0.7      |     |           | B5  | P0.7     |
| 36   | XRES      | 32  | XRES      | 30  | XRES      | 24  | XRES      | В6  | XRES     |
| 37   | VCCD      | 33  | VCCD      | 31  | VCCD      | 25  | VCCD      | A7  | VCCD     |
| 38   | VSSD      |     |           | DN  | VSSD      | 26  | VSSD      | В7  | VSS      |
| 39   | VDDD      | 34  | VDDD      | 32  | VDDD      |     |           | C7  | VDD      |
| 40   | VDDA      | 35  | VDDA      | 33  | VDDA      | 27  | VDD       | C7  | VDD      |
| 41   | VSSA      | 36  | VSSA      | 34  | VSSA      | 28  | VSSA      | В7  | VSS      |
| 42   | P1.0      | 37  | P1.0      | 35  | P1.0      | 29  | P1.0      | C4  | P1.0     |
| 43   | P1.1      | 38  | P1.1      | 36  | P1.1      | 30  | P1.1      | C5  | P1.1     |
| 44   | P1.2      | 39  | P1.2      | 37  | P1.2      | 31  | P1.2      | C6  | P1.2     |
| 45   | P1.3      | 40  | P1.3      | 38  | P1.3      | 32  | P1.3      | D7  | P1.3     |
| 46   | P1.4      | 41  | P1.4      | 39  | P1.4      |     |           | D4  | P1.4     |
| 47   | P1.5      | 42  | P1.5      |     |           |     |           | D5  | P1.5     |
| 48   | P1.6      | 43  | P1.6      |     |           |     |           | D6  | P1.6     |
| 1    | P1.7/VREF | 44  | P1.7/VREF | 40  | P1.7/VREF | 1   | P1.7/VREF | E7  | P1.7/VRE |
|      |           | 1   | VSSD      |     |           |     |           |     |          |
| 2    | P2.0      | 2   | P2.0      | 1   | P2.0      | 2   | P2.0      |     |          |
| 3    | P2.1      | 3   | P2.1      | 2   | P2.1      | 3   | P2.1      |     |          |
| 4    | P2.2      | 4   | P2.2      | 3   | P2.2      | 4   | P2.2      | D3  | P2.2     |
| 5    | P2.3      | 5   | P2.3      | 4   | P2.3      | 5   | P2.3      | E4  | P2.3     |
| 6    | P2.4      | 6   | P2.4      | 5   | P2.4      |     |           | E5  | P2.4     |
| 7    | P2.5      | 7   | P2.5      | 6   | P2.5      | 6   | P2.5      | E6  | P2.5     |
| 8    | P2.6      | 8   | P2.6      | 7   | P2.6      | 7   | P2.6      | E3  | P2.6     |
| 9    | P2.7      | 9   | P2.7      | 8   | P2.7      | 8   | P2.7      | E2  | P2.7     |
| 10   | VSSD      | 10  | VSSD      | 9   | VSSD      |     | 1         |     |          |
| 12   | P3.0      | 11  | P3.0      | 10  | P3.0      | 9   | P3.0      | E1  | P3.0     |
| 13   | P3.1      | 12  | P3.1      | 11  | P3.1      | 10  | P3.1      | D2  | P3.1     |
| 14   | P3.2      | 13  | P3.2      | 12  | P3.2      | 11  | P3.2      | D1  | P3.2     |
| 16   | P3.3      | 14  | P3.3      | 13  | P3.3      | 12  | P3.3      | C1  | P3.3     |
| 17   | P3.4      | 15  | P3.4      | 14  | P3.4      |     |           | C2  | P3.4     |
| 18   | P3.5      | 16  | P3.5      | 15  | P3.5      |     |           |     |          |



Table 1. Pin List (continued)

| 48-T | QFP  | 44-T | QFP  | 40-0 | QFN  | 32-QFN |      | 35- | CSP  |
|------|------|------|------|------|------|--------|------|-----|------|
| Pin  | Name | Pin  | Name | Pin  | Name | Pin    | Name | Pin | Name |
| 19   | P3.6 | 17   | P3.6 | 16   | P3.6 |        |      |     |      |
| 20   | P3.7 | 18   | P3.7 | 17   | P3.7 |        |      |     |      |
| 21   | VDDD | 19   | VDDD |      |      |        |      |     |      |
| 22   | P4.0 | 20   | P4.0 | 18   | P4.0 | 13     | P4.0 | B1  | P4.0 |
| 23   | P4.1 | 21   | P4.1 | 19   | P4.1 | 14     | P4.1 | B2  | P4.1 |
| 24   | P4.2 | 22   | P4.2 | 20   | P4.2 | 15     | P4.2 | A2  | P4.2 |
| 25   | P4.3 | 23   | P4.3 | 21   | P4.3 | 16     | P4.3 | A1  | P4.3 |

Notes: Pins 11, 15, 26, and 27 are No Connects (NC) on the 48-pin TQFP.

## Descriptions of the Power pins are as follows:

VDDD: Power supply for the digital section. VDDA: Power supply for the analog section.

VSSD, VSSA: Ground pins for the digital and analog sections respectively.

VCCD: Regulated digital supply (1.8 V  $\pm$ 5%) VDD: Power supply to all sections of the chip VSS: Ground for all sections of the chip

Page 12 of 41



## **Development Support**

The PSoC 4100S family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit www.cypress.com/go/psoc4 to find out more.

### **Documentation**

A suite of documentation supports the PSoC 4100S family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents.

**Software User Guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more.

**Component Datasheets**: The flexibility of PSoC allows the creation of new peripherals (components) long after the device has gone into production. Component data sheets provide all of the information needed to select and use a particular component, including a functional description, API documentation, example code, and AC/DC specifications.

**Application Notes**: PSoC application notes discuss a particular application of PSoC in depth; examples include brushless DC motor control and on-chip filtering. Application notes often include example projects in addition to the application note document.

**Technical Reference Manual**: The Technical Reference Manual (TRM) contains all the technical detail you need to use a PSoC device, including a complete description of all PSoC registers. The TRM is available in the Documentation section at www.cypress.com/psoc4.

### Online

In addition to print documentation, the Cypress PSoC forums connect you with fellow PSoC users and experts in PSoC from around the world, 24 hours a day, 7 days a week.

### **Tools**

With industry standard cores, programming, and debugging interfaces, the PSoC 4100S family is part of a development tool ecosystem. Visit us at <a href="https://www.cypress.com/go/psoccreator">www.cypress.com/go/psoccreator</a> for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits.



**GPIO** 

Table 5. GPIO DC Specifications

| Spec ID#              | Parameter               | Description                                         | Min                   | Тур | Max                  | Units | Details/<br>Conditions                              |
|-----------------------|-------------------------|-----------------------------------------------------|-----------------------|-----|----------------------|-------|-----------------------------------------------------|
| SID57                 | V <sub>IH</sub> [3]     | Input voltage high threshold                        | $0.7 \times V_{DDD}$  | -   | _                    |       | CMOS Input                                          |
| SID58                 | V <sub>IL</sub>         | Input voltage low threshold                         | -                     | _   | $0.3 \times V_{DDD}$ |       | CMOS Input                                          |
| SID241                | V <sub>IH</sub> [3]     | LVTTL input, V <sub>DDD</sub> < 2.7 V               | $0.7 \times V_{DDD}$  | -   | _                    |       | _                                                   |
| SID242                | V <sub>IL</sub>         | LVTTL input, V <sub>DDD</sub> < 2.7 V               | -                     | _   | $0.3 \times V_{DDD}$ |       | _                                                   |
| SID243                | V <sub>IH</sub> [3]     | LVTTL input, $V_{DDD} \ge 2.7 \text{ V}$            | 2.0                   | -   | _                    |       | _                                                   |
| SID244                | V <sub>IL</sub>         | LVTTL input, $V_{DDD} \ge 2.7 \text{ V}$            | _                     | -   | 8.0                  | V     | _                                                   |
| SID59                 | V <sub>OH</sub>         | Output voltage high level                           | V <sub>DDD</sub> -0.6 | -   | _                    |       | $I_{OH}$ = 4 mA at 3 V $V_{DDD}$                    |
| SID60                 | V <sub>OH</sub>         | Output voltage high level                           | V <sub>DDD</sub> -0.5 | -   | _                    |       | I <sub>OH</sub> = 1 mA at 1.8 V<br>V <sub>DDD</sub> |
| SID61                 | V <sub>OL</sub>         | Output voltage low level                            | -                     | _   | 0.6                  |       | I <sub>OL</sub> = 4 mA at 1.8 V<br>V <sub>DDD</sub> |
| SID62                 | V <sub>OL</sub>         | Output voltage low level                            | _                     | -   | 0.6                  |       | $I_{OL}$ = 10 mA at 3 V $V_{DDD}$                   |
| SID62A                | V <sub>OL</sub>         | Output voltage low level                            | -                     | -   | 0.4                  |       | $I_{OL}$ = 3 mA at 3 V $V_{DDD}$                    |
| SID63                 | R <sub>PULLUP</sub>     | Pull-up resistor                                    | 3.5                   | 5.6 | 8.5                  | kΩ    | _                                                   |
| SID64                 | R <sub>PULLDOWN</sub>   | Pull-down resistor                                  | 3.5                   | 5.6 | 8.5                  | N22   | _                                                   |
| SID65                 | I <sub>IL</sub>         | Input leakage current (absolute value)              | _                     | _   | 2                    | nA    | 25 °C, V <sub>DDD</sub> = 3.0 V                     |
| SID66                 | C <sub>IN</sub>         | Input capacitance                                   | _                     | -   | 7                    | pF    | _                                                   |
| SID67 <sup>[4]</sup>  | V <sub>HYSTTL</sub>     | Input hysteresis LVTTL                              | 25                    | 40  | _                    |       | $V_{DDD} \ge 2.7 \text{ V}$                         |
| SID68 <sup>[4]</sup>  | V <sub>HYSCMOS</sub>    | Input hysteresis CMOS                               | $0.05 \times V_{DDD}$ | -   | _                    | mV    | V <sub>DD</sub> < 4.5 V                             |
| SID68A <sup>[4]</sup> | V <sub>HYSCMOS5V5</sub> | Input hysteresis CMOS                               | 200                   | -   | _                    |       | V <sub>DD</sub> > 4.5 V                             |
| SID69 <sup>[4]</sup>  | I <sub>DIODE</sub>      | Current through protection diode to $V_{DD}/V_{SS}$ | -                     | _   | 100                  | μA    | _                                                   |
| SID69A <sup>[4]</sup> | I <sub>TOT_GPIO</sub>   | Maximum total source or sink chip current           | _                     | _   | 200                  | mA    | -                                                   |

## Table 6. GPIO AC Specifications

(Guaranteed by Characterization)

| Spec ID# | Parameter          | Description                   | Min | Тур | Max | Units | Details/<br>Conditions                    |
|----------|--------------------|-------------------------------|-----|-----|-----|-------|-------------------------------------------|
| SID70    | T <sub>RISEF</sub> | Rise time in fast strong mode | 2   | 1   | 12  |       | 3.3 V V <sub>DDD</sub> , Cload =<br>25 pF |
| SID71    | T <sub>FALLF</sub> | Fall time in fast strong mode | 2   | _   | 12  |       | 3.3 V V <sub>DDD</sub> , Cload =<br>25 pF |
| SID72    | T <sub>RISES</sub> | Rise time in slow strong mode | 10  | _   | 60  |       | 3.3 V V <sub>DDD</sub> , Cload =<br>25 pF |

V<sub>IH</sub> must not exceed V<sub>DDD</sub> + 0.2 V.
 Guaranteed by characterization.



# **Analog Peripherals**

Table 9. CTBm Opamp Specifications

| Spec ID# | Parameter                | Description                                         | Min | Тур  | Max  | Units | Details/<br>Conditions                                |
|----------|--------------------------|-----------------------------------------------------|-----|------|------|-------|-------------------------------------------------------|
|          | I <sub>DD</sub>          | Opamp block current, External load                  |     |      |      |       |                                                       |
| SID269   | I <sub>DD_HI</sub>       | power=hi                                            | -   | 1100 | 1850 |       | -                                                     |
| SID270   | I <sub>DD_MED</sub>      | power=med                                           | -   | 550  | 950  | μA    | _                                                     |
| SID271   | I <sub>DD_LOW</sub>      | power=lo                                            | 1   | 150  | 350  |       | _                                                     |
|          | G <sub>BW</sub>          | Load = 20 pF, 0.1 mA<br>V <sub>DDA</sub> = 2.7 V    |     |      |      |       |                                                       |
| SID272   | G <sub>BW_HI</sub>       | power=hi                                            | 6   | _    | _    |       | Input and output are 0.2 V to V <sub>DDA</sub> -0.2 V |
| SID273   | G <sub>BW_MED</sub>      | power=med                                           | 3   | -    | _    | MHz   | Input and output are 0.2 V to V <sub>DDA</sub> -0.2 V |
| SID274   | G <sub>BW_LO</sub>       | power=lo                                            | -   | 1    | _    |       | Input and output are 0.2 V to V <sub>DDA</sub> -0.2 V |
|          | I <sub>OUT_MAX</sub>     | $V_{DDA} = 2.7 \text{ V}, 500 \text{ mV from rail}$ |     | , ,  |      |       |                                                       |
| SID275   | I <sub>OUT_MAX_HI</sub>  | power=hi                                            | 10  | -    | _    |       | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
| SID276   | I <sub>OUT_MAX_MID</sub> | power=mid                                           | 10  | -    | _    | mA    | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
| SID277   | I <sub>OUT_MAX_LO</sub>  | power=lo                                            | -   | 5    | _    |       | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
|          | I <sub>OUT</sub>         | $V_{DDA}$ = 1.71 V, 500 mV from rail                |     |      |      |       |                                                       |
| SID278   | I <sub>OUT_MAX_HI</sub>  | power=hi                                            | 4   | -    | -    |       | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
| SID279   | I <sub>OUT_MAX_MID</sub> | power=mid                                           | 4   | _    | -    | mA    | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
| SID280   | I <sub>OUT_MAX_LO</sub>  | power=lo                                            | ı   | 2    | _    |       | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
|          | I <sub>DD_Int</sub>      | Opamp block current Internal Load                   |     |      |      |       |                                                       |
| SID269_I | I <sub>DD_HI_Int</sub>   | power=hi                                            | ı   | 1500 | 1700 |       | _                                                     |
| SID270_I | I <sub>DD_MED_Int</sub>  | power=med                                           | _   | 700  | 900  | μA    | _                                                     |
| CIDO74   | I <sub>DD_LOW_Int</sub>  | power=lo                                            | -   | -    | _    |       | -                                                     |
| SID271_I | G <sub>BW</sub>          | V <sub>DDA</sub> = 2.7 V                            | -   | _    | -    |       | -                                                     |
| SID272_I | G <sub>BW_HI_Int</sub>   | power=hi                                            | 8   | -    | _    | MHz   | Output is 0.25 V to V <sub>DDA</sub> -0.25 V          |



Table 9. CTBm Opamp Specifications (continued)

| Spec ID# | Parameter              | Description                                                                     | Min | Тур  | Max | Units | Details/<br>Conditions                    |
|----------|------------------------|---------------------------------------------------------------------------------|-----|------|-----|-------|-------------------------------------------|
| SID299   | T_OP_WAKE              | From disable to enable, no external RC dominating                               | _   | _    | 25  | μs    | _                                         |
| SID299A  | OL_GAIN                | Open Loop Gain                                                                  | _   | 90   | -   | dB    |                                           |
|          | COMP_MODE              | Comparator mode; 50 mV drive,<br>T <sub>rise</sub> =T <sub>fall</sub> (approx.) |     |      |     |       |                                           |
| SID300   | TPD1                   | Response time; power=hi                                                         | _   | 150  | _   |       | Input is 0.2 V to V <sub>DDA</sub> -0.2 V |
| SID301   | TPD2                   | Response time; power=med                                                        | -   | 500  | _   | ns    | Input is 0.2 V to V <sub>DDA</sub> -0.2 V |
| SID302   | TPD3                   | Response time; power=lo                                                         | _   | 2500 | _   |       | Input is 0.2 V to V <sub>DDA</sub> -0.2 V |
| SID303   | VHYST_OP               | Hysteresis                                                                      | _   | 10   | -   | mV    | _                                         |
| SID304   | WUP_CTB                | Wake-up time from Enabled to Usable                                             | _   | -    | 25  | μs    | -                                         |
|          | Deep Sleep<br>Mode     | Mode 2 is lowest current range.<br>Mode 1 has higher GBW.                       |     |      |     |       |                                           |
| SID_DS_1 | I <sub>DD_HI_M1</sub>  | Mode 1, High current                                                            | _   | 1400 | _   |       | 25 °C                                     |
| SID_DS_2 | I <sub>DD_MED_M1</sub> | Mode 1, Medium current                                                          | _   | 700  | -   |       | 25 °C                                     |
| SID_DS_3 | I <sub>DD_LOW_M1</sub> | Mode 1, Low current                                                             | _   | 200  | -   |       | 25 °C                                     |
| SID_DS_4 | I <sub>DD_HI_M2</sub>  | Mode 2, High current                                                            | _   | 120  | _   | μA    | 25 °C                                     |
| SID_DS_5 | I <sub>DD_MED_M2</sub> | Mode 2, Medium current                                                          | _   | 60   | _   |       | 25 °C                                     |
| SID_DS_6 | I <sub>DD_LOW_M2</sub> | Mode 2, Low current                                                             | _   | 15   | _   |       | 25 °C                                     |

Document Number: 002-00122 Rev. \*H Page 19 of 41



CSD

Table 14. CSD and IDAC Specifications

| SPEC ID#    | Parameter        | Description                                                           | Min  | Тур | Max                    | Units | Details / Conditions                                                                                                                 |
|-------------|------------------|-----------------------------------------------------------------------|------|-----|------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------|
| SYS.PER#3   | VDD_RIPPLE       | Max allowed ripple on power supply, DC to 10 MHz                      | ı    | _   | ±50                    | mV    | V <sub>DD</sub> > 2 V (with ripple),<br>25 °C T <sub>A</sub> , Sensitivity =<br>0.1 pF                                               |
| SYS.PER#16  | VDD_RIPPLE_1.8   | Max allowed ripple on power supply, DC to 10 MHz                      | -    | _   | ±25                    | mV    | $V_{DD}$ > 1.75V (with ripple),<br>25 °C T <sub>A</sub> , Parasitic Capacitance (C <sub>P</sub> ) < 20 pF,<br>Sensitivity ≥ 0.4 pF   |
| SID.CSD.BLK | ICSD             | Maximum block current                                                 | -    | -   | 4000                   | μA    | Maximum block current for<br>both IDACs in dynamic<br>(switching) mode including<br>comparators, buffer, and<br>reference generator. |
| SID.CSD#15  | V <sub>REF</sub> | Voltage reference for CSD and Comparator                              | 0.6  | 1.2 | V <sub>DDA</sub> - 0.6 | V     | V <sub>DDA</sub> - 0.06 or 4.4,<br>whichever is lower                                                                                |
| SID.CSD#15A | VREF_EXT         | External Voltage reference for CSD and Comparator                     | 0.6  |     | V <sub>DDA</sub> - 0.6 | V     | V <sub>DDA</sub> - 0.06 or 4.4,<br>whichever is lower                                                                                |
| SID.CSD#16  | IDAC1IDD         | IDAC1 (7-bits) block current                                          | _    | -   | 1750                   | μΑ    |                                                                                                                                      |
| SID.CSD#17  | IDAC2IDD         | IDAC2 (7-bits) block current                                          | _    | -   | 1750                   | μΑ    |                                                                                                                                      |
| SID308      | VCSD             | Voltage range of operation                                            | 1.71 | -   | 5.5                    | V     | 1.8 V ±5% or 1.8 V to 5.5 \                                                                                                          |
| SID308A     | VCOMPIDAC        | Voltage compliance range of IDAC                                      | 0.6  | -   | V <sub>DDA</sub> -0.6  | V     | V <sub>DDA</sub> - 0.06 or 4.4,<br>whichever is lower                                                                                |
| SID309      | IDAC1DNL         | DNL                                                                   | -1   | -   | 1                      | LSB   |                                                                                                                                      |
| SID310      | IDAC1INL         | INL                                                                   | -2   | _   | 2                      | LSB   | INL is $\pm 5.5$ LSB for $V_{DDA} < 2$ V                                                                                             |
| SID311      | IDAC2DNL         | DNL                                                                   | -1   | -   | 1                      | LSB   |                                                                                                                                      |
| SID312      | IDAC2INL         | INL                                                                   | -2   | _   | 2                      | LSB   | INL is $\pm 5.5$ LSB for $V_{DDA} < 2$ V                                                                                             |
| SID313      | SNR              | Ratio of counts of finger to noise.<br>Guaranteed by characterization | 5    | _   | _                      | Ratio | Capacitance range of 5 to 35 pF, 0.1-pF sensitivity. All use cases. V <sub>DDA</sub> > 2 V.                                          |
| SID314      | IDAC1CRT1        | Output current of IDAC1 (7 bits) in low range                         | 4.2  | _   | 5.4                    | μA    | LSB = 37.5-nA typ.                                                                                                                   |
| SID314A     | IDAC1CRT2        | Output current of IDAC1(7 bits) in medium range                       | 34   | _   | 41                     | μA    | LSB = 300-nA typ.                                                                                                                    |
| SID314B     | IDAC1CRT3        | Output current of IDAC1(7 bits) in high range                         | 275  | _   | 330                    | μA    | LSB = 2.4-μA typ.                                                                                                                    |
| SID314C     | IDAC1CRT12       | Output current of IDAC1 (7 bits) in low range, 2X mode                | 8    | -   | 10.5                   | μA    | LSB = 75-nA typ.                                                                                                                     |
| SID314D     | IDAC1CRT22       | Output current of IDAC1(7 bits) in medium range, 2X mode              | 69   | -   | 82                     | μA    | LSB = 600-nA typ.                                                                                                                    |
| SID314E     | IDAC1CRT32       | Output current of IDAC1(7 bits) in high range, 2X mode                | 540  | -   | 660                    | μA    | LSB = 4.8-μA typ.                                                                                                                    |
| SID315      | IDAC2CRT1        | Output current of IDAC2 (7 bits) in low range                         | 4.2  | _   | 5.4                    | μA    | LSB = 37.5-nA typ.                                                                                                                   |
| SID315A     | IDAC2CRT2        | Output current of IDAC2 (7 bits) in medium range                      | 34   | _   | 41                     | μA    | LSB = 300-nA typ.                                                                                                                    |
| SID315B     | IDAC2CRT3        | Output current of IDAC2 (7 bits) in high range                        | 275  | _   | 330                    | μA    | LSB = 2.4-µA typ.                                                                                                                    |
| SID315C     | IDAC2CRT12       | Output current of IDAC2 (7 bits) in low range, 2X mode                | 8    | _   | 10.5                   | μA    | LSB = 75-nA typ.                                                                                                                     |
| SID315D     | IDAC2CRT22       | Output current of IDAC2(7 bits) in medium range, 2X mode              | 69   | _   | 82                     | μA    | LSB = 600-nA typ.                                                                                                                    |
| SID315E     | IDAC2CRT32       | Output current of IDAC2(7 bits) in high range, 2X mode                | 540  | _   | 660                    | μA    | LSB = 4.8-μA typ.                                                                                                                    |
| SID315F     | IDAC3CRT13       | Output current of IDAC in 8-bit mode in low range                     | 8    | _   | 10.5                   | μA    | LSB = 37.5-nA typ.                                                                                                                   |



Table 14. CSD and IDAC Specifications (continued)

| SPEC ID# | Parameter     | Description                                          | Min | Тур | Max | Units | Details / Conditions                                                        |
|----------|---------------|------------------------------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------------------|
| SID315G  | IDAC3CRT23    | Output current of IDAC in 8-bit mode in medium range | 69  | -   | 82  | μA    | LSB = 300-nA typ.                                                           |
| SID315H  | IDAC3CRT33    | Output current of IDAC in 8-bit mode in high range   | 540 | -   | 660 | μA    | LSB = 2.4-µA typ.                                                           |
| SID320   | IDACOFFSET    | All zeroes input                                     | -   | -   | 1   | LSB   | Polarity set by Source or<br>Sink. Offset is 2 LSBs for<br>37.5 nA/LSB mode |
| SID321   | IDACGAIN      | Full-scale error less offset                         | -   | _   | ±10 | %     |                                                                             |
| SID322   | IDACMISMATCH1 | Mismatch between IDAC1 and IDAC2 in Low mode         | _   | -   | 9.2 | LSB   | LSB = 37.5-nA typ.                                                          |
| SID322A  | IDACMISMATCH2 | Mismatch between IDAC1 and IDAC2 in Medium mode      | _   | -   | 5.6 | LSB   | LSB = 300-nA typ.                                                           |
| SID322B  | IDACMISMATCH3 | Mismatch between IDAC1 and IDAC2 in High mode        | _   | -   | 6.8 | LSB   | LSB = 2.4-µA typ.                                                           |
| SID323   | IDACSET8      | Settling time to 0.5 LSB for 8-bit IDAC              | _   | -   | 10  | μs    | Full-scale transition. No external load.                                    |
| SID324   | IDACSET7      | Settling time to 0.5 LSB for 7-bit IDAC              | _   | -   | 10  | μs    | Full-scale transition. No external load.                                    |
| SID325   | CMOD          | External modulator capacitor.                        | -   | 2.2 | _   | nF    | 5-V rating, X7R or NP0 cap.                                                 |

Table 15. 10-bit CapSense ADC Specifications

| Spec ID# | Parameter | Description                                                                                           | Min       | Тур | Max       | Units | Details/<br>Conditions                                                                   |
|----------|-----------|-------------------------------------------------------------------------------------------------------|-----------|-----|-----------|-------|------------------------------------------------------------------------------------------|
| SIDA94   | A_RES     | Resolution                                                                                            | -         | _   | 10        | bits  | Auto-zeroing is required every millisecond                                               |
| SIDA95   | A_CHNLS_S | Number of channels - single ended                                                                     | _         | -   | 16        |       | Defined by AMUX Bus.                                                                     |
| SIDA97   | A-MONO    | Monotonicity                                                                                          | _         | _   | _         | Yes   |                                                                                          |
| SIDA98   | A_GAINERR | Gain error                                                                                            | -         | _   | ±2        | %     | In V <sub>REF</sub> (2.4 V) mode<br>with V <sub>DDA</sub> bypass<br>capacitance of 10 µF |
| SIDA99   | A_OFFSET  | Input offset voltage                                                                                  | -         | -   | 3         | mV    | In V <sub>REF</sub> (2.4 V) mode<br>with V <sub>DDA</sub> bypass<br>capacitance of 10 µF |
| SIDA100  | A_ISAR    | Current consumption                                                                                   | _         | _   | 0.25      | mA    |                                                                                          |
| SIDA101  | A_VINS    | Input voltage range - single ended                                                                    | $V_{SSA}$ | _   | $V_{DDA}$ | V     |                                                                                          |
| SIDA103  | A_INRES   | Input resistance                                                                                      | _         | 2.2 | _         | ΚΩ    |                                                                                          |
| SIDA104  | A_INCAP   | Input capacitance                                                                                     | _         | 20  | _         | pF    |                                                                                          |
| SIDA106  | A_PSRR    | Power supply rejection ratio                                                                          | -         | 60  | _         | dB    | In V <sub>REF</sub> (2.4 V) mode<br>with V <sub>DDA</sub> bypass<br>capacitance of 10 µF |
| SIDA107  | A_TACQ    | Sample acquisition time                                                                               | _         | 1   | -         | μs    |                                                                                          |
| SIDA108  | A_CONV8   | Conversion time for 8-bit resolution at conversion rate = Fhclk/(2^(N+2)). Clock frequency = 48 MHz.  | _         | _   | 21.3      | μs    | Does not include acquisition time. Equivalent to 44.8 ksps including acquisition time.   |
| SIDA108A | A_CONV10  | Conversion time for 10-bit resolution at conversion rate = Fhclk/(2^(N+2)). Clock frequency = 48 MHz. | ı         | -   | 85.3      | μs    | Does not include acquisition time. Equivalent to 11.6 ksps including acquisition time.   |

Document Number: 002-00122 Rev. \*H Page 24 of 41



## Memory

## Table 25. Flash DC Specifications

| Spec ID | Parameter | Description               | Min  | Тур | Max | Units | Details/Conditions |
|---------|-----------|---------------------------|------|-----|-----|-------|--------------------|
| SID173  | $V_{PE}$  | Erase and program voltage | 1.71 | 1   | 5.5 | V     | _                  |

## Table 26. Flash AC Specifications

| Spec ID                 | Parameter                               | Description                                        | Min   | Тур | Max | Units   | Details/Conditions       |
|-------------------------|-----------------------------------------|----------------------------------------------------|-------|-----|-----|---------|--------------------------|
| SID174                  | T <sub>ROWWRITE</sub> <sup>[10]</sup>   | Row (block) write time (erase and program)         | -     | -   | 20  |         | Row (block) = 128 bytes  |
| SID175                  | T <sub>ROWERASE</sub> <sup>[10]</sup>   | Row erase time                                     | -     | _   | 16  | ms      | _                        |
| SID176                  | T <sub>ROWPROGRAM</sub> <sup>[10]</sup> | Row program time after erase                       | -     | _   | 4   |         | -                        |
| SID178                  | T <sub>BULKERASE</sub> <sup>[10]</sup>  | Bulk erase time (64 KB)                            | _     | -   | 35  |         | _                        |
| SID180 <sup>[11]</sup>  | T <sub>DEVPROG</sub> <sup>[10]</sup>    | Total device program time                          | _     | _   | 7   | Seconds | -                        |
| SID181 <sup>[11]</sup>  | F <sub>END</sub>                        | Flash endurance                                    | 100 K | _   | _   | Cycles  | -                        |
| SID182 <sup>[11]</sup>  | F <sub>RET</sub>                        | Flash retention. $T_A \le 55$ °C, 100 K P/E cycles | 20    | _   | -   | Years   | -                        |
| SID182A <sup>[11]</sup> | _                                       | Flash retention. $T_A \le 85$ °C, 10 K P/E cycles  | 10    | -   | _   | Tears   | -                        |
| SID256                  | TWS48                                   | Number of Wait states at 48 MHz                    | 2     | -   | _   |         | CPU execution from Flash |
| SID257                  | TWS24                                   | Number of Wait states at 24 MHz                    | 1     | _   | _   |         | CPU execution from Flash |

## **System Resources**

Power-on Reset (POR)

## Table 27. Power On Reset (PRES)

| Spec ID                | Parameter             | Description            | Min  | Тур | Max | Units       | Details/Conditions |
|------------------------|-----------------------|------------------------|------|-----|-----|-------------|--------------------|
| SID.CLK#6              | SR_POWER_UP           | Power supply slew rate | 1    | 1   | 67  | At power-up |                    |
| SID185 <sup>[11]</sup> | V <sub>RISEIPOR</sub> | Rising trip voltage    | 0.80 | 1   | 1.5 | V           | _                  |
| SID186 <sup>[11]</sup> | V <sub>FALLIPOR</sub> | Falling trip voltage   | 0.70 | -   | 1.4 |             | _                  |

## Table 28. Brown-out Detect (BOD) for $V_{\mbox{\scriptsize CCD}}$

| Spec ID                | Parameter              | Description                                | Min  | Тур | Max  | Units | Details/Conditions |
|------------------------|------------------------|--------------------------------------------|------|-----|------|-------|--------------------|
| SID190 <sup>[11]</sup> | V <sub>FALLPPOR</sub>  | BOD trip voltage in active and sleep modes | 1.48 | 1   | 1.62 | V     | -                  |
| SID192 <sup>[11]</sup> | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep             | 1.11 | 1   | 1.5  |       | _                  |

Document Number: 002-00122 Rev. \*H Page 28 of 41

Notes

10. It can take as much as 20 milliseconds to write to Flash. During this time the device should not be Reset, or Flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.



## SWD Interface

## Table 29. SWD Interface Specifications

| Spec ID                 | Parameter    | Description                                          | Min    | Тур | Max   | Units | Details/Conditions               |
|-------------------------|--------------|------------------------------------------------------|--------|-----|-------|-------|----------------------------------|
| SID213                  | F_SWDCLK1    | $3.3~V \le V_{DD} \le 5.5~V$                         | ı      | 1   | 14    | MHz   | SWDCLK ≤ 1/3 CPU clock frequency |
| SID214                  | F_SWDCLK2    | $1.71 \text{ V} \le \text{V}_{DD} \le 3.3 \text{ V}$ | -      | -   | 7     |       | SWDCLK ≤ 1/3 CPU clock frequency |
| SID215 <sup>[12]</sup>  | T_SWDI_SETUP | T = 1/f SWDCLK                                       | 0.25*T | _   | _     |       | -                                |
| SID216 <sup>[12]</sup>  | T_SWDI_HOLD  | T = 1/f SWDCLK                                       | 0.25*T | _   | _     | ns    | -                                |
| SID217 <sup>[12]</sup>  | T_SWDO_VALID | T = 1/f SWDCLK                                       | _      | _   | 0.5*T | 115   | -                                |
| SID217A <sup>[12]</sup> | T_SWDO_HOLD  | T = 1/f SWDCLK                                       | 1      | _   | _     |       | -                                |

Internal Main Oscillator

## Table 30. IMO DC Specifications

(Guaranteed by Design)

| Spec ID | Parameter         | Description                     | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|---------------------------------|-----|-----|-----|-------|--------------------|
| SID218  | I <sub>IMO1</sub> | IMO operating current at 48 MHz | _   | _   | 250 | μΑ    | _                  |
| SID219  | I <sub>IMO2</sub> | IMO operating current at 24 MHz | _   | -   | 180 | μΑ    | _                  |

## Table 31. IMO AC Specifications

| Spec ID | Parameter               | Description                                         | Min | Тур | Max | Units | Details/Conditions |  |  |  |  |
|---------|-------------------------|-----------------------------------------------------|-----|-----|-----|-------|--------------------|--|--|--|--|
| SID223  | F <sub>IMOTOL1</sub>    | Frequency variation at 24, 32, and 48 MHz (trimmed) | 1   | _   | ±2  | %     |                    |  |  |  |  |
| SID226  | T <sub>STARTIMO</sub>   | IMO startup time                                    | _   | _   | 7   | μs    | -                  |  |  |  |  |
| SID228  | T <sub>JITRMSIMO2</sub> | RMS jitter at 24 MHz                                | -   | 145 | =   | ps    | _                  |  |  |  |  |

Internal Low-Speed Oscillator

# Table 32. ILO DC Specifications

(Guaranteed by Design)

| Spec ID                | Parameter         | Description           | Min | Тур | Max  | Units | Details/Conditions |
|------------------------|-------------------|-----------------------|-----|-----|------|-------|--------------------|
| SID231 <sup>[12]</sup> | I <sub>ILO1</sub> | ILO operating current | ı   | 0.3 | 1.05 | μΑ    | _                  |

## Table 33. ILO AC Specifications

| Spec ID                | Parameter              | Description         | Min | Тур | Max | Units | Details/Conditions |
|------------------------|------------------------|---------------------|-----|-----|-----|-------|--------------------|
| SID234 <sup>[12]</sup> | T <sub>STARTILO1</sub> | ILO startup time    | -   | -   | 2   | ms    | _                  |
| SID236 <sup>[12]</sup> | T <sub>ILODUTY</sub>   | ILO duty cycle      | 40  | 50  | 60  | %     | _                  |
| SID237                 | F <sub>ILOTRIM1</sub>  | ILO frequency range | 20  | 40  | 80  | kHz   | _                  |

**Note** 12. Guaranteed by characterization.



## Table 34. Watch Crystal Oscillator (WCO) Specifications

| Spec ID# | Parameter | Description                         | Min | Тур    | Max  | Units | Details / Conditions |
|----------|-----------|-------------------------------------|-----|--------|------|-------|----------------------|
| SID398   | FWCO      | Crystal Frequency                   | _   | 32.768 | _    | kHz   |                      |
| SID399   | FTOL      | Frequency tolerance                 | _   | 50     | 250  | ppm   | With 20-ppm crystal  |
| SID400   | ESR       | Equivalent series resistance        | _   | 50     | _    | kΩ    |                      |
| SID401   | PD        | Drive Level                         | _   | _      | 1    | μW    |                      |
| SID402   | TSTART    | Startup time                        | _   | _      | 500  | ms    |                      |
| SID403   | CL        | Crystal Load Capacitance            | 6   | _      | 12.5 | pF    |                      |
| SID404   | C0        | Crystal Shunt Capacitance           | _   | 1.35   | _    | pF    |                      |
| SID405   | IWCO1     | Operating Current (high power mode) | _   | _      | 8    | uA    |                      |
| SID406   | IWCO2     | Operating Current (low power mode)  | _   | _      | 1    | uA    |                      |

## Table 35. External Clock Specifications

| Spec ID                | Parameter  | Description                               | Min | Тур | Max | Units | Details/Conditions |
|------------------------|------------|-------------------------------------------|-----|-----|-----|-------|--------------------|
|                        | •          | External clock input frequency            | 0   | _   | 48  | MHz   | _                  |
| SID306 <sup>[13]</sup> | ExtClkDuty | Duty cycle; measured at V <sub>DD/2</sub> | 45  | _   | 55  | %     | -                  |

## Table 36. Block Specs

| Spec ID                | Parameter              | Description                        | Min | Тур | Max | Units   | Details/Conditions |
|------------------------|------------------------|------------------------------------|-----|-----|-----|---------|--------------------|
| SID262 <sup>[13]</sup> | T <sub>CLKSWITCH</sub> | System clock source switching time | 3   | 1   | 4   | Periods | _                  |

## Table 37. Smart I/O Pass-through Time (Delay in Bypass Mode)

| Spec ID# | Parameter  | Description                                 | Min | Тур | Max | Units | Details / Conditions |
|----------|------------|---------------------------------------------|-----|-----|-----|-------|----------------------|
| SID252   | PRG_BYPASS | Max delay added by Smart I/O in bypass mode | -   | 1   | 1.6 | ns    |                      |

**Note** 13. Guaranteed by characterization.



# **Ordering Information**

The marketing part numbers for the PSoC 4100S family are listed in the following table.

|          |                  |                     |            |           |              |     |                | Featur         | es              |                |              |            |            |      |                         | Р      | ackag  | е       |         |
|----------|------------------|---------------------|------------|-----------|--------------|-----|----------------|----------------|-----------------|----------------|--------------|------------|------------|------|-------------------------|--------|--------|---------|---------|
| Category | MPN              | Max CPU Speed (MHz) | Flash (KB) | SRAM (KB) | Opamp (CTBm) | CSD | 10-bit CSD ADC | 12-bit SAR ADC | ADC Sample Rate | LP Comparators | TCPWM Blocks | SCB Blocks | Smart I/Os | GPIO | 35-WLCSP (0.35mm pitch) | 32-QFN | 40-QFN | 48-TQFP | 44-TQFP |
|          | CY8C4124FNI-S403 | 24                  | 16         | 4         | 2            | 0   | 1              | 0              |                 | 2              | 5            | 2          | 8          | 31   | Х                       |        |        |         |         |
|          | CY8C4124FNI-S413 | 24                  | 16         | 4         | 2            | 1   | 1              | 0              |                 | 2              | 5            | 2          | 16         | 31   | Χ                       |        |        |         |         |
|          | CY8C4124LQI-S412 | 24                  | 16         | 4         | 2            | 1   | 1              | 0              |                 | 2              | 5            | 2          | 16         | 27   |                         | Х      |        |         |         |
|          | CY8C4124LQI-S413 | 24                  | 16         | 4         | 2            | 1   | 1              | 0              |                 | 2              | 5            | 2          | 16         | 34   |                         |        | Х      |         |         |
| 4124     | CY8C4124AZI-S413 | 24                  | 16         | 4         | 2            | 1   | 1              | 0              |                 | 2              | 5            | 2          | 16         | 36   |                         |        |        | Х       |         |
|          | CY8C4124FNI-S433 | 24                  | 16         | 4         | 2            | 1   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 31   | Х                       |        |        |         |         |
|          | CY8C4124LQI-S432 | 24                  | 16         | 4         | 2            | 1   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 27   |                         | Х      |        |         |         |
|          | CY8C4124LQI-S433 | 24                  | 16         | 4         | 2            | 1   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 34   |                         |        | Х      |         |         |
|          | CY8C4124AZI-S433 | 24                  | 16         | 4         | 2            | 1   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 36   |                         |        |        | Х       |         |
|          | CY8C4125FNI-S423 | 24                  | 32         | 4         | 2            | 0   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 31   | Х                       |        |        |         |         |
|          | CY8C4125LQI-S422 | 24                  | 32         | 4         | 2            | 0   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 27   |                         | Х      |        |         |         |
|          | CY8C4125LQI-S423 | 24                  | 32         | 4         | 2            | 0   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 34   |                         |        | Х      |         |         |
|          | CY8C4125AZI-S423 | 24                  | 32         | 4         | 2            | 0   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 36   |                         |        |        | Х       |         |
|          | CY8C4125AXI-S423 | 24                  | 32         | 4         | 2            | 0   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 36   |                         |        |        |         | Х       |
| 4125     | CY8C4125FNI-S413 | 24                  | 32         | 4         | 2            | 1   | 1              | 0              |                 | 2              | 5            | 2          | 16         | 31   | Х                       |        |        |         |         |
|          | CY8C4125LQI-S412 | 24                  | 32         | 4         | 2            | 1   | 1              | 0              |                 | 2              | 5            | 2          | 16         | 27   |                         | Х      |        |         |         |
| 4125     | CY8C4125LQI-S413 | 24                  | 32         | 4         | 2            | 1   | 1              | 0              |                 | 2              | 5            | 2          | 16         | 34   |                         |        | Х      |         |         |
|          | CY8C4125AZI-S413 | 24                  | 32         | 4         | 2            | 1   | 1              | 0              |                 | 2              | 5            | 2          | 16         | 36   |                         |        |        | Х       |         |
|          | CY8C4125FNI-S433 | 24                  | 32         | 4         | 2            | 1   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 31   | Х                       |        |        |         |         |
|          | CY8C4125LQI-S432 | 24                  | 32         | 4         | 2            | 1   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 27   |                         | Х      |        |         |         |
|          | CY8C4125LQI-S433 | 24                  | 32         | 4         | 2            | 1   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 34   |                         |        | Х      |         |         |
|          | CY8C4125AZI-S433 | 24                  | 32         | 4         | 2            | 1   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 36   |                         |        |        | Х       |         |
|          | CY8C4125AXI-S433 | 24                  | 32         | 4         | 2            | 1   | 1              | 1              | 806 ksps        | 2              | 5            | 2          | 16         | 36   |                         |        |        |         | Х       |
|          | CY8C4126AZI-S423 | 24                  | 64         | 8         | 2            | 0   | 1              | 1              | 806 ksps        | 2              | 5            | 3          | 16         | 36   |                         |        |        | Х       |         |
| 4126     | CY8C4126AXI-S423 | 24                  | 64         | 8         | 2            | 0   | 1              | 1              | 806 ksps        | 2              | 5            | 3          | 16         | 36   |                         |        |        |         | Х       |
| 4120     | CY8C4126AZI-S433 | 24                  | 64         | 8         | 2            | 1   | 1              | 1              | 806 ksps        | 2              | 5            | 3          | 16         | 36   |                         |        |        | Х       |         |
|          | CY8C4126AXI-S433 | 24                  | 64         | 8         | 2            | 1   | 1              | 1              | 806 ksps        | 2              | 5            | 3          | 16         | 36   |                         |        |        |         | Х       |
|          | CY8C4145AZI-S423 | 48                  | 32         | 4         | 2            | 0   | 1              | 1              | 1 Msps          | 2              | 5            | 2          | 16         | 36   |                         |        |        | Х       |         |
| 4145     | CY8C4145AXI-S423 | 48                  | 32         | 4         | 2            | 0   | 1              | 1              | 1 Msps          | 2              | 5            | 2          | 16         | 36   |                         |        |        |         | Х       |
|          | CY8C4145AXI-S433 | 48                  | 32         | 4         | 2            | 1   | 1              | 1              | 1 Msps          | 2              | 5            | 2          | 16         | 36   |                         |        |        |         | Х       |
| _        | CY8C4146FNI-S423 | 48                  | 64         | 8         | 2            | 0   | 1              | 1              | 1 Msps          | 2              | 5            | 3          | 16         | 31   | Χ                       |        |        |         |         |
|          | CY8C4146LQI-S422 | 48                  | 64         | 8         | 2            | 0   | 1              | 1              | 1 Msps          | 2              | 5            | 3          | 16         | 27   |                         | Х      |        |         |         |
|          | CY8C4146LQI-S423 | 48                  | 64         | 8         | 2            | 0   | 1              | 1              | 1 Msps          | 2              | 5            | 3          | 16         | 34   |                         |        | Х      |         |         |
|          | CY8C4146AZI-S423 | 48                  | 64         | 8         | 2            | 0   | 1              | 1              | 1 Msps          | 2              | 5            | 3          | 16         | 36   |                         |        |        | Χ       |         |
| 4146     | CY8C4146AXI-S423 | 48                  | 64         | 8         | 2            | 0   | 1              | 1              | 1 Msps          | 2              | 5            | 3          | 16         | 36   |                         |        |        |         | Х       |
| 7140     | CY8C4146FNI-S433 | 48                  | 64         | 8         | 2            | 1   | 1              | 1              | 1 Msps          | 2              | 5            | 3          | 16         | 31   | Х                       |        |        |         |         |
|          | CY8C4146LQI-S432 | 48                  | 64         | 8         | 2            | 1   | 1              | 1              | 1 Msps          | 2              | 5            | 3          | 16         | 27   |                         | Х      |        |         |         |
|          | CY8C4146LQI-S433 | 48                  | 64         | 8         | 2            | 1   | 1              | 1              | 1 Msps          | 2              | 5            | 3          | 16         | 34   |                         |        | Х      |         |         |
|          | CY8C4146AZI-S433 | 48                  | 64         | 8         | 2            | 1   | 1              | 1              | 1 Msps          | 2              | 5            | 3          | 16         | 36   |                         |        |        | Χ       |         |
|          | CY8C4146AXI-S433 | 48                  | 64         | 8         | 2            | 1   | 1              | 1              | 1 Msps          | 2              | 5            | 3          | 16         | 36   |                         |        |        |         | Х       |



# **Packaging**

The PSoC 4100S will be offered in 48-pin TQFP, 44-pin TQFP, 40-pin QFN, 32-pin QFN, and 35-ball WLCSP packages. Package dimensions and Cypress drawing numbers are in the following table.

Table 38. Package List

| Spec ID# | Package       | Description                                   | Package Dwg |
|----------|---------------|-----------------------------------------------|-------------|
| BID20    | 48-pin TQFP   | 7 × 7 × 1.4-mm height with 0.5-mm pitch       | 51-85135    |
| BID20A   | 44-pin TQFP   | 10 × 10 × 1.6-mm height with 0.8-mm pitch     | 51-85064    |
| BID27    | 40-pin QFN    | 6 × 6 × 0.6-mm height with 0.5-mm pitch       | 001-80659   |
| BID34A   | 32-pin QFN    | 5 × 5 × 0.6-mm height with 0.5-mm pitch       | 001-42168   |
| BID34D   | 35-ball WLCSP | 2.6 × 2.1 × 0.48-mm height with 0.35-mm pitch | 002-09958   |

**Table 39. Package Thermal Characteristics** 

| Parameter | Description                    | Package       | Min | Тур  | Max | Units   |
|-----------|--------------------------------|---------------|-----|------|-----|---------|
| TA        | Operating Ambient temperature  |               | -40 | 25   | 85  | °C      |
| TJ        | Operating junction temperature |               | -40 | _    | 100 | °C      |
| TJA       | Package θ <sub>JA</sub>        | 48-pin TQFP   | -   | 74.8 | -   | °C/Watt |
| TJC       | Package θ <sub>JC</sub>        | 48-pin TQFP   | -   | 35.7 | -   | °C/Watt |
| TJA       | Package θ <sub>JA</sub>        | 44-pin TQFP   | _   | 57.2 | _   | °C/Watt |
| TJC       | Package $\theta_{JC}$          | 44-pin TQFP   | _   | 17.5 | _   | °C/Watt |
| TJA       | Package θ <sub>JA</sub>        | 40-pin QFN    | -   | 17.8 | -   | °C/Watt |
| TJC       | Package $\theta_{JC}$          | 40-pin QFN    | _   | 2.8  | _   | °C/Watt |
| TJA       | Package $\theta_{JA}$          | 32-pin QFN    | _   | 19.9 | _   | °C/Watt |
| TJC       | Package θ <sub>JC</sub>        | 32-pin QFN    | -   | 4.3  | -   | °C/Watt |
| TJA       | Package θ <sub>JA</sub>        | 35-ball WLCSP | _   | 43   | _   | °C/Watt |
| TJC       | Package $\theta_{JC}$          | 35-ball WLCSP | _   | 0.3  | -   | °C/Watt |

Table 40. Solder Reflow Peak Temperature

| Package | Maximum Peak<br>Temperature | Maximum Time at Peak Temperature |
|---------|-----------------------------|----------------------------------|
| All     | 260 °C                      | 30 seconds                       |

Table 41. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-020

| Package          | MSL   |
|------------------|-------|
| All except WLCSP | MSL 3 |
| 35-ball WLCSP    | MSL 1 |

Document Number: 002-00122 Rev. \*H Page 33 of 41





Figure 8. 40-pin QFN Package Outline

### NOTES:

- 2. REFERENCE JEDEC # MO-248
- 3. PACKAGE WEIGHT: 68 ±2 mg
- 4. ALL DIMENSIONS ARE IN MILLIMETERS

001-80659 \*A

Figure 9. 32-pin QFN Package Outline



- 2. BASED ON REF JEDEC # MO-248
- 3. PACKAGE WEIGHT: 0.0388g
- 4. DIMENSIONS ARE IN MILLIMETERS

001-42168 \*E



Figure 10. 35-Ball WLCSP Package Outline



ALL DIMENSIONS ARE IN MM JEDEC Publication 95; Design Guide 4.18 002-09958 \*C



# **Acronyms**

Table 42. Acronyms Used in this Document

| Table 42. Ac     | ronyms Used in this Document                                                                    |
|------------------|-------------------------------------------------------------------------------------------------|
| Acronym          | Description                                                                                     |
| abus             | analog local bus                                                                                |
| ADC              | analog-to-digital converter                                                                     |
| AG               | analog global                                                                                   |
| АНВ              | AMBA (advanced microcontroller bus architecture) high-performance bus, an ARM data transfer bus |
| ALU              | arithmetic logic unit                                                                           |
| AMUXBUS          | analog multiplexer bus                                                                          |
| API              | application programming interface                                                               |
| APSR             | application program status register                                                             |
| ARM <sup>®</sup> | advanced RISC machine, a CPU architecture                                                       |
| ATM              | automatic thump mode                                                                            |
| BW               | bandwidth                                                                                       |
| CAN              | Controller Area Network, a communications protocol                                              |
| CMRR             | common-mode rejection ratio                                                                     |
| CPU              | central processing unit                                                                         |
| CRC              | cyclic redundancy check, an error-checking protocol                                             |
| DAC              | digital-to-analog converter, see also IDAC, VDAC                                                |
| DFB              | digital filter block                                                                            |
| DIO              | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                 |
| DMIPS            | Dhrystone million instructions per second                                                       |
| DMA              | direct memory access, see also TD                                                               |
| DNL              | differential nonlinearity, see also INL                                                         |
| DNU              | do not use                                                                                      |
| DR               | port write data registers                                                                       |
| DSI              | digital system interconnect                                                                     |
| DWT              | data watchpoint and trace                                                                       |
| ECC              | error correcting code                                                                           |
| ECO              | external crystal oscillator                                                                     |
| EEPROM           | electrically erasable programmable read-only memory                                             |
| EMI              | electromagnetic interference                                                                    |
| EMIF             | external memory interface                                                                       |
| EOC              | end of conversion                                                                               |
| EOF              | end of frame                                                                                    |
| EPSR             | execution program status register                                                               |
| ESD              | electrostatic discharge                                                                         |

Table 42. Acronyms Used in this Document (continued)

| Acronym                  | Description                                            |
|--------------------------|--------------------------------------------------------|
| ETM                      | embedded trace macrocell                               |
| FIR                      | finite impulse response, see also IIR                  |
| FPB                      | flash patch and breakpoint                             |
| FS                       | full-speed                                             |
| GPIO                     | general-purpose input/output, applies to a PSoC pin    |
| HVI                      | high-voltage interrupt, see also LVI, LVD              |
| IC                       | integrated circuit                                     |
| IDAC                     | current DAC, see also DAC, VDAC                        |
| IDE                      | integrated development environment                     |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol    |
| IIR                      | infinite impulse response, see also FIR                |
| ILO                      | internal low-speed oscillator, see also IMO            |
| IMO                      | internal main oscillator, see also ILO                 |
| INL                      | integral nonlinearity, see also DNL                    |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO           |
| IPOR                     | initial power-on reset                                 |
| IPSR                     | interrupt program status register                      |
| IRQ                      | interrupt request                                      |
| ITM                      | instrumentation trace macrocell                        |
| LCD                      | liquid crystal display                                 |
| LIN                      | Local Interconnect Network, a communications protocol. |
| LR                       | link register                                          |
| LUT                      | lookup table                                           |
| LVD                      | low-voltage detect, see also LVI                       |
| LVI                      | low-voltage interrupt, see also HVI                    |
| LVTTL                    | low-voltage transistor-transistor logic                |
| MAC                      | multiply-accumulate                                    |
| MCU                      | microcontroller unit                                   |
| MISO                     | master-in slave-out                                    |
| NC                       | no connect                                             |
| NMI                      | nonmaskable interrupt                                  |
| NRZ                      | non-return-to-zero                                     |
| NVIC                     | nested vectored interrupt controller                   |
| NVL                      | nonvolatile latch, see also WOL                        |
|                          |                                                        |
| opamp                    | operational amplifier                                  |

Document Number: 002-00122 Rev. \*H Page 37 of 41



# **Revision History**

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                    |
|----------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 4883809 | WKA                | 08/28/2015         | New datasheet                                                                                                                                                            |
| *A       | 4992376 | WKA                | 10/30/2015         | Updated Pinouts. Added $V_{DDD} \ge 2.2V$ at $-40~^{\circ}C$ under Conditions for specs SID247A, SID90, SID92. Updated Table 15. Updated Ordering Information.           |
| *B       | 5037826 | SLAN               | 12/08/2015         | Changed datasheet status to Preliminary                                                                                                                                  |
| *C       | 5060691 | WKA                | 12/22/2015         | Updated SCBs from 2 to 3. Updated SRAM size to 8 KB. Changed WLCSP package to 35-ball WLCSP. Updated Pin List and Alternate Pin Functions. Updated Ordering Information. |
| *D       | 5139206 | WKA                | 02/16/2016         | Added Errata. Added 35 WLCSP package details. Updated theta $J_A$ and $J_C$ values for all packages. Updated copyright information at the end of the document.           |
| *E       | 5173961 | WKA                | 03/15/2016         | Updated values for SID79, BID194. SID175, and SID176. Updated CSD and IDAC Specifications. Updated 10-bit CapSense ADC Specifications.                                   |
| *F       | 5330930 | WKA                | 07/27/2016         | Updated CSD and IDAC Specifications. Updated 10-bit CapSense ADC Specifications. Removed errata.                                                                         |
| *G       | 5473409 | WKA                | 10/13/2016         | Added 44 TQFP pin and package details.                                                                                                                                   |
| *H       | 5561833 | WKA                | 01/09/2017         | Updated Figure 3. Changed PRGIO references to Smart I/O. Updated DC Specifications. Updated Ordering Information.                                                        |

Document Number: 002-00122 Rev. \*H Page 40 of 41