



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                            |
| Core Size                  | 32-Bit Single-Core                                                          |
| Speed                      | 24MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART  |
| Peripherals                | Brown-out Detect/Reset, CapSense, LCD, LVD, POR, PWM, WDT                   |
| Number of I/O              | 34                                                                          |
| Program Memory Size        | 16KB (16K x 8)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 4K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                |
| Data Converters            | A/D 16x10b Slope; D/A 2xIDAC                                                |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 40-UFQFN Exposed Pad                                                        |
| Supplier Device Package    | 40-QFN (6x6)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4124lqi-s413 |
|                            |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 1. Block Diagram



PSoC 4100S devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware.

The ARM Serial-Wire Debug (SWD) interface supports all programming and debug features of the device.

Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug.

The PSoC Creator IDE provides fully integrated programming and debug support for the PSoC 4100S devices. The SWD interface is fully compatible with industry-standard third-party tools. The PSoC 4100S family provides a level of security not possible with multi-chip application solutions or with microcontrollers. It has the following advantages:

- Allows disabling of debug features
- Robust flash protection
- Allows customer-proprietary functionality to be implemented in on-chip programmable blocks

The debug circuits are enabled by default and can be disabled in firmware. If they are not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with new firmware that enables debugging. Thus firmware control of debugging cannot be over-ridden without erasing the firmware thus providing security.

Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. All programming, debug, and test interfaces are disabled when maximum device security is enabled. Therefore, PSoC 4100S, with device security enabled, may not be returned for failure analysis. This is a trade-off the PSoC 4100S allows the customer to make.



## **Functional Definition**

#### **CPU and Memory Subsystem**

#### CPU

The Cortex-M0+ CPU in the PSoC 4100S is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. Most instructions are 16 bits in length and the CPU executes a subset of the Thumb-2 instruction set. It includes a nested vectored interrupt controller (NVIC) block with eight interrupt inputs and also includes a Wakeup Interrupt Controller (WIC). The WIC can wake the processor from Deep Sleep mode, allowing power to be switched off to the main processor when the chip is in Deep Sleep mode.

The CPU also includes a debug interface, the serial wire debug (SWD) interface, which is a two-wire form of JTAG. The debug configuration used for PSoC 4100S has four breakpoint (address) comparators and two watchpoint (data) comparators.

#### Flash

The PSoC 4100S device has a flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The low-power flash block is designed to deliver two wait-state (WS) access time at 48 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average.

#### SRAM

Eight KB of SRAM are provided with zero wait-state access at 48 MHz.

#### SROM

An 8 KB supervisory ROM that contains boot and configuration routines is provided.

#### System Resources

#### Power System

The power system is described in detail in the section Power on page 11. It provides assurance that voltage levels are as required for each respective mode and either delays mode entry (for example, on power-on reset (POR)) until voltage levels are as required for proper functionality, or generates resets (for example, on brown-out detection). The PSoC 4100S operates with a single external supply over the range of either 1.8 V  $\pm$ 5% (externally regulated) or 1.8 to 5.5 V (internally regulated) and has three different power modes, transitions between which are managed by the power system. The PSoC 4100S provides Active, Sleep, and Deep Sleep low-power modes.

All subsystems are operational in Active mode. The CPU subsystem (CPU, flash, and SRAM) is clock-gated off in Sleep mode, while all peripherals and interrupts are active with instantaneous wake-up on a wake-up event. In Deep Sleep mode, the high-speed clock and associated circuitry is switched off; wake-up from this mode takes 35 µs. The opamps can remain operational in Deep Sleep mode.

#### Clock System

The PSoC 4100S clock system is responsible for providing clocks to all subsystems that require clocks and for switching

between different clock sources without glitching. In addition, the clock system ensures that there are no metastable conditions.

The clock system for the PSoC 4100S consists of the internal main oscillator (IMO), internal low-frequency oscillator (ILO), a 32 kHz Watch Crystal Oscillator (WCO) and provision for an external clock. Clock dividers are provided to generate clocks for peripherals on a fine-grained basis. Fractional dividers are also provided to enable clocking of higher data rates for UARTs.

#### Figure 2. PSoC 4100S MCU Clocking Architecture



The HFCLK signal can be divided down to generate synchronous clocks for the analog and digital peripherals. There are eight clock dividers for the PSoC 4100S; two of those are fractional dividers. The 16-bit capability allows flexible generation of fine-grained frequency values and is fully supported in PSoC Creator

#### IMO Clock Source

The IMO is the primary source of internal clocking in the PSoC 4100S. It is trimmed during testing to achieve the specified accuracy. The IMO default frequency is 24 MHz and it can be adjusted from 24 to 48 MHz in steps of 4 MHz. The IMO tolerance with Cypress-provided calibration settings is  $\pm 2\%$ .

#### ILO Clock Source

The ILO is a very low power, nominally 40-kHz oscillator, which is primarily used to generate clocks for the watchdog timer (WDT) and peripheral operation in Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component, which does the calibration.

#### Watch Crystal Oscillator (WCO)

The PSoC 4100S clock subsystem also implements a low-frequency (32-kHz watch crystal) oscillator that can be used for precision timing applications.

#### Watchdog Timer

A watchdog timer is implemented in the clock block running from the ILO; this allows watchdog operation during Deep Sleep and generates a watchdog reset if not serviced before the set timeout occurs. The watchdog reset is recorded in a Reset Cause register, which is firmware readable.



supports EZI2C that creates a mailbox address range in the memory of the PSoC 4100S and effectively reduces I<sup>2</sup>C communication to reading from and writing to an array in memory. In addition, the block supports an 8-deep FIFO for receive and transmit which, by increasing the time given for the CPU to read data, greatly reduces the need for clock stretching caused by the CPU not having read data on time.

The I<sup>2</sup>C peripheral is compatible with the I<sup>2</sup>C Standard-mode and Fast-mode devices as defined in the NXP I<sup>2</sup>C-bus specification and user manual (UM10204). The I<sup>2</sup>C bus I/O is implemented with GPIO in open-drain modes.

The PSoC 4100S is not completely compliant with the I<sup>2</sup>C spec in the following respect:

GPIO cells are not overvoltage tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system.

**UART Mode**: This is a full-feature UART operating at up to 1 Mbps. It supports automotive single-wire interface (LIN), infrared interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the basic UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows addressing of peripherals connected over common RX and TX lines. Common UART functions such as parity error, break detect, and frame error are supported. An 8-deep FIFO allows much greater CPU service latencies to be tolerated.

**SPI Mode**: The SPI mode supports full Motorola SPI, TI SSP (adds a start pulse used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block can use the FIFO.

### GPIO

The PSoC 4100S has up to 36 GPIOs. The GPIO block implements the following:

- Eight drive modes:
  - Analog input mode (input and output buffers disabled)
  - □ Input only
  - Weak pull-up with strong pull-down
  - □ Strong pull-up with weak pull-down
  - Open drain with strong pull-down
  - □ Open drain with strong pull-up
  - □ Strong pull-up with strong pull-down
- Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL).
- Individual control of input and output buffer enabling/disabling in addition to the drive strength modes
- Selectable slew rates for dV/dt related noise control to improve EMI

The pins are organized in logical entities called ports, which are 8-bit in width (less for Ports 2 and 3). During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin.

Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves.

Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (5 for PSoC 4100S).

#### **Special Function Peripherals**

#### CapSense

CapSense is supported in the PSoC 4100S through a CapSense Sigma-Delta (CSD) block that can be connected to any pins through an analog multiplex bus via analog switches. CapSense function can thus be provided on any available pin or group of pins in a system under software control. A PSoC Creator component is provided for the CapSense block to make it easy for the user.

Shield voltage can be driven on another analog multiplex bus to provide water-tolerance capability. Water tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input. Proximity sensing can also be implemented.

The CapSense block has two IDACs, which can be used for general purposes if CapSense is not being used (both IDACs are available in that case) or if CapSense is used without water tolerance (one IDAC is available).

The CapSense block also provides a 10-bit Slope ADC function which can be used in conjunction with the CapSense function.

The CapSense block is an advanced, low-noise, programmable block with programmable voltage references and current source ranges for improved sensitivity and flexibility. It can also use an external reference voltage. It has a full-wave CSD mode that alternates sensing to VDDA and ground to null out power-supply related noise.

#### LCD Segment Drive

The PSoC 4100S has an LCD controller, which can drive up to 4 commons and up to 32 segments. It uses full digital methods to drive the LCD segments requiring no generation of internal LCD voltages. The two methods used are referred to as Digital Correlation and PWM. Digital Correlation pertains to modulating the frequency and drive levels of the common and segment signals to generate the highest RMS voltage across a segment to light it up or to keep the RMS signal to zero. This method is good for STN displays but may result in reduced contrast with TN (cheaper) displays. PWM pertains to driving the panel with PWM signals to effectively use the capacitance of the panel to provide the integration of the modulated pulse-width to generate the desired LCD voltage. This method results in higher power consumption but can result in better results when driving TN displays. LCD operation is supported during Deep Sleep refreshing a small display buffer (4 bits; 1 32-bit register per port).



### Table 1. Pin List (continued)

| 48-1 | QFP  | 44-T | QFP  | 40- | QFN  | 32-QFN |      | 35-CSP |      |
|------|------|------|------|-----|------|--------|------|--------|------|
| Pin  | Name | Pin  | Name | Pin | Name | Pin    | Name | Pin    | Name |
| 19   | P3.6 | 17   | P3.6 | 16  | P3.6 |        |      |        |      |
| 20   | P3.7 | 18   | P3.7 | 17  | P3.7 |        |      |        |      |
| 21   | VDDD | 19   | VDDD |     |      |        |      |        |      |
| 22   | P4.0 | 20   | P4.0 | 18  | P4.0 | 13     | P4.0 | B1     | P4.0 |
| 23   | P4.1 | 21   | P4.1 | 19  | P4.1 | 14     | P4.1 | B2     | P4.1 |
| 24   | P4.2 | 22   | P4.2 | 20  | P4.2 | 15     | P4.2 | A2     | P4.2 |
| 25   | P4.3 | 23   | P4.3 | 21  | P4.3 | 16     | P4.3 | A1     | P4.3 |

Notes: Pins 11, 15, 26, and 27 are No Connects (NC) on the 48-pin TQFP.

Descriptions of the Power pins are as follows:

VDDD: Power supply for the digital section.

VDDA: Power supply for the analog section.

VSSD, VSSA: Ground pins for the digital and analog sections respectively.

VCCD: Regulated digital supply (1.8 V ±5%)

VDD: Power supply to all sections of the chip

VSS: Ground for all sections of the chip



## Power

The following power system diagram shows the set of power supply pins as implemented for the PSoC 4100S. The system has one regulator in Active mode for the digital circuitry. There is no analog regulator; the analog circuits run directly from the  $V_{DD}$  input.

#### Figure 4. Power Supply Connections



There are two distinct modes of operation. In Mode 1, the supply voltage range is 1.8 V to 5.5 V (unregulated externally; internal regulator operational). In Mode 2, the supply range is  $1.8 \text{ V} \pm 5\%$  (externally regulated; 1.71 to 1.89, internal regulator bypassed).

### Mode 1: 1.8 V to 5.5 V External Supply

In this mode, the PSoC 4100S is powered by an external power supply that can be anywhere in the range of 1.8 to 5.5 V. This range is also designed for battery-powered operation. For example, the chip can be powered from a battery system that starts at 3.5 V and works down to 1.8 V. In this mode, the internal regulator of the PSoC 4100S supplies the internal logic and its output is connected to the V<sub>CCD</sub> pin. The VCCD pin must be bypassed to ground via an external capacitor (0.1  $\mu$ F; X5R ceramic or better) and must not be connected to anything else.

### Mode 2: 1.8 V ±5% External Supply

In this mode, the PSoC 4100S is powered by an external power supply that must be within the range of 1.71 to 1.89 V; note that this range needs to include the power supply ripple too. In this mode, the VDD and VCCD pins are shorted together and bypassed. The internal regulator can be disabled in the firmware.

Bypass capacitors must be used from VDDD to ground. The typical practice for systems in this frequency range is to use a capacitor in the 1- $\mu$ F range, in parallel with a smaller capacitor (0.1  $\mu$ F, for example). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the bypass capacitor parasitic should be simulated to design and obtain optimal bypassing.

An example of a bypass scheme is shown in the following diagram.

#### Figure 5. External Supply Range from 1.8 V to 5.5 V with Internal Regulator Active

#### Power supply bypass connections example





# **Electrical Specifications**

### **Absolute Maximum Ratings**

#### Table 2. Absolute Maximum Ratings<sup>[1]</sup>

| Spec ID# | Parameter                   | Description                                                                                                        | Min  | Тур | Max                  | Units | Details/<br>Conditions   |
|----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------|------|-----|----------------------|-------|--------------------------|
| SID1     | V <sub>DDD_ABS</sub>        | Digital supply relative to $V_{SS}$                                                                                | -0.5 | -   | 6                    |       | _                        |
| SID2     | V <sub>CCD_ABS</sub>        | Direct digital core voltage input relative to $V_{SS}$                                                             | -0.5 | -   | 1.95                 | V     | -                        |
| SID3     | V <sub>GPIO_ABS</sub>       | GPIO voltage                                                                                                       | -0.5 | -   | V <sub>DD</sub> +0.5 |       | _                        |
| SID4     | I <sub>GPIO_ABS</sub>       | Maximum current per GPIO                                                                                           | -25  | -   | 25                   |       | -                        |
| SID5     | I <sub>GPIO_injection</sub> | GPIO injection current, Max for V <sub>IH</sub> > V <sub>DDD</sub> , and Min for V <sub>IL</sub> < V <sub>SS</sub> | -0.5 | -   | 0.5                  | mA    | Current injected per pin |
| BID44    | ESD_HBM                     | Electrostatic discharge human body model                                                                           | 2200 | -   | -                    | V     | -                        |
| BID45    | ESD_CDM                     | Electrostatic discharge charged device model                                                                       | 500  | _   | _                    | v     | _                        |
| BID46    | LU                          | Pin current for latch-up                                                                                           | -140 | -   | 140                  | mA    | _                        |

#### **Device Level Specifications**

All specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

#### Table 3. DC Specifications

Typical values measured at V<sub>DD</sub> = 3.3 V and 25 °C.

| Spec ID#       | Parameter                    | Description                                                      | Min        | Тур      | Мах  | Units | Details/<br>Conditions              |
|----------------|------------------------------|------------------------------------------------------------------|------------|----------|------|-------|-------------------------------------|
| SID53          | V <sub>DD</sub>              | Power supply input voltage                                       | 1.8        | -        | 5.5  |       | Internally<br>regulated supply      |
| SID255         | V <sub>DD</sub>              | Power supply input voltage ( $V_{CCD}$ = $V_{DDD}$ = $V_{DDA}$ ) | 1.71       | -        | 1.89 | V     | Internally<br>unregulated<br>supply |
| SID54          | V <sub>CCD</sub>             | Output voltage (for core logic)                                  | -          | 1.8      | -    |       | _                                   |
| SID55          | C <sub>EFC</sub>             | External regulator voltage bypass                                | _          | 0.1      | -    | μF    | X5R ceramic or<br>better            |
| SID56          | C <sub>EXC</sub>             | Power supply bypass capacitor                                    | _          | 1        | -    | μ     | X5R ceramic or<br>better            |
| Active Mode, V | / <sub>DD</sub> = 1.8 V to 5 | .5 V. Typical values measured at VDD                             | = 3.3 V an | d 25 °C. |      |       |                                     |
| SID10          | I <sub>DD5</sub>             | Execute from flash; CPU at 6 MHz                                 | -          | 1.8      | 2.7  |       | Max is at 85 °C<br>and 5.5 V        |
| SID16          | I <sub>DD8</sub>             | Execute from flash; CPU at 24 MHz                                | -          | 3.0      | 4.75 | mA    | Max is at 85 °C<br>and 5.5 V        |
| SID19          | I <sub>DD11</sub>            | Execute from flash; CPU at 48 MHz                                | _          | 5.4      | 6.85 |       | Max is at 85 °C<br>and 5.5 V        |

Note

Usage above the absolute maximum conditions listed in Table 2 may cause permanent damage to the device. Exposure to Absolute Maximum conditions for extended periods of time may affect device reliability. The Maximum Storage Temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below Absolute Maximum conditions but above normal operating conditions, the device may not operate to specification.



### Table 6. GPIO AC Specifications

(Guaranteed by Characterization) (continued)

| Spec ID# | Parameter            | Description                                                                         | Min | Тур | Max  | Units | Details/<br>Conditions                    |
|----------|----------------------|-------------------------------------------------------------------------------------|-----|-----|------|-------|-------------------------------------------|
| SID73    | T <sub>FALLS</sub>   | Fall time in slow strong mode                                                       | 10  | _   | 60   | _     | 3.3 V V <sub>DDD</sub> , Cload =<br>25 pF |
| SID74    | F <sub>GPIOUT1</sub> | GPIO F <sub>OUT</sub> ; 3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V Fast strong mode | _   | -   | 33   |       | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID75    | F <sub>GPIOUT2</sub> | GPIO F <sub>OUT</sub> ; 1.71 V≤ V <sub>DDD</sub> ≤ 3.3 V<br>Fast strong mode        | _   | -   | 16.7 |       | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID76    | F <sub>GPIOUT3</sub> | GPIO F <sub>OUT</sub> ; 3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V Slow strong mode | _   | _   | 7    |       | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID245   | F <sub>GPIOUT4</sub> | GPIO $F_{OUT}$ ; 1.71 V $\leq$ V <sub>DDD</sub> $\leq$ 3.3 V Slow strong mode.      | _   | -   | 3.5  |       | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID246   | F <sub>GPIOIN</sub>  | GPIO input operating frequency; 1.71 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V         | _   | -   | 48   |       | 90/10% V <sub>IO</sub>                    |

XRES

### Table 7. XRES DC Specifications

| Spec ID#             | Parameter            | Description                                         | Min                  | Тур | Max                 | Units | Details/<br>Conditions                                      |
|----------------------|----------------------|-----------------------------------------------------|----------------------|-----|---------------------|-------|-------------------------------------------------------------|
| SID77                | V <sub>IH</sub>      | Input voltage high threshold                        | $0.7 \times V_{DDD}$ | -   | -                   | V     | CMOS Input                                                  |
| SID78                | V <sub>IL</sub>      | Input voltage low threshold                         | -                    | -   | $0.3\times V_{DDD}$ | v     |                                                             |
| SID79                | R <sub>PULLUP</sub>  | Pull-up resistor                                    | -                    | 60  | -                   | kΩ    | -                                                           |
| SID80                | C <sub>IN</sub>      | Input capacitance                                   | -                    | -   | 7                   | pF    | -                                                           |
| SID81 <sup>[5]</sup> | V <sub>HYSXRES</sub> | Input voltage hysteresis                            | -                    | 100 | -                   | mV    | Typical hysteresis is<br>200 mV for V <sub>DD</sub> > 4.5 V |
| SID82                | I <sub>DIODE</sub>   | Current through protection diode to $V_{DD}/V_{SS}$ | _                    | _   | 100                 | μA    |                                                             |

#### Table 8. XRES AC Specifications

| Spec ID#              | Parameter               | Description                     | Min | Тур | Max | Units | Details/<br>Conditions |
|-----------------------|-------------------------|---------------------------------|-----|-----|-----|-------|------------------------|
| SID83 <sup>[5]</sup>  | T <sub>RESETWIDTH</sub> | Reset pulse width               | 1   | -   | -   | μs    | -                      |
| BID194 <sup>[5]</sup> | T <sub>RESETWAKE</sub>  | Wake-up time from reset release | -   | -   | 2.7 | ms    | -                      |



## **Analog Peripherals**

### Table 9. CTBm Opamp Specifications

| Spec ID# | Parameter                | Description                                      | Min | Тур  | Max  | Units | Details/<br>Conditions                                |
|----------|--------------------------|--------------------------------------------------|-----|------|------|-------|-------------------------------------------------------|
|          | I <sub>DD</sub>          | Opamp block current, External load               |     |      |      |       |                                                       |
| SID269   | I <sub>DD_HI</sub>       | power=hi                                         | -   | 1100 | 1850 |       | -                                                     |
| SID270   | I <sub>DD_MED</sub>      | power=med                                        | -   | 550  | 950  | - μΑ  | _                                                     |
| SID271   | I <sub>DD_LOW</sub>      | power=lo                                         | _   | 150  | 350  | -     | _                                                     |
|          | G <sub>BW</sub>          | Load = 20 pF, 0.1 mA<br>V <sub>DDA</sub> = 2.7 V |     |      |      |       |                                                       |
| SID272   | G <sub>BW_HI</sub>       | power=hi                                         | 6   | _    | _    |       | Input and output are 0.2 V to $V_{DDA}$ -0.2 V        |
| SID273   | G <sub>BW_MED</sub>      | power=med                                        | 3   | -    | -    | MHz   | Input and output are 0.2 V to V <sub>DDA</sub> -0.2 V |
| SID274   | G <sub>BW_LO</sub>       | power=lo                                         | _   | 1    | _    |       | Input and output are 0.2 V to V <sub>DDA</sub> -0.2 V |
|          | I <sub>OUT_MAX</sub>     | $V_{DDA}$ = 2.7 V, 500 mV from rail              |     |      |      |       |                                                       |
| SID275   | I <sub>OUT_MAX_HI</sub>  | power=hi                                         | 10  | -    | -    |       | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
| SID276   | I <sub>OUT_MAX_MID</sub> | power=mid                                        | 10  | -    | -    | mA    | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
| SID277   | I <sub>OUT_MAX_LO</sub>  | power=lo                                         | -   | 5    | _    |       | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
|          | I <sub>OUT</sub>         | V <sub>DDA</sub> = 1.71 V, 500 mV from rail      |     |      |      |       |                                                       |
| SID278   | I <sub>OUT_MAX_HI</sub>  | power=hi                                         | 4   | -    | _    |       | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
| SID279   | IOUT_MAX_MID             | power=mid                                        | 4   | -    | _    | mA    | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
| SID280   | IOUT_MAX_LO              | power=lo                                         | -   | 2    | _    |       | Output is 0.5 V<br>V <sub>DDA</sub> -0.5 V            |
|          | I <sub>DD_Int</sub>      | Opamp block current Internal Load                |     |      |      |       |                                                       |
| SID269_I | I <sub>DD_HI_Int</sub>   | power=hi                                         | -   | 1500 | 1700 |       | -                                                     |
| SID270_I | I <sub>DD_MED_Int</sub>  | power=med                                        | _   | 700  | 900  | μA    | -                                                     |
|          | I <sub>DD_LOW_Int</sub>  | power=lo                                         | _   | -    | _    |       | _                                                     |
| SID271_I | G <sub>BW</sub>          | V <sub>DDA</sub> = 2.7 V                         | _   | -    | _    |       | -                                                     |
| SID272_I | G <sub>BW_HI_Int</sub>   | power=hi                                         | 8   | -    | _    | MHz   | Output is 0.25 V to V <sub>DDA</sub> -0.25 V          |



### Table 10. Comparator DC Specifications

| Spec ID# | Parameter            | Description                                       | Min | Тур | Мах                    | Units | Details/<br>Conditions                |
|----------|----------------------|---------------------------------------------------|-----|-----|------------------------|-------|---------------------------------------|
| SID84    | V <sub>OFFSET1</sub> | Input offset voltage, Factory trim                | -   | _   | ±10                    |       |                                       |
| SID85    | V <sub>OFFSET2</sub> | Input offset voltage, Custom trim                 | -   | _   | ±4                     | mV    |                                       |
| SID86    | V <sub>HYST</sub>    | Hysteresis when enabled                           | -   | 10  | 35                     |       |                                       |
| SID87    | V <sub>ICM1</sub>    | Input common mode voltage in normal mode          | 0   | -   | V <sub>DDD</sub> -0.1  |       | Modes 1 and 2                         |
| SID247   | V <sub>ICM2</sub>    | Input common mode voltage in low power mode       | 0   | -   | V <sub>DDD</sub>       | V     |                                       |
| SID247A  | V <sub>ICM3</sub>    | Input common mode voltage in ultra low power mode | 0   | -   | V <sub>DDD</sub> -1.15 | -     | V <sub>DDD</sub> ≥ 2.2 V at<br>_40 °C |
| SID88    | C <sub>MRR</sub>     | Common mode rejection ratio                       | 50  | _   | _                      | dB    | V <sub>DDD</sub> ≥ 2.7V               |
| SID88A   | C <sub>MRR</sub>     | Common mode rejection ratio                       | 42  | _   | _                      | uБ    | V <sub>DDD</sub> ≤ 2.7V               |
| SID89    | I <sub>CMP1</sub>    | Block current, normal mode                        | -   | _   | 400                    |       |                                       |
| SID248   | I <sub>CMP2</sub>    | Block current, low power mode                     | -   | _   | 100                    | μA    |                                       |
| SID259   | I <sub>CMP3</sub>    | Block current in ultra low-power mode             | _   | -   | 6                      | . т.  | V <sub>DDD</sub> ≥ 2.2 V at<br>_40 °C |
| SID90    | Z <sub>CMP</sub>     | DC Input impedance of comparator                  | 35  | -   | -                      | MΩ    |                                       |

#### Table 11. Comparator AC Specifications

| Spec ID# | Parameter | Description                                           | Min | Тур | Max | Units | Details/<br>Conditions                |
|----------|-----------|-------------------------------------------------------|-----|-----|-----|-------|---------------------------------------|
| SID91    | TRESP1    | Response time, normal mode, 50 mV overdrive           | -   | 38  | 110 |       |                                       |
| SID258   | TRESP2    | Response time, low power mode, 50 mV overdrive        | -   | 70  | 200 | ns    |                                       |
| SID92    | TRESP3    | Response time, ultra-low power mode, 200 mV overdrive | _   | 2.3 | 15  | μs    | V <sub>DDD</sub> ≥ 2.2 V at<br>_40 °C |

#### Table 12. Temperature Sensor Specifications

| Spec ID# | Parameter | Description                 | Min | Тур | Мах | Units | Details /<br>Conditions |
|----------|-----------|-----------------------------|-----|-----|-----|-------|-------------------------|
| SID93    | TSENSACC  | Temperature sensor accuracy | -5  | ±1  | 5   | °C    | –40 to +85 °C           |

### Table 13. SAR Specifications

| Spec ID# | Parameter                 | Description                       | Min | Тур | Max  | Units | Details/<br>Conditions             |  |  |  |
|----------|---------------------------|-----------------------------------|-----|-----|------|-------|------------------------------------|--|--|--|
| SAR ADC  | SAR ADC DC Specifications |                                   |     |     |      |       |                                    |  |  |  |
| SID94    | A_RES                     | Resolution                        | -   | -   | 12   | bits  |                                    |  |  |  |
| SID95    | A_CHNLS_S                 | Number of channels - single ended | -   | -   | 16   |       |                                    |  |  |  |
| SID96    | A-CHNKS_D                 | Number of channels - differential | -   | -   | 4    |       | Diff inputs use<br>neighboring I/O |  |  |  |
| SID97    | A-MONO                    | Monotonicity                      | -   | -   | -    |       | Yes.                               |  |  |  |
| SID98    | A_GAINERR                 | Gain error                        | Ι   | -   | ±0.1 | %     | With external reference.           |  |  |  |



### Table 13. SAR Specifications (continued)

| Spec ID# | Parameter      | Description                                                            | Min      | Тур | Мах              | Units | Details/<br>Conditions                        |
|----------|----------------|------------------------------------------------------------------------|----------|-----|------------------|-------|-----------------------------------------------|
| SID99    | A_OFFSET       | Input offset voltage                                                   | _        | -   | 2                | mV    | Measured with<br>1-V reference                |
| SID100   | A_ISAR         | Current consumption                                                    | -        | -   | 1                | mA    |                                               |
| SID101   | A_VINS         | Input voltage range - single ended                                     | $V_{SS}$ | -   | V <sub>DDA</sub> | V     |                                               |
| SID102   | A_VIND         | Input voltage range - differential[                                    | $V_{SS}$ | -   | V <sub>DDA</sub> | V     |                                               |
| SID103   | A_INRES        | Input resistance                                                       | -        | -   | 2.2              | KΩ    |                                               |
| SID104   | A_INCAP        | Input capacitance                                                      | -        | -   | 10               | pF    |                                               |
| SID260   | VREFSAR        | Trimmed internal reference to SAR                                      | -        | -   | TBD              | V     |                                               |
| SAR ADC  | AC Specificati | ions                                                                   |          |     |                  |       | •                                             |
| SID106   | A_PSRR         | Power supply rejection ratio                                           | 70       | -   | -                | dB    |                                               |
| SID107   | A_CMRR         | Common mode rejection ratio                                            | 66       | -   | -                | dB    | Measured at 1 V                               |
| SID108   | A_SAMP         | Sample rate                                                            | -        | -   | 1                | Msps  |                                               |
| SID109   | A_SNR          | Signal-to-noise and distortion ratio (SINAD)                           | 65       | -   | -                | dB    | F <sub>IN</sub> = 10 kHz                      |
| SID110   | A_BW           | Input bandwidth without aliasing                                       | -        | -   | A_samp/2         | kHz   |                                               |
| SID111   | A_INL          | Integral non linearity. V <sub>DD</sub> = 1.71 to 5.5, 1 Msps          | -1.7     | -   | 2                | LSB   | $V_{REF}$ = 1 to $V_{DD}$                     |
| SID111A  | A_INL          | Integral non linearity. V <sub>DDD</sub> = 1.71 to 3.6, 1 Msps         | -1.5     | -   | 1.7              | LSB   | V <sub>REF</sub> = 1.71 to<br>V <sub>DD</sub> |
| SID111B  | A_INL          | Integral non linearity. $V_{DD}$ = 1.71 to 5.5, 500 ksps               | -1.5     | -   | 1.7              | LSB   | V <sub>REF</sub> = 1 to V <sub>DD</sub>       |
| SID112   | A_DNL          | Differential non linearity. V <sub>DD</sub> = 1.71 to 5.5,<br>1 Msps   | –1       | -   | 2.2              | LSB   | $V_{REF}$ = 1 to $V_{DD}$                     |
| SID112A  | A_DNL          | Differential non linearity. V <sub>DD</sub> = 1.71 to 3.6,<br>1 Msps   | –1       | -   | 2                | LSB   | V <sub>REF</sub> = 1.71 to<br>V <sub>DD</sub> |
| SID112B  | A_DNL          | Differential non linearity. V <sub>DD</sub> = 1.71 to 5.5,<br>500 ksps | -1       | -   | 2.2              | LSB   | $V_{REF}$ = 1 to $V_{DD}$                     |
| SID113   | A_THD          | Total harmonic distortion                                              | -        | -   | -65              | dB    | Fin = 10 kHz                                  |
| SID261   | FSARINTRE<br>F | SAR operating speed without external ref. bypass                       | _        | _   | 100              | ksps  | 12-bit resolution                             |



| Table 15. | 10-bit Caps  | Sense ADC S | pecifications | (continued) |
|-----------|--------------|-------------|---------------|-------------|
|           | i o bit oupt |             | poontoutiono  | (oonanaoa)  |

| Spec ID# | Parameter | Description                                  | Min | Тур | Мах  | Units | Details/<br>Conditions                                                                       |
|----------|-----------|----------------------------------------------|-----|-----|------|-------|----------------------------------------------------------------------------------------------|
| SIDA109  | A_SND     | Signal-to-noise and Distortion ratio (SINAD) | -   | 61  | _    |       | With 10-Hz input sine<br>wave, external 2.4-V<br>reference, V <sub>REF</sub> (2.4 V)<br>mode |
| SIDA110  | A_BW      | Input bandwidth without aliasing             | -   | -   | 22.4 | KHz   | 8-bit resolution                                                                             |
| SIDA111  | A_INL     | Integral Non Linearity. 1 ksps               | _   | _   | 2    | LSB   | V <sub>REF</sub> = 2.4 V or greater                                                          |
| SIDA112  | A_DNL     | Differential Non Linearity. 1 ksps           | _   | -   | 1    | LSB   |                                                                                              |

### **Digital Peripherals**

Timer Counter Pulse-Width Modulator (TCPWM)

### Table 16. TCPWM Specifications

| Spec ID      | Parameter             | Description                         | Min  | Тур | Max | Units | Details/Conditions                                                                                    |
|--------------|-----------------------|-------------------------------------|------|-----|-----|-------|-------------------------------------------------------------------------------------------------------|
| SID.TCPWM.1  | ITCPWM1               | Block current consumption at 3 MHz  | -    | -   | 45  |       | All modes (TCPWM)                                                                                     |
| SID.TCPWM.2  | ITCPWM2               | Block current consumption at 12 MHz | _    | -   | 155 | μA    | All modes (TCPWM)                                                                                     |
| SID.TCPWM.2A | ITCPWM3               | Block current consumption at 48 MHz | -    | -   | 650 |       | All modes (TCPWM)                                                                                     |
| SID.TCPWM.3  | TCPWM <sub>FREQ</sub> | Operating frequency                 | _    | -   | Fc  | MHz   | Fc max = CLK_SYS<br>Maximum = 48 MHz                                                                  |
| SID.TCPWM.4  | TPWM <sub>ENEXT</sub> | Input trigger pulse width           | 2/Fc | -   | -   |       | For all trigger events <sup>[7]</sup>                                                                 |
| SID.TCPWM.5  | TPWM <sub>EXT</sub>   | Output trigger pulse widths         | 2/Fc | -   | _   |       | Minimum possible width<br>of Overflow, Underflow,<br>and CC (Counter equals<br>Compare value) outputs |
| SID.TCPWM.5A | TC <sub>RES</sub>     | Resolution of counter               | 1/Fc | _   | _   | ns    | Minimum time between successive counts                                                                |
| SID.TCPWM.5B | PWM <sub>RES</sub>    | PWM resolution                      | 1/Fc | -   | _   |       | Minimum pulse width of<br>PWM Output                                                                  |
| SID.TCPWM.5C | Q <sub>RES</sub>      | Quadrature inputs resolution        | 1/Fc | _   | _   |       | Minimum pulse width<br>between Quadrature<br>phase inputs                                             |

## ľC

### Table 17. Fixed I<sup>2</sup>C DC Specifications<sup>[8]</sup>

| Spec ID | Parameter         | Description                                 | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|---------------------------------------------|-----|-----|-----|-------|--------------------|
| SID149  | I <sub>I2C1</sub> | Block current consumption at 100 kHz        | -   | -   | 50  |       | _                  |
| SID150  | I <sub>I2C2</sub> | Block current consumption at 400 kHz        | -   | -   | 135 | μA    | _                  |
| SID151  | I <sub>I2C3</sub> | Block current consumption at 1 Mbps         | -   | -   | 310 |       | _                  |
| SID152  | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep Sleep mode | -   | -   | 1.4 |       |                    |

## Table 18. Fixed I<sup>2</sup>C AC Specifications<sup>[8]</sup>

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|-------|--------------------|
| SID153  | F <sub>I2C1</sub> | Bit rate    | _   | _   | 1   | Msps  | _                  |

Notes

7. Trigger events can be Stop, Start, Reload, Count, Capture, or Kill depending on which mode of operation is selected.

#### Note

8. Guaranteed by characterization.



## Table 19. SPI DC Specifications<sup>[9]</sup>

| Spec ID | Parameter | Description                         | Min | Тур | Max | Units | Details/Conditions |
|---------|-----------|-------------------------------------|-----|-----|-----|-------|--------------------|
| SID163  | ISPI1     | Block current consumption at 1 Mbps | -   | -   | 360 |       | _                  |
| SID164  | ISPI2     | Block current consumption at 4 Mbps | -   | -   | 560 | μA    | -                  |
| SID165  | ISPI3     | Block current consumption at 8 Mbps | -   | -   | 600 |       | -                  |

### Table 20. SPI AC Specifications<sup>[8]</sup>

| Spec ID   | Parameter     | Description                                              | Min | Тур | Max            | Units | Details/Conditions                    |
|-----------|---------------|----------------------------------------------------------|-----|-----|----------------|-------|---------------------------------------|
| SID166    | FSPI          | SPI Operating frequency (Master; 6X<br>Oversampling)     | -   | -   | 8              | MHz   | SID166                                |
| Fixed SPI | Master Mode A | C Specifications                                         |     |     |                |       |                                       |
| SID167    | TDMO          | MOSI Valid after SClock driving edge                     | -   | -   | 15             |       | -                                     |
| SID168    | TDSI          | MISO Valid before SClock capturing edge                  | 20  | -   | -              | ns    | Full clock, late MISO sampling        |
| SID169    | тнмо          | Previous MOSI data hold time                             | 0   | -   | -              |       | Referred to Slave capturing edge      |
| Fixed SPI | Slave Mode AC | Specifications                                           |     |     |                |       |                                       |
| SID170    | TDMI          | MOSI Valid before Sclock Capturing edge                  | 40  | -   | -              |       | _                                     |
| SID171    | TDSO          | MISO Valid after Sclock driving edge                     | _   | -   | 42 +<br>3*Tcpu | ns    | T <sub>CPU</sub> = 1/F <sub>CPU</sub> |
| SID171A   | TDSO_EXT      | MISO Valid after Sclock driving edge<br>in Ext. Clk mode | -   | -   | 48             |       | _                                     |
| SID172    | THSO          | Previous MISO data hold time                             | 0   | -   | -              |       | -                                     |
| SID172A   | TSSELSSCK     | SSEL Valid to first SCK Valid edge                       | _   | -   | 100            | ns    | -                                     |



# Table 21. UART DC Specifications<sup>[9]</sup>

| Spec ID | Parameter          | Description                            | Min | Тур | Max | Units | Details/Conditions |
|---------|--------------------|----------------------------------------|-----|-----|-----|-------|--------------------|
| SID160  | I <sub>UART1</sub> | Block current consumption at 100 Kbps  | Ι   | -   | 55  | μA    | -                  |
| SID161  | I <sub>UART2</sub> | Block current consumption at 1000 Kbps | _   | _   | 312 | μA    | _                  |

# Table 22. UART AC Specifications<sup>[9]</sup>

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|-------|--------------------|
| SID162  | F <sub>UART</sub> | Bit rate    | _   |     | 1   | Mbps  | _                  |

## Table 23. LCD Direct Drive DC Specifications<sup>[9]</sup>

| Spec ID | Parameter             | Description                                   | Min | Тур | Max  | Units | Details/Conditions                         |
|---------|-----------------------|-----------------------------------------------|-----|-----|------|-------|--------------------------------------------|
| SID154  | ILCDLOW               | Operating current in low power mode           | -   | 5   | -    | μA    | 16 $\times$ 4 small segment disp. at 50 Hz |
| SID155  | C <sub>LCDCAP</sub>   | LCD capacitance per<br>segment/common driver  | -   | 500 | 5000 | pF    | -                                          |
| SID156  | LCD <sub>OFFSET</sub> | Long-term segment offset                      | -   | 20  | -    | mV    | -                                          |
| SID157  | I <sub>LCDOP1</sub>   | LCD system operating current<br>Vbias = 5 V   | -   | 2   | -    | m۸    | $32 \times 4$ segments. 50 Hz. 25 °C       |
| SID158  | I <sub>LCDOP2</sub>   | LCD system operating current<br>Vbias = 3.3 V | _   | 2   | _    | - mA  | $32 \times 4$ segments. 50 Hz. 25 °C       |

# Table 24. LCD Direct Drive AC Specifications<sup>[9]</sup>

| Spec ID | Parameter        | Description    | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------|----------------|-----|-----|-----|-------|--------------------|
| SID159  | F <sub>LCD</sub> | LCD frame rate | 10  | 50  | 150 | Hz    | _                  |



| Spec ID# | Parameter | Description                         | Min | Тур    | Max  | Units | Details / Conditions |
|----------|-----------|-------------------------------------|-----|--------|------|-------|----------------------|
| SID398   | FWCO      | Crystal Frequency                   | -   | 32.768 | _    | kHz   |                      |
| SID399   | FTOL      | Frequency tolerance                 | -   | 50     | 250  | ppm   | With 20-ppm crystal  |
| SID400   | ESR       | Equivalent series resistance        | -   | 50     | -    | kΩ    |                      |
| SID401   | PD        | Drive Level                         | -   | -      | 1    | μW    |                      |
| SID402   | TSTART    | Startup time                        | -   | -      | 500  | ms    |                      |
| SID403   | CL        | Crystal Load Capacitance            | 6   | -      | 12.5 | pF    |                      |
| SID404   | C0        | Crystal Shunt Capacitance           | -   | 1.35   | -    | pF    |                      |
| SID405   | IWCO1     | Operating Current (high power mode) | -   | -      | 8    | uA    |                      |
| SID406   | IWCO2     | Operating Current (low power mode)  | -   | -      | 1    | uA    |                      |

### Table 34. Watch Crystal Oscillator (WCO) Specifications

### Table 35. External Clock Specifications

| Spec ID                | Parameter  | Description                               | Min | Тур | Max | Units | Details/Conditions |
|------------------------|------------|-------------------------------------------|-----|-----|-----|-------|--------------------|
|                        | 1          | External clock input frequency            | 0   | -   | 48  | MHz   | -                  |
| SID306 <sup>[13]</sup> | ExtClkDuty | Duty cycle; measured at V <sub>DD/2</sub> | 45  | -   | 55  | %     | -                  |

### Table 36. Block Specs

| Spec ID                | Parameter              | Description                        | Min | Тур | Max | Units   | Details/Conditions |
|------------------------|------------------------|------------------------------------|-----|-----|-----|---------|--------------------|
| SID262 <sup>[13]</sup> | T <sub>CLKSWITCH</sub> | System clock source switching time | 3   | -   | 4   | Periods | -                  |

### Table 37. Smart I/O Pass-through Time (Delay in Bypass Mode)

| Spec ID# | Parameter | Description                                    | Min | Тур | Max | Units | Details / Conditions |
|----------|-----------|------------------------------------------------|-----|-----|-----|-------|----------------------|
| SID252   | —         | Max delay added by Smart I/O in<br>bypass mode | _   | _   | 1.6 | ns    |                      |



# **Ordering Information**

The marketing part numbers for the PSoC 4100S family are listed in the following table.

|          |                                      | Features            |            |           |              |     |                |                | Package              |                |              |            |            |          |                         |        |        |         |         |
|----------|--------------------------------------|---------------------|------------|-----------|--------------|-----|----------------|----------------|----------------------|----------------|--------------|------------|------------|----------|-------------------------|--------|--------|---------|---------|
| Category | MPN                                  | Max CPU Speed (MHz) | Flash (KB) | SRAM (KB) | Opamp (CTBm) | CSD | 10-bit CSD ADC | 12-bit SAR ADC | ADC Sample Rate      | LP Comparators | TCPWM Blocks | SCB Blocks | Smart I/Os | GPIO     | 35-WLCSP (0.35mm pitch) | 32-QFN | 40-QFN | 48-TQFP | 44-TQFP |
|          | CY8C4124FNI-S403                     | 24                  | 16         | 4         | 2            | 0   | 1              | 0              |                      | 2              | 5            | 2          | 8          | 31       | Х                       |        |        |         |         |
|          | CY8C4124FNI-S413                     | 24                  | 16         | 4         | 2            | 1   | 1              | 0              |                      | 2              | 5            | 2          | 16         | 31       | Х                       |        |        |         |         |
|          | CY8C4124LQI-S412                     | 24                  | 16         | 4         | 2            | 1   | 1              | 0              |                      | 2              | 5            | 2          | 16         | 27       |                         | Х      |        |         |         |
|          | CY8C4124LQI-S413                     | 24                  | 16         | 4         | 2            | 1   | 1              | 0              |                      | 2              | 5            | 2          | 16         | 34       |                         |        | Х      |         |         |
| 4124     | CY8C4124AZI-S413                     | 24                  | 16         | 4         | 2            | 1   | 1              | 0              |                      | 2              | 5            | 2          | 16         | 36       |                         |        |        | Х       |         |
|          | CY8C4124FNI-S433                     | 24                  | 16         | 4         | 2            | 1   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 31       | Х                       |        |        |         |         |
|          | CY8C4124LQI-S432                     | 24                  | 16         | 4         | 2            | 1   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 27       |                         | Х      |        |         |         |
|          | CY8C4124LQI-S433                     | 24                  | 16         | 4         | 2            | 1   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 34       |                         |        | Х      |         |         |
|          | CY8C4124AZI-S433                     | 24                  | 16         | 4         | 2            | 1   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 36       |                         |        |        | Х       |         |
|          | CY8C4125FNI-S423                     | 24                  | 32         | 4         | 2            | 0   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 31       | Х                       |        |        |         |         |
|          | CY8C4125LQI-S422                     | 24                  | 32         | 4         | 2            | 0   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 27       |                         | Х      |        |         |         |
|          | CY8C4125LQI-S423                     | 24                  | 32         | 4         | 2            | 0   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 34       |                         |        | Х      |         |         |
|          | CY8C4125AZI-S423                     | 24                  | 32         | 4         | 2            | 0   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 36       |                         |        |        | Х       |         |
|          | CY8C4125AXI-S423                     | 24                  | 32         | 4         | 2            | 0   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 36       |                         |        |        |         | Х       |
|          | CY8C4125FNI-S413                     | 24                  | 32         | 4         | 2            | 1   | 1              | 0              |                      | 2              | 5            | 2          | 16         | 31       | Х                       |        |        |         |         |
| 4125     | CY8C4125LQI-S412                     | 24                  | 32         | 4         | 2            | 1   | 1              | 0              |                      | 2              | 5            | 2          | 16         | 27       |                         | Х      |        |         |         |
|          | CY8C4125LQI-S413                     | 24                  | 32         | 4         | 2            | 1   | 1              | 0              |                      | 2              | 5            | 2          | 16         | 34       |                         |        | Х      |         |         |
|          | CY8C4125AZI-S413                     | 24                  | 32         | 4         | 2            | 1   | 1              | 0              |                      | 2              | 5            | 2          | 16         | 36       |                         |        |        | Х       |         |
|          | CY8C4125FNI-S433                     | 24                  | 32         | 4         | 2            | 1   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 31       | Х                       |        |        |         |         |
|          | CY8C4125LQI-S432                     | 24                  | 32         | 4         | 2            | 1   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 27       |                         | Х      |        | -       |         |
|          | CY8C4125LQI-S433                     | 24                  | 32         | 4         | 2            | 1   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 34       |                         |        | Х      |         |         |
|          | CY8C4125AZI-S433                     | 24                  | 32         | 4         | 2            | 1   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 36       |                         |        |        | Х       |         |
|          | CY8C4125AXI-S433                     | 24                  | 32         | 4         | 2            | 1   | 1              | 1              | 806 ksps             | 2              | 5            | 2          | 16         | 36       |                         |        |        | X       | Х       |
|          | CY8C4126AZI-S423                     | 24                  | 64         | 8         | 2            | 0   | 1              | 1              | 806 ksps             | 2              | 5<br>5       | 3          | 16         | 36       |                         |        |        | Х       | v       |
| 4126     | CY8C4126AXI-S423<br>CY8C4126AZI-S433 | 24<br>24            | 64<br>64   | 8<br>8    | 2            | 0   | 1              | 1<br>1         | 806 ksps<br>806 ksps | 2              | 5<br>5       | 3          | 16<br>16   | 36<br>36 |                         |        |        | х       | Х       |
|          | CY8C4126AXI-S433                     | 24                  | 64         | 0<br>8    | 2            | 1   | 1              | 1              | 806 ksps             | 2              | 5            | 3          | 16         | 36       |                         |        |        | ^       | x       |
|          | CY8C4145AZI-S423                     | 48                  | 32         | 0<br>4    | 2            | 0   | 1              | 1              | 1 Msps               | 2              | 5            | 2          | 16         | 36       |                         |        |        | х       | ^       |
| 4145     | CY8C4145AXI-S423                     | 48                  | 32         | 4         | 2            | 0   | 1              | 1              | 1 Msps               | 2              | 5            | 2          | 16         | 36       |                         |        |        | ~       | х       |
| - 1-0    | CY8C4145AXI-S423                     | 48                  | 32         | 4         | 2            | 1   | 1              | 1              | 1 Msps               | 2              | 5            | 2          | 16         | 36       |                         |        |        |         | ×       |
|          | CY8C4146FNI-S423                     | 48                  | 64         | 8         | 2            | 0   | 1              | 1              | 1 Msps               | 2              | 5            | 3          | 16         | 31       | х                       |        |        |         | ^       |
|          | CY8C4146LQI-S422                     | 48                  | 64         | 8         | 2            | 0   | 1              | 1              | 1 Msps               | 2              | 5            | 3          | 16         | 27       | ~                       | х      |        |         |         |
|          | CY8C4146LQI-S422                     | 40                  | 64         | 8         | 2            | 0   | 1              | 1              | 1 Msps<br>1 Msps     | 2              | 5            | 3          | 16         | 34       |                         | ~      | х      |         |         |
|          | CY8C4146AZI-S423                     | 48                  | 64         | 8         | 2            | 0   | 1              | 1              | 1 Msps               | 2              | 5            | 3          | 16         | 36       |                         |        | ~      | х       |         |
|          | CY8C4146AXI-S423                     | 48                  | 64         | 8         | 2            | 0   | 1              | 1              | 1 Msps               | 2              | 5            | 3          | 16         | 36       |                         |        |        |         | х       |
| 4146     | CY8C4146FNI-S433                     | 48                  | 64         | 8         | 2            | 1   | 1              | 1              | 1 Msps               | 2              | 5            | 3          | 16         | 31       | Х                       |        |        |         |         |
|          | CY8C4146LQI-S432                     | 48                  | 64         | 8         | 2            | 1   | 1              | 1              | 1 Msps               | 2              | 5            | 3          | 16         | 27       | -                       | Х      |        |         |         |
|          | CY8C4146LQI-S433                     | 48                  | 64         | 8         | 2            | 1   | 1              | 1              | 1 Msps               | 2              | 5            | 3          | 16         | 34       |                         |        | х      |         |         |
|          | CY8C4146AZI-S433                     | 48                  | 64         | 8         | 2            | 1   | 1              | 1              | 1 Msps               | 2              | 5            | 3          | 16         | 36       |                         |        |        | Х       |         |
|          | CY8C4146AXI-S433                     | 48                  | 64         | 8         | 2            | 1   | 1              | 1              | 1 Msps               | 2              | 5            | 3          | 16         | 36       |                         |        |        |         | х       |



001-80659 \*A



### Figure 8. 40-pin QFN Package Outline

NOTES:

1. XXX HATCH AREA IS SOLDERABLE EXPOSED PAD

2. REFERENCE JEDEC # MO-248

3. PACKAGE WEIGHT: 68 ±2 mg

4. ALL DIMENSIONS ARE IN MILLIMETERS



### Figure 9. 32-pin QFN Package Outline



### Figure 10. 35-Ball WLCSP Package Outline



ALL DIMENSIONS ARE IN MM JEDEC Publication 95; Design Guide 4.18 002-09958 \*C



# Acronyms

### Table 42. Acronyms Used in this Document

| Acronym | Description                                                                                           |
|---------|-------------------------------------------------------------------------------------------------------|
| abus    | analog local bus                                                                                      |
| ADC     | analog-to-digital converter                                                                           |
| AG      | analog global                                                                                         |
| АНВ     | AMBA (advanced microcontroller bus<br>architecture) high-performance bus, an ARM<br>data transfer bus |
| ALU     | arithmetic logic unit                                                                                 |
| AMUXBUS | analog multiplexer bus                                                                                |
| API     | application programming interface                                                                     |
| APSR    | application program status register                                                                   |
| ARM®    | advanced RISC machine, a CPU architecture                                                             |
| ATM     | automatic thump mode                                                                                  |
| BW      | bandwidth                                                                                             |
| CAN     | Controller Area Network, a communications protocol                                                    |
| CMRR    | common-mode rejection ratio                                                                           |
| CPU     | central processing unit                                                                               |
| CRC     | cyclic redundancy check, an error-checking protocol                                                   |
| DAC     | digital-to-analog converter, see also IDAC, VDAC                                                      |
| DFB     | digital filter block                                                                                  |
| DIO     | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                       |
| DMIPS   | Dhrystone million instructions per second                                                             |
| DMA     | direct memory access, see also TD                                                                     |
| DNL     | differential nonlinearity, see also INL                                                               |
| DNU     | do not use                                                                                            |
| DR      | port write data registers                                                                             |
| DSI     | digital system interconnect                                                                           |
| DWT     | data watchpoint and trace                                                                             |
| ECC     | error correcting code                                                                                 |
| ECO     | external crystal oscillator                                                                           |
| EEPROM  | electrically erasable programmable read-only memory                                                   |
| EMI     | electromagnetic interference                                                                          |
| EMIF    | external memory interface                                                                             |
| EOC     | end of conversion                                                                                     |
| EOF     | end of frame                                                                                          |
| EPSR    | execution program status register                                                                     |
| ESD     | electrostatic discharge                                                                               |

#### Table 42. Acronyms Used in this Document (continued)

| Acronym                  | Description                                            |
|--------------------------|--------------------------------------------------------|
| ETM                      | embedded trace macrocell                               |
| FIR                      | finite impulse response, see also IIR                  |
| FPB                      | flash patch and breakpoint                             |
| FS                       | full-speed                                             |
| GPIO                     | general-purpose input/output, applies to a PSoC pin    |
| HVI                      | high-voltage interrupt, see also LVI, LVD              |
| IC                       | integrated circuit                                     |
| IDAC                     | current DAC, see also DAC, VDAC                        |
| IDE                      | integrated development environment                     |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol    |
| lir                      | infinite impulse response, see also FIR                |
| ILO                      | internal low-speed oscillator, see also IMO            |
| IMO                      | internal main oscillator, see also ILO                 |
| INL                      | integral nonlinearity, see also DNL                    |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO           |
| IPOR                     | initial power-on reset                                 |
| IPSR                     | interrupt program status register                      |
| IRQ                      | interrupt request                                      |
| ITM                      | instrumentation trace macrocell                        |
| LCD                      | liquid crystal display                                 |
| LIN                      | Local Interconnect Network, a communications protocol. |
| LR                       | link register                                          |
| LUT                      | lookup table                                           |
| LVD                      | low-voltage detect, see also LVI                       |
| LVI                      | low-voltage interrupt, see also HVI                    |
| LVTTL                    | low-voltage transistor-transistor logic                |
| MAC                      | multiply-accumulate                                    |
| MCU                      | microcontroller unit                                   |
| MISO                     | master-in slave-out                                    |
| NC                       | no connect                                             |
| NMI                      | nonmaskable interrupt                                  |
| NRZ                      | non-return-to-zero                                     |
| NVIC                     | nested vectored interrupt controller                   |
| NVL                      | nonvolatile latch, see also WOL                        |
| opamp                    | operational amplifier                                  |
| PAL                      | programmable array logic, see also PLD                 |



# **Document Conventions**

### Units of Measure

### Table 43. Units of Measure

| Symbol | Unit of Measure        |
|--------|------------------------|
| °C     | degrees Celsius        |
| dB     | decibel                |
| fF     | femto farad            |
| Hz     | hertz                  |
| KB     | 1024 bytes             |
| kbps   | kilobits per second    |
| Khr    | kilohour               |
| kHz    | kilohertz              |
| kΩ     | kilo ohm               |
| ksps   | kilosamples per second |
| LSB    | least significant bit  |
| Mbps   | megabits per second    |
| MHz    | megahertz              |
| MΩ     | mega-ohm               |
| Msps   | megasamples per second |
| μA     | microampere            |
| μF     | microfarad             |
| μH     | microhenry             |
| μs     | microsecond            |
| μV     | microvolt              |
| μW     | microwatt              |
| mA     | milliampere            |
| ms     | millisecond            |
| mV     | millivolt              |
| nA     | nanoampere             |
| ns     | nanosecond             |
| nV     | nanovolt               |
| Ω      | ohm                    |
| pF     | picofarad              |
| ppm    | parts per million      |
| ps     | picosecond             |
| s      | second                 |
| sps    | samples per second     |
| sqrtHz | square root of hertz   |
| V      | volt                   |



# **Revision History**

| Description Title: PSoC <sup>®</sup> 4: PSoC 4100S Family Datasheet Programmable System-on-Chip (PSoC)<br>Document Number: 002-00122 |         |                    |                    |                                                                                                                                                                                      |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Revision                                                                                                                             | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                |  |  |  |  |
| **                                                                                                                                   | 4883809 | WKA                | 08/28/2015         | New datasheet                                                                                                                                                                        |  |  |  |  |
| *A                                                                                                                                   | 4992376 | WKA                | 10/30/2015         | Updated Pinouts.<br>Added $V_{DDD} \ge 2.2V$ at -40 °C under Conditions for specs SID247A, SID90, SID92.<br>Updated Table 15.<br>Updated Ordering Information.                       |  |  |  |  |
| *B                                                                                                                                   | 5037826 | SLAN               | 12/08/2015         | Changed datasheet status to Preliminary                                                                                                                                              |  |  |  |  |
| *C                                                                                                                                   | 5060691 | WKA                | 12/22/2015         | Updated SCBs from 2 to 3.<br>Updated SRAM size to 8 KB.<br>Changed WLCSP package to 35-ball WLCSP.<br>Updated Pin List and Alternate Pin Functions.<br>Updated Ordering Information. |  |  |  |  |
| *D                                                                                                                                   | 5139206 | WKA                | 02/16/2016         | Added Errata.<br>Added 35 WLCSP package details.<br>Updated theta $J_A$ and $J_C$ values for all packages.<br>Updated copyright information at the end of the document.              |  |  |  |  |
| *E                                                                                                                                   | 5173961 | WKA                | 03/15/2016         | Updated values for SID79, BID194. SID175, and SID176.<br>Updated CSD and IDAC Specifications.<br>Updated 10-bit CapSense ADC Specifications.                                         |  |  |  |  |
| *F                                                                                                                                   | 5330930 | WKA                | 07/27/2016         | Updated CSD and IDAC Specifications.<br>Updated 10-bit CapSense ADC Specifications.<br>Removed errata.                                                                               |  |  |  |  |
| *G                                                                                                                                   | 5473409 | WKA                | 10/13/2016         | Added 44 TQFP pin and package details.                                                                                                                                               |  |  |  |  |
| *H                                                                                                                                   | 5561833 | WKA                | 01/09/2017         | Updated Figure 3.<br>Changed PRGIO references to Smart I/O.<br>Updated DC Specifications.<br>Updated Ordering Information.                                                           |  |  |  |  |