



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                             |
|----------------------------|-----------------------------------------------------------------------------|
| Product Status             | Active                                                                      |
| Core Processor             | ARM® Cortex®-M0+                                                            |
| Core Size                  | 32-Bit Single-Core                                                          |
| Speed                      | 48MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, CapSense, LCD, POR, PWM, WDT                        |
| Number of I/O              | 27                                                                          |
| Program Memory Size        | 64KB (64K x 8)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 8K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                |
| Data Converters            | A/D 16x10b Slope, 16x12b SAR; D/A 2xIDAC                                    |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 32-UFQFN Exposed Pad                                                        |
| Supplier Device Package    | 32-QFN (5x5)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4146lqi-s422 |

# PSoC® 4: PSoC 4100S Family Datasheet



## **Contents**

| Functional Definition                  | 4  |
|----------------------------------------|----|
| CPU and Memory Subsystem               | 4  |
| System Resources                       | 4  |
| Analog Blocks                          | 5  |
| Fixed Function Digital                 | 5  |
| GPIO                                   | 6  |
| Special Function Peripherals           | 6  |
| Pinouts                                | 7  |
| Alternate Pin Functions                | 9  |
| Power                                  | 11 |
| Mode 1: 1.8 V to 5.5 V External Supply | 11 |
| Mode 2: 1.8 V ±5% External Supply      | 11 |
| Development Support                    | 12 |
| Documentation                          | 12 |
| Online                                 | 12 |
| Tools                                  | 12 |
| Electrical Specifications              | 13 |
| Absolute Maximum Ratings               | 13 |
| Device Level Specifications            | 13 |
| Analog Peripherals                     | 17 |

| Digital Peripherals                     |    |
|-----------------------------------------|----|
| System Resources                        |    |
| Ordering Information                    | 31 |
| Packaging                               |    |
| Package Diagrams                        |    |
| Acronyms                                | 38 |
| Document Conventions                    | 40 |
| Units of Measure                        | 40 |
| Revision History                        | 41 |
| Sales, Solutions, and Legal Information | 42 |
| Worldwide Sales and Design Support      | 42 |
| Products                                | 42 |
| PSoC® Solutions                         | 42 |
| Cypress Developer Community             |    |
| Technical Support                       | 42 |





Figure 1. Block Diagram

PSoC 4100S devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware.

The ARM Serial-Wire Debug (SWD) interface supports all programming and debug features of the device.

Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug.

The PSoC Creator IDE provides fully integrated programming and debug support for the PSoC 4100S devices. The SWD interface is fully compatible with industry-standard third-party tools. The PSoC 4100S family provides a level of security not possible with multi-chip application solutions or with microcontrollers. It has the following advantages:

- Allows disabling of debug features
- Robust flash protection
- Allows customer-proprietary functionality to be implemented in on-chip programmable blocks

The debug circuits are enabled by default and can be disabled in firmware. If they are not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with new firmware that enables debugging. Thus firmware control of debugging cannot be over-ridden without erasing the firmware thus providing security.

Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. All programming, debug, and test interfaces are disabled when maximum device security is enabled. Therefore, PSoC 4100S, with device security enabled, may not be returned for failure analysis. This is a trade-off the PSoC 4100S allows the customer to make.



#### **Functional Definition**

#### **CPU and Memory Subsystem**

#### CPU

The Cortex-M0+ CPU in the PSoC 4100S is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. Most instructions are 16 bits in length and the CPU executes a subset of the Thumb-2 instruction set. It includes a nested vectored interrupt controller (NVIC) block with eight interrupt inputs and also includes a Wakeup Interrupt Controller (WIC). The WIC can wake the processor from Deep Sleep mode, allowing power to be switched off to the main processor when the chip is in Deep Sleep mode.

The CPU also includes a debug interface, the serial wire debug (SWD) interface, which is a two-wire form of JTAG. The debug configuration used for PSoC 4100S has four breakpoint (address) comparators and two watchpoint (data) comparators.

#### Flash

The PSoC 4100S device has a flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The low-power flash block is designed to deliver two wait-state (WS) access time at 48 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average.

#### SRAM

Eight KB of SRAM are provided with zero wait-state access at 48 MHz.

#### **SROM**

An 8 KB supervisory ROM that contains boot and configuration routines is provided.

#### System Resources

#### Power System

The power system is described in detail in the section Power on page 11. It provides assurance that voltage levels are as required for each respective mode and either delays mode entry (for example, on power-on reset (POR)) until voltage levels are as required for proper functionality, or generates resets (for example, on brown-out detection). The PSoC 4100S operates with a single external supply over the range of either 1.8 V  $\pm 5\%$  (externally regulated) or 1.8 to 5.5 V (internally regulated) and has three different power modes, transitions between which are managed by the power system. The PSoC 4100S provides Active, Sleep, and Deep Sleep low-power modes.

All subsystems are operational in Active mode. The CPU subsystem (CPU, flash, and SRAM) is clock-gated off in Sleep mode, while all peripherals and interrupts are active with instantaneous wake-up on a wake-up event. In Deep Sleep mode, the high-speed clock and associated circuitry is switched off; wake-up from this mode takes 35  $\mu s$ . The opamps can remain operational in Deep Sleep mode.

#### Clock System

The PSoC 4100S clock system is responsible for providing clocks to all subsystems that require clocks and for switching

between different clock sources without glitching. In addition, the clock system ensures that there are no metastable conditions.

The clock system for the PSoC 4100S consists of the internal main oscillator (IMO), internal low-frequency oscillator (ILO), a 32 kHz Watch Crystal Oscillator (WCO) and provision for an external clock. Clock dividers are provided to generate clocks for peripherals on a fine-grained basis. Fractional dividers are also provided to enable clocking of higher data rates for UARTs.

Figure 2. PSoC 4100S MCU Clocking Architecture



The HFCLK signal can be divided down to generate synchronous clocks for the analog and digital peripherals. There are eight clock dividers for the PSoC 4100S; two of those are fractional dividers. The 16-bit capability allows flexible generation of fine-grained frequency values and is fully supported in PSoC Creator

#### IMO Clock Source

The IMO is the primary source of internal clocking in the PSoC 4100S. It is trimmed during testing to achieve the specified accuracy. The IMO default frequency is 24 MHz and it can be adjusted from 24 to 48 MHz in steps of 4 MHz. The IMO tolerance with Cypress-provided calibration settings is  $\pm 2\%$ .

#### **ILO Clock Source**

The ILO is a very low power, nominally 40-kHz oscillator, which is primarily used to generate clocks for the watchdog timer (WDT) and peripheral operation in Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component, which does the calibration.

#### Watch Crystal Oscillator (WCO)

The PSoC 4100S clock subsystem also implements a low-frequency (32-kHz watch crystal) oscillator that can be used for precision timing applications.

## Watchdog Timer

A watchdog timer is implemented in the clock block running from the ILO; this allows watchdog operation during Deep Sleep and generates a watchdog reset if not serviced before the set timeout occurs. The watchdog reset is recorded in a Reset Cause register, which is firmware readable.



supports EZI2C that creates a mailbox address range in the memory of the PSoC 4100S and effectively reduces I<sup>2</sup>C communication to reading from and writing to an array in memory. In addition, the block supports an 8-deep FIFO for receive and transmit which, by increasing the time given for the CPU to read data, greatly reduces the need for clock stretching caused by the CPU not having read data on time.

The  $I^2C$  peripheral is compatible with the  $I^2C$  Standard-mode and Fast-mode devices as defined in the NXP  $I^2C$ -bus specification and user manual (UM10204). The  $I^2C$  bus I/O is implemented with GPIO in open-drain modes.

The PSoC 4100S is not completely compliant with the I<sup>2</sup>C spec in the following respect:

■ GPIO cells are not overvoltage tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system.

**UART Mode**: This is a full-feature UART operating at up to 1 Mbps. It supports automotive single-wire interface (LIN), infrared interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the basic UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows addressing of peripherals connected over common RX and TX lines. Common UART functions such as parity error, break detect, and frame error are supported. An 8-deep FIFO allows much greater CPU service latencies to be tolerated.

**SPI Mode**: The SPI mode supports full Motorola SPI, TI SSP (adds a start pulse used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block can use the FIFO.

#### GPIO

The PSoC 4100S has up to 36 GPIOs. The GPIO block implements the following:

- Eight drive modes:
  - ☐ Analog input mode (input and output buffers disabled)
  - □ Input only
  - ☐ Weak pull-up with strong pull-down
  - ☐ Strong pull-up with weak pull-down
  - □ Open drain with strong pull-down
  - □ Open drain with strong pull-up
  - $\ensuremath{\square}$  Strong pull-up with strong pull-down
  - □ Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL).
- Individual control of input and output buffer enabling/disabling in addition to the drive strength modes
- Selectable slew rates for dV/dt related noise control to improve EMI

The pins are organized in logical entities called ports, which are 8-bit in width (less for Ports 2 and 3). During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin.

Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves.

Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (5 for PSoC 4100S).

## **Special Function Peripherals**

#### CapSense

CapSense is supported in the PSoC 4100S through a CapSense Sigma-Delta (CSD) block that can be connected to any pins through an analog multiplex bus via analog switches. CapSense function can thus be provided on any available pin or group of pins in a system under software control. A PSoC Creator component is provided for the CapSense block to make it easy for the user.

Shield voltage can be driven on another analog multiplex bus to provide water-tolerance capability. Water tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input. Proximity sensing can also be implemented.

The CapSense block has two IDACs, which can be used for general purposes if CapSense is not being used (both IDACs are available in that case) or if CapSense is used without water tolerance (one IDAC is available).

The CapSense block also provides a 10-bit Slope ADC function which can be used in conjunction with the CapSense function.

The CapSense block is an advanced, low-noise, programmable block with programmable voltage references and current source ranges for improved sensitivity and flexibility. It can also use an external reference voltage. It has a full-wave CSD mode that alternates sensing to VDDA and ground to null out power-supply related noise.

#### LCD Segment Drive

The PSoC 4100S has an LCD controller, which can drive up to 4 commons and up to 32 segments. It uses full digital methods to drive the LCD segments requiring no generation of internal LCD voltages. The two methods used are referred to as Digital Correlation and PWM. Digital Correlation pertains to modulating the frequency and drive levels of the common and segment signals to generate the highest RMS voltage across a segment to light it up or to keep the RMS signal to zero. This method is good for STN displays but may result in reduced contrast with TN (cheaper) displays. PWM pertains to driving the panel with PWM signals to effectively use the capacitance of the panel to provide the integration of the modulated pulse-width to generate the desired LCD voltage. This method results in higher power consumption but can result in better results when driving TN displays. LCD operation is supported during Deep Sleep refreshing a small display buffer (4 bits; 1 32-bit register per port).



## **Pinouts**

The following table provides the pin list for PSoC 4100S for the 48-pin TQFP, 44-pin TQFP, 40-pin QFN, 32-pin QFN, and 35-ball CSP packages. All port pins support GPIO.

Table 1. Pin List

| 48-1 | TQFP      | 44- | TQFP      | 40  | -QFN      | 32  | -QFN      | 35  | 5-CSP    |
|------|-----------|-----|-----------|-----|-----------|-----|-----------|-----|----------|
| Pin  | Name      | Pin | Name      | Pin | Name      | Pin | Name      | Pin | Name     |
| 28   | P0.0      | 24  | P0.0      | 22  | P0.0      | 17  | P0.0      | C3  | P0.0     |
| 29   | P0.1      | 25  | P0.1      | 23  | P0.1      | 18  | P0.1      | A5  | P0.1     |
| 30   | P0.2      | 26  | P0.2      | 24  | P0.2      | 19  | P0.2      | A4  | P0.2     |
| 31   | P0.3      | 27  | P0.3      | 25  | P0.3      | 20  | P0.3      | A3  | P0.3     |
| 32   | P0.4      | 28  | P0.4      | 26  | P0.4      | 21  | P0.4      | В3  | P0.4     |
| 33   | P0.5      | 29  | P0.5      | 27  | P0.5      | 22  | P0.5      | A6  | P0.5     |
| 34   | P0.6      | 30  | P0.6      | 28  | P0.6      | 23  | P0.6      | B4  | P0.6     |
| 35   | P0.7      | 31  | P0.7      | 29  | P0.7      |     |           | B5  | P0.7     |
| 36   | XRES      | 32  | XRES      | 30  | XRES      | 24  | XRES      | В6  | XRES     |
| 37   | VCCD      | 33  | VCCD      | 31  | VCCD      | 25  | VCCD      | A7  | VCCD     |
| 38   | VSSD      |     |           | DN  | VSSD      | 26  | VSSD      | В7  | VSS      |
| 39   | VDDD      | 34  | VDDD      | 32  | VDDD      |     |           | C7  | VDD      |
| 40   | VDDA      | 35  | VDDA      | 33  | VDDA      | 27  | VDD       | C7  | VDD      |
| 41   | VSSA      | 36  | VSSA      | 34  | VSSA      | 28  | VSSA      | В7  | VSS      |
| 42   | P1.0      | 37  | P1.0      | 35  | P1.0      | 29  | P1.0      | C4  | P1.0     |
| 43   | P1.1      | 38  | P1.1      | 36  | P1.1      | 30  | P1.1      | C5  | P1.1     |
| 44   | P1.2      | 39  | P1.2      | 37  | P1.2      | 31  | P1.2      | C6  | P1.2     |
| 45   | P1.3      | 40  | P1.3      | 38  | P1.3      | 32  | P1.3      | D7  | P1.3     |
| 46   | P1.4      | 41  | P1.4      | 39  | P1.4      |     |           | D4  | P1.4     |
| 47   | P1.5      | 42  | P1.5      |     |           |     |           | D5  | P1.5     |
| 48   | P1.6      | 43  | P1.6      |     |           |     |           | D6  | P1.6     |
| 1    | P1.7/VREF | 44  | P1.7/VREF | 40  | P1.7/VREF | 1   | P1.7/VREF | E7  | P1.7/VRE |
|      |           | 1   | VSSD      |     |           |     |           |     |          |
| 2    | P2.0      | 2   | P2.0      | 1   | P2.0      | 2   | P2.0      |     |          |
| 3    | P2.1      | 3   | P2.1      | 2   | P2.1      | 3   | P2.1      |     |          |
| 4    | P2.2      | 4   | P2.2      | 3   | P2.2      | 4   | P2.2      | D3  | P2.2     |
| 5    | P2.3      | 5   | P2.3      | 4   | P2.3      | 5   | P2.3      | E4  | P2.3     |
| 6    | P2.4      | 6   | P2.4      | 5   | P2.4      |     |           | E5  | P2.4     |
| 7    | P2.5      | 7   | P2.5      | 6   | P2.5      | 6   | P2.5      | E6  | P2.5     |
| 8    | P2.6      | 8   | P2.6      | 7   | P2.6      | 7   | P2.6      | E3  | P2.6     |
| 9    | P2.7      | 9   | P2.7      | 8   | P2.7      | 8   | P2.7      | E2  | P2.7     |
| 10   | VSSD      | 10  | VSSD      | 9   | VSSD      |     | 1         |     |          |
| 12   | P3.0      | 11  | P3.0      | 10  | P3.0      | 9   | P3.0      | E1  | P3.0     |
| 13   | P3.1      | 12  | P3.1      | 11  | P3.1      | 10  | P3.1      | D2  | P3.1     |
| 14   | P3.2      | 13  | P3.2      | 12  | P3.2      | 11  | P3.2      | D1  | P3.2     |
| 16   | P3.3      | 14  | P3.3      | 13  | P3.3      | 12  | P3.3      | C1  | P3.3     |
| 17   | P3.4      | 15  | P3.4      | 14  | P3.4      |     |           | C2  | P3.4     |
| 18   | P3.5      | 16  | P3.5      | 15  | P3.5      |     |           |     |          |

Page 12 of 41



## **Development Support**

The PSoC 4100S family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit www.cypress.com/go/psoc4 to find out more.

#### **Documentation**

A suite of documentation supports the PSoC 4100S family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents.

**Software User Guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more.

**Component Datasheets**: The flexibility of PSoC allows the creation of new peripherals (components) long after the device has gone into production. Component data sheets provide all of the information needed to select and use a particular component, including a functional description, API documentation, example code, and AC/DC specifications.

**Application Notes**: PSoC application notes discuss a particular application of PSoC in depth; examples include brushless DC motor control and on-chip filtering. Application notes often include example projects in addition to the application note document.

**Technical Reference Manual**: The Technical Reference Manual (TRM) contains all the technical detail you need to use a PSoC device, including a complete description of all PSoC registers. The TRM is available in the Documentation section at www.cypress.com/psoc4.

#### Online

In addition to print documentation, the Cypress PSoC forums connect you with fellow PSoC users and experts in PSoC from around the world, 24 hours a day, 7 days a week.

#### **Tools**

With industry standard cores, programming, and debugging interfaces, the PSoC 4100S family is part of a development tool ecosystem. Visit us at <a href="https://www.cypress.com/go/psoccreator">www.cypress.com/go/psoccreator</a> for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits.



Table 3. DC Specifications (continued)

Typical values measured at  $V_{DD}$  = 3.3 V and 25 °C.

| Spec ID#    | Parameter                                        | Description                                         | Min | Тур | Max | Units | Details/<br>Conditions             |  |  |  |  |
|-------------|--------------------------------------------------|-----------------------------------------------------|-----|-----|-----|-------|------------------------------------|--|--|--|--|
| Sleep Mode, | Sleep Mode, VDDD = 1.8 V to 5.5 V (Regulator on) |                                                     |     |     |     |       |                                    |  |  |  |  |
| SID22       | IDD17                                            | I <sup>2</sup> C wakeup WDT, and Comparators on     | _   | 1.7 | 2.2 | mA    | 6 MHZ. Max is at 85 °C and 5.5 V.  |  |  |  |  |
| SID25       | IDD20                                            | I <sup>2</sup> C wakeup, WDT, and Comparators on.   | _   | 2.2 | 2.5 |       | 12 MHZ. Max is at 85 °C and 5.5 V. |  |  |  |  |
| Sleep Mode, | V <sub>DDD</sub> = 1.71 V to                     | o 1.89 V (Regulator bypassed)                       |     |     |     | · •   |                                    |  |  |  |  |
| SID28       | IDD23                                            | I <sup>2</sup> C wakeup, WDT, and Comparators on    | _   | 0.7 | 0.9 | mA    | 6 MHZ. Max is at 85 °C and 5.5 V.  |  |  |  |  |
| SID28A      | IDD23A                                           | I <sup>2</sup> C wakeup, WDT, and Comparators on    | _   | 1   | 1.2 | mA    | 12 MHZ. Max is at 85 °C and 5.5 V. |  |  |  |  |
| Deep Sleep  | Mode, V <sub>DD</sub> = 1.8                      | V to 3.6 V (Regulator on)                           |     | •   |     |       |                                    |  |  |  |  |
| SID31       | I <sub>DD26</sub>                                | I <sup>2</sup> C wakeup and WDT on                  | _   | 2.5 | 60  | μA    | Max is at 3.6 V and 85 °C.         |  |  |  |  |
| Deep Sleep  | Mode, V <sub>DD</sub> = 3.6                      | V to 5.5 V (Regulator on)                           |     |     |     | 1     |                                    |  |  |  |  |
| SID34       | I <sub>DD29</sub>                                | I <sup>2</sup> C wakeup and WDT on                  | _   | 2.5 | 60  | μА    | Max is at 5.5 V and 85 °C.         |  |  |  |  |
| Deep Sleep  | Mode, V <sub>DD</sub> = V <sub>CO</sub>          | <sub>CD</sub> = 1.71 V to 1.89 V (Regulator bypasse | ed) |     |     | 1     |                                    |  |  |  |  |
| SID37       | I <sub>DD32</sub>                                | I <sup>2</sup> C wakeup and WDT on                  | _   | 2.5 | 65  | μΑ    | Max is at 1.89 V and 85 °C.        |  |  |  |  |
| XRES Curre  | XRES Current                                     |                                                     |     |     |     |       |                                    |  |  |  |  |
| SID307      | I <sub>DD_XR</sub>                               | Supply current while XRES asserted                  | _   | 2   | 5   | mA    | _                                  |  |  |  |  |

## Table 4. AC Specifications

| Spec ID#             | Parameter              | Description                 | Min | Тур | Max | Units | Details/<br>Conditions    |
|----------------------|------------------------|-----------------------------|-----|-----|-----|-------|---------------------------|
| SID48                | F <sub>CPU</sub>       | CPU frequency               | DC  | _   | 48  | MHz   | $1.71 \le V_{DD} \le 5.5$ |
| SID49 <sup>[3]</sup> | T <sub>SLEEP</sub>     | Wakeup from Sleep mode      | _   | 0   | _   | us    |                           |
| SID50 <sup>[3]</sup> | T <sub>DEEPSLEEP</sub> | Wakeup from Deep Sleep mode | _   | 35  | 1   | μδ    |                           |

Note
2. Guaranteed by characterization.



## Table 6. GPIO AC Specifications

(Guaranteed by Characterization) (continued)

| Spec ID# | Parameter            | Description                                                                    | Min | Тур | Max  | Units | Details/<br>Conditions                    |
|----------|----------------------|--------------------------------------------------------------------------------|-----|-----|------|-------|-------------------------------------------|
| SID73    | T <sub>FALLS</sub>   | Fall time in slow strong mode                                                  | 10  | -   | 60   |       | 3.3 V V <sub>DDD</sub> , Cload =<br>25 pF |
| SID74    | F <sub>GPIOUT1</sub> | GPIO $F_{OUT}$ ; 3.3 $V \le V_{DDD} \le 5.5 V$ Fast strong mode                | _   | _   | 33   |       | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID75    | F <sub>GPIOUT2</sub> | GPIO F <sub>OUT</sub> ; 1.71 V≤ V <sub>DDD</sub> ≤ 3.3 V<br>Fast strong mode   | _   | -   | 16.7 |       | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID76    | F <sub>GPIOUT3</sub> | GPIO $F_{OUT}$ ; 3.3 $V \le V_{DDD} \le 5.5 V$ Slow strong mode                | _   | -   | 7    | MHz   | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID245   | F <sub>GPIOUT4</sub> | GPIO $F_{OUT}$ ; 1.71 $V \le V_{DDD} \le 3.3 V$ Slow strong mode.              | _   | -   | 3.5  |       | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID246   | F <sub>GPIOIN</sub>  | GPIO input operating frequency;<br>1.71 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V | _   | -   | 48   |       | 90/10% V <sub>IO</sub>                    |

#### XRES

## Table 7. XRES DC Specifications

| Spec ID#             | Parameter            | Description                                                          | Min                  | Тур | Max                  | Units | Details/<br>Conditions                                   |  |
|----------------------|----------------------|----------------------------------------------------------------------|----------------------|-----|----------------------|-------|----------------------------------------------------------|--|
| SID77                | V <sub>IH</sub>      | Input voltage high threshold                                         | $0.7 \times V_{DDD}$ | _   | _                    | V     | CMOS Input                                               |  |
| SID78                | $V_{IL}$             | Input voltage low threshold                                          | _                    | _   | $0.3 \times V_{DDD}$ | V     | CiviO3 iriput                                            |  |
| SID79                | R <sub>PULLUP</sub>  | Pull-up resistor                                                     | _                    | 60  | -                    | kΩ    | -                                                        |  |
| SID80                | C <sub>IN</sub>      | Input capacitance                                                    | _                    | _   | 7                    | pF    | -                                                        |  |
| SID81 <sup>[5]</sup> | V <sub>HYSXRES</sub> | Input voltage hysteresis                                             | -                    | 100 | _                    | mV    | Typical hysteresis is 200 mV for V <sub>DD</sub> > 4.5 V |  |
| SID82                | I <sub>DIODE</sub>   | Current through protection diode to V <sub>DD</sub> /V <sub>SS</sub> | _                    | -   | 100                  | μΑ    |                                                          |  |

## Table 8. XRES AC Specifications

| Spec ID#              | Parameter               | Description                     | Min | Тур | Max | Units | Details/<br>Conditions |
|-----------------------|-------------------------|---------------------------------|-----|-----|-----|-------|------------------------|
| SID83 <sup>[5]</sup>  | T <sub>RESETWIDTH</sub> | Reset pulse width               | 1   | _   | _   | μs    | -                      |
| BID194 <sup>[5]</sup> | T <sub>RESETWAKE</sub>  | Wake-up time from reset release | _   | -   | 2.7 | ms    | _                      |

Note
5. Guaranteed by characterization.



Table 9. CTBm Opamp Specifications (continued)

| Spec ID# | Parameter             | Description                                              | Min   | Тур  | Max                   | Units   | Details/<br>Conditions                                                                        |
|----------|-----------------------|----------------------------------------------------------|-------|------|-----------------------|---------|-----------------------------------------------------------------------------------------------|
|          |                       | General opamp specs for both internal and external modes |       |      |                       |         |                                                                                               |
| SID281   | V <sub>IN</sub>       | Charge-pump on, $V_{DDA} = 2.7 \text{ V}$                | -0.05 | -    | V <sub>DDA</sub> -0.2 | V       | _                                                                                             |
| SID282   | V <sub>CM</sub>       | Charge-pump on, V <sub>DDA</sub> = 2.7 V                 | -0.05 | _    | V <sub>DDA</sub> -0.2 |         | _                                                                                             |
|          | V <sub>OUT</sub>      | V <sub>DDA</sub> = 2.7 V                                 |       | l    | •                     |         | ,                                                                                             |
| SID283   | V <sub>OUT_1</sub>    | power=hi, Iload=10 mA                                    | 0.5   | _    | V <sub>DDA</sub> -0.5 |         | _                                                                                             |
| SID284   | V <sub>OUT_2</sub>    | power=hi, Iload=1 mA                                     | 0.2   | _    | V <sub>DDA</sub> -0.2 | V       | _                                                                                             |
| SID285   | V <sub>OUT_3</sub>    | power=med, Iload=1 mA                                    | 0.2   | _    | V <sub>DDA</sub> -0.2 | v       | _                                                                                             |
| SID286   | V <sub>OUT_4</sub>    | power=lo, Iload=0.1 mA                                   | 0.2   | _    | V <sub>DDA</sub> -0.2 |         | _                                                                                             |
| SID288   | V <sub>OS_TR</sub>    | Offset voltage, trimmed                                  | -1.0  | ±0.5 | 1.0                   |         | High mode, input 0 V to V <sub>DDA</sub> -0.2 V                                               |
| SID288A  | V <sub>OS_TR</sub>    | Offset voltage, trimmed                                  | _     | ±1   | _                     | mV      | Medium mode, input 0 V to V <sub>DDA</sub> -0.2 V                                             |
| SID288B  | V <sub>OS_TR</sub>    | Offset voltage, trimmed                                  | -     | ±2   | _                     |         | Low mode, input 0 V to V <sub>DDA</sub> -0.2 V                                                |
| SID290   | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed                            | -10   | ±3   | 10                    | μV/C    | High mode                                                                                     |
| SID290A  | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed                            | -     | ±10  | _                     | μV/C    | Medium mode                                                                                   |
| SID290B  | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed                            | _     | ±10  | _                     | μν/Ο    | Low mode                                                                                      |
| SID291   | CMRR                  | DC                                                       | 70    | 80   | _                     |         | Input is 0 V to V <sub>DDA</sub> -0.2 V, Output is 0.2 V to V <sub>DDA</sub> -0.2 V           |
| SID292   | PSRR                  | At 1 kHz, 10-mV ripple                                   | 70    | 85   | -                     | dB      | V <sub>DDD</sub> = 3.6 V,<br>high-power mode,<br>input is 0.2 V to<br>V <sub>DDA</sub> -0.2 V |
|          | Noise                 |                                                          |       |      |                       |         |                                                                                               |
| SID294   | VN2                   | Input-referred, 1 kHz, power=Hi                          | _     | 72   | _                     |         | 3                                                                                             |
| SID295   | VN3                   | Input-referred, 10 kHz, power=Hi                         | -     | 28   | _                     | nV/rtHz | Input and output are at 0.2 V to V <sub>DDA</sub> -0.2 V                                      |
| SID296   | VN4                   | Input-referred, 100 kHz, power=Hi                        | -     | 15   | _                     |         | Input and output are at 0.2 V to V <sub>DDA</sub> -0.2 V                                      |
| SID297   | C <sub>LOAD</sub>     | Stable up to max. load.<br>Performance specs at 50 pF.   | -     | -    | 125                   | pF      | -                                                                                             |
| SID298   | SLEW_RATE             | Cload = 50 pF, Power = High,<br>V <sub>DDA</sub> = 2.7 V | 6     | -    | _                     | V/µs    | _                                                                                             |



Table 9. CTBm Opamp Specifications (continued)

| Spec ID# | Parameter              | Description                                                                     | Min | Тур  | Max | Units | Details/<br>Conditions                    |
|----------|------------------------|---------------------------------------------------------------------------------|-----|------|-----|-------|-------------------------------------------|
| SID299   | T_OP_WAKE              | From disable to enable, no external RC dominating                               | _   | _    | 25  | μs    | _                                         |
| SID299A  | OL_GAIN                | Open Loop Gain                                                                  | _   | 90   | -   | dB    |                                           |
|          | COMP_MODE              | Comparator mode; 50 mV drive,<br>T <sub>rise</sub> =T <sub>fall</sub> (approx.) |     |      |     |       |                                           |
| SID300   | TPD1                   | Response time; power=hi                                                         | _   | 150  | _   |       | Input is 0.2 V to V <sub>DDA</sub> -0.2 V |
| SID301   | TPD2                   | Response time; power=med                                                        | -   | 500  | _   | ns    | Input is 0.2 V to V <sub>DDA</sub> -0.2 V |
| SID302   | TPD3                   | Response time; power=lo                                                         | _   | 2500 | _   |       | Input is 0.2 V to V <sub>DDA</sub> -0.2 V |
| SID303   | VHYST_OP               | Hysteresis                                                                      | _   | 10   | _   | mV    | _                                         |
| SID304   | WUP_CTB                | Wake-up time from Enabled to Usable                                             | _   | -    | 25  | μs    | -                                         |
|          | Deep Sleep<br>Mode     | Mode 2 is lowest current range.<br>Mode 1 has higher GBW.                       |     |      |     |       |                                           |
| SID_DS_1 | I <sub>DD_HI_M1</sub>  | Mode 1, High current                                                            | _   | 1400 | _   |       | 25 °C                                     |
| SID_DS_2 | I <sub>DD_MED_M1</sub> | Mode 1, Medium current                                                          | _   | 700  | -   |       | 25 °C                                     |
| SID_DS_3 | I <sub>DD_LOW_M1</sub> | Mode 1, Low current                                                             | _   | 200  | -   |       | 25 °C                                     |
| SID_DS_4 | I <sub>DD_HI_M2</sub>  | Mode 2, High current                                                            | -   | 120  | _   | μA    | 25 °C                                     |
| SID_DS_5 | I <sub>DD_MED_M2</sub> | Mode 2, Medium current                                                          | _   | 60   | _   |       | 25 °C                                     |
| SID_DS_6 | I <sub>DD_LOW_M2</sub> | Mode 2, Low current                                                             | _   | 15   | _   |       | 25 °C                                     |

Document Number: 002-00122 Rev. \*H Page 19 of 41



Table 13. SAR Specifications (continued)

| Spec ID# | Parameter      | Description                                                          | Min       | Тур | Max       | Units | Details/<br>Conditions                        |
|----------|----------------|----------------------------------------------------------------------|-----------|-----|-----------|-------|-----------------------------------------------|
| SID99    | A_OFFSET       | Input offset voltage                                                 | 1         | -   | 2         | mV    | Measured with<br>1-V reference                |
| SID100   | A_ISAR         | Current consumption                                                  | -         | _   | 1         | mA    |                                               |
| SID101   | A_VINS         | Input voltage range - single ended                                   | $V_{SS}$  | _   | $V_{DDA}$ | V     |                                               |
| SID102   | A_VIND         | Input voltage range - differential[                                  | $V_{SS}$  | -   | $V_{DDA}$ | V     |                                               |
| SID103   | A_INRES        | Input resistance                                                     | _         | -   | 2.2       | ΚΩ    |                                               |
| SID104   | A_INCAP        | Input capacitance                                                    | -         | _   | 10        | pF    |                                               |
| SID260   | VREFSAR        | Trimmed internal reference to SAR                                    | -         | _   | TBD       | V     |                                               |
| SAR ADC  | AC Specificati | ons                                                                  |           |     |           |       |                                               |
| SID106   | A_PSRR         | Power supply rejection ratio                                         | 70        | -   | -         | dB    |                                               |
| SID107   | A_CMRR         | Common mode rejection ratio                                          | 66        | -   | -         | dB    | Measured at 1 V                               |
| SID108   | A_SAMP         | Sample rate                                                          | -         | -   | 1         | Msps  |                                               |
| SID109   | A_SNR          | Signal-to-noise and distortion ratio (SINAD)                         | 65        | -   | -         | dB    | F <sub>IN</sub> = 10 kHz                      |
| SID110   | A_BW           | Input bandwidth without aliasing                                     | -         | -   | A_samp/2  | kHz   |                                               |
| SID111   | A_INL          | Integral non linearity. V <sub>DD</sub> = 1.71 to 5.5, 1 Msps        | -1.7      | _   | 2         | LSB   | $V_{REF}$ = 1 to $V_{DD}$                     |
| SID111A  | A_INL          | Integral non linearity. $V_{DDD}$ = 1.71 to 3.6, 1 Msps              | -1.5      | -   | 1.7       | LSB   | V <sub>REF</sub> = 1.71 to<br>V <sub>DD</sub> |
| SID111B  | A_INL          | Integral non linearity. V <sub>DD</sub> = 1.71 to 5.5, 500 ksps      | -1.5      | -   | 1.7       | LSB   | $V_{REF}$ = 1 to $V_{DD}$                     |
| SID112   | A_DNL          | Differential non linearity. V <sub>DD</sub> = 1.71 to 5.5,<br>1 Msps | -1        | -   | 2.2       | LSB   | $V_{REF}$ = 1 to $V_{DD}$                     |
| SID112A  | A_DNL          | Differential non linearity. V <sub>DD</sub> = 1.71 to 3.6,<br>1 Msps | -1        | -   | 2         | LSB   | V <sub>REF</sub> = 1.71 to<br>V <sub>DD</sub> |
| SID112B  | A_DNL          | Differential non linearity. V <sub>DD</sub> = 1.71 to 5.5, 500 ksps  | <b>–1</b> | -   | 2.2       | LSB   | $V_{REF} = 1 \text{ to } V_{DD}$              |
| SID113   | A_THD          | Total harmonic distortion                                            | _         | _   | -65       | dB    | Fin = 10 kHz                                  |
| SID261   | FSARINTRE<br>F | SAR operating speed without external ref. bypass                     | -         | -   | 100       | ksps  | 12-bit resolution                             |



Table 14. CSD and IDAC Specifications (continued)

| SPEC ID# | Parameter     | Description                                          | Min | Тур | Max | Units | Details / Conditions                                                        |
|----------|---------------|------------------------------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------------------|
| SID315G  | IDAC3CRT23    | Output current of IDAC in 8-bit mode in medium range | 69  | _   | 82  | μA    | LSB = 300-nA typ.                                                           |
| SID315H  | IDAC3CRT33    | Output current of IDAC in 8-bit mode in high range   | 540 | _   | 660 | μA    | LSB = 2.4-µA typ.                                                           |
| SID320   | IDACOFFSET    | All zeroes input                                     | -   | -   | 1   | LSB   | Polarity set by Source or<br>Sink. Offset is 2 LSBs for<br>37.5 nA/LSB mode |
| SID321   | IDACGAIN      | Full-scale error less offset                         | _   | _   | ±10 | %     |                                                                             |
| SID322   | IDACMISMATCH1 | Mismatch between IDAC1 and IDAC2 in Low mode         | -   | -   | 9.2 | LSB   | LSB = 37.5-nA typ.                                                          |
| SID322A  | IDACMISMATCH2 | Mismatch between IDAC1 and IDAC2 in Medium mode      | -   | -   | 5.6 | LSB   | LSB = 300-nA typ.                                                           |
| SID322B  | IDACMISMATCH3 | Mismatch between IDAC1 and IDAC2 in High mode        | -   | -   | 6.8 | LSB   | LSB = 2.4-µA typ.                                                           |
| SID323   | IDACSET8      | Settling time to 0.5 LSB for 8-bit IDAC              | -   | -   | 10  | μs    | Full-scale transition. No external load.                                    |
| SID324   | IDACSET7      | Settling time to 0.5 LSB for 7-bit IDAC              | _   | -   | 10  | μs    | Full-scale transition. No external load.                                    |
| SID325   | CMOD          | External modulator capacitor.                        | -   | 2.2 | _   | nF    | 5-V rating, X7R or NP0 cap.                                                 |

Table 15. 10-bit CapSense ADC Specifications

| Spec ID# | Parameter | Description                                                                                           | Min       | Тур | Max       | Units | Details/<br>Conditions                                                                   |
|----------|-----------|-------------------------------------------------------------------------------------------------------|-----------|-----|-----------|-------|------------------------------------------------------------------------------------------|
| SIDA94   | A_RES     | Resolution                                                                                            | _         | _   | 10        | bits  | Auto-zeroing is required every millisecond                                               |
| SIDA95   | A_CHNLS_S | Number of channels - single ended                                                                     | _         | -   | 16        |       | Defined by AMUX Bus.                                                                     |
| SIDA97   | A-MONO    | Monotonicity                                                                                          | _         | _   | -         | Yes   |                                                                                          |
| SIDA98   | A_GAINERR | Gain error                                                                                            | -         | _   | ±2        | %     | In V <sub>REF</sub> (2.4 V) mode<br>with V <sub>DDA</sub> bypass<br>capacitance of 10 µF |
| SIDA99   | A_OFFSET  | Input offset voltage                                                                                  | -         | -   | 3         | mV    | In V <sub>REF</sub> (2.4 V) mode<br>with V <sub>DDA</sub> bypass<br>capacitance of 10 µF |
| SIDA100  | A_ISAR    | Current consumption                                                                                   | _         | _   | 0.25      | mΑ    |                                                                                          |
| SIDA101  | A_VINS    | Input voltage range - single ended                                                                    | $V_{SSA}$ | _   | $V_{DDA}$ | V     |                                                                                          |
| SIDA103  | A_INRES   | Input resistance                                                                                      | _         | 2.2 | -         | ΚΩ    |                                                                                          |
| SIDA104  | A_INCAP   | Input capacitance                                                                                     | _         | 20  | -         | pF    |                                                                                          |
| SIDA106  | A_PSRR    | Power supply rejection ratio                                                                          | -         | 60  | _         | dB    | In V <sub>REF</sub> (2.4 V) mode<br>with V <sub>DDA</sub> bypass<br>capacitance of 10 µF |
| SIDA107  | A_TACQ    | Sample acquisition time                                                                               | _         | 1   | -         | μs    |                                                                                          |
| SIDA108  | A_CONV8   | Conversion time for 8-bit resolution at conversion rate = Fhclk/(2^(N+2)). Clock frequency = 48 MHz.  | _         | _   | 21.3      | μs    | Does not include acquisition time. Equivalent to 44.8 ksps including acquisition time.   |
| SIDA108A | A_CONV10  | Conversion time for 10-bit resolution at conversion rate = Fhclk/(2^(N+2)). Clock frequency = 48 MHz. | _         | _   | 85.3      | μs    | Does not include acquisition time. Equivalent to 11.6 ksps including acquisition time.   |

Document Number: 002-00122 Rev. \*H Page 24 of 41



Table 15. 10-bit CapSense ADC Specifications (continued)

| Spec ID# | Parameter | Description                                  | Min | Тур | Max  | Units | Details/<br>Conditions                                                                       |
|----------|-----------|----------------------------------------------|-----|-----|------|-------|----------------------------------------------------------------------------------------------|
| SIDA109  | A_SND     | Signal-to-noise and Distortion ratio (SINAD) | _   | 61  | -    |       | With 10-Hz input sine<br>wave, external 2.4-V<br>reference, V <sub>REF</sub> (2.4 V)<br>mode |
| SIDA110  | A_BW      | Input bandwidth without aliasing             | _   | _   | 22.4 | KHz   | 8-bit resolution                                                                             |
| SIDA111  | A_INL     | Integral Non Linearity. 1 ksps               | -   | _   | 2    | LSB   | V <sub>REF</sub> = 2.4 V or greater                                                          |
| SIDA112  | A_DNL     | Differential Non Linearity. 1 ksps           | _   | _   | 1    | LSB   |                                                                                              |

## **Digital Peripherals**

Timer Counter Pulse-Width Modulator (TCPWM)

## **Table 16. TCPWM Specifications**

| Spec ID      | Parameter             | Description                         | Min  | Тур | Max | Units | Details/Conditions                                                                                    |
|--------------|-----------------------|-------------------------------------|------|-----|-----|-------|-------------------------------------------------------------------------------------------------------|
| SID.TCPWM.1  | ITCPWM1               | Block current consumption at 3 MHz  | _    | -   | 45  |       | All modes (TCPWM)                                                                                     |
| SID.TCPWM.2  | ITCPWM2               | Block current consumption at 12 MHz | _    | -   | 155 | μΑ    | All modes (TCPWM)                                                                                     |
| SID.TCPWM.2A | ITCPWM3               | Block current consumption at 48 MHz | _    | -   | 650 |       | All modes (TCPWM)                                                                                     |
| SID.TCPWM.3  | TCPWM <sub>FREQ</sub> | Operating frequency                 | _    | _   | Fc  | MHz   | Fc max = CLK_SYS<br>Maximum = 48 MHz                                                                  |
| SID.TCPWM.4  | TPWM <sub>ENEXT</sub> | Input trigger pulse width           | 2/Fc | -   | _   |       | For all trigger events <sup>[7]</sup>                                                                 |
| SID.TCPWM.5  | TPWM <sub>EXT</sub>   | Output trigger pulse widths         | 2/Fc | -   | _   |       | Minimum possible width<br>of Overflow, Underflow,<br>and CC (Counter equals<br>Compare value) outputs |
| SID.TCPWM.5A | TC <sub>RES</sub>     | Resolution of counter               | 1/Fc | 1   | -   | ns    | Minimum time between successive counts                                                                |
| SID.TCPWM.5B | PWM <sub>RES</sub>    | PWM resolution                      | 1/Fc | ı   | -   |       | Minimum pulse width of PWM Output                                                                     |
| SID.TCPWM.5C | Q <sub>RES</sub>      | Quadrature inputs resolution        | 1/Fc | _   | _   |       | Minimum pulse width between Quadrature phase inputs                                                   |

РC

Table 17. Fixed I<sup>2</sup>C DC Specifications<sup>[8]</sup>

| Spec ID | Parameter         | Description                                 | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|---------------------------------------------|-----|-----|-----|-------|--------------------|
| SID149  | I <sub>I2C1</sub> | Block current consumption at 100 kHz        | -   | _   | 50  |       | _                  |
| SID150  | I <sub>I2C2</sub> | Block current consumption at 400 kHz        | -   | _   | 135 | μΑ    | -                  |
| SID151  | I <sub>I2C3</sub> | Block current consumption at 1 Mbps         | -   | _   | 310 |       | -                  |
| SID152  | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep Sleep mode | _   | _   | 1.4 |       |                    |

## Table 18. Fixed I<sup>2</sup>C AC Specifications<sup>[8]</sup>

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|-------|--------------------|
| SID153  | F <sub>I2C1</sub> | Bit rate    | _   | _   | 1   | Msps  | -                  |

#### Notes

#### Note

<sup>7.</sup> Trigger events can be Stop, Start, Reload, Count, Capture, or Kill depending on which mode of operation is selected.

<sup>8.</sup> Guaranteed by characterization.



# Table 19. SPI DC Specifications $^{[9]}$

| Spec ID | Parameter | Description                         | Min | Тур | Max | Units | Details/Conditions |
|---------|-----------|-------------------------------------|-----|-----|-----|-------|--------------------|
| SID163  | ISPI1     | Block current consumption at 1 Mbps | -   | _   | 360 |       | _                  |
| SID164  | ISPI2     | Block current consumption at 4 Mbps | -   | _   | 560 | μA    | _                  |
| SID165  | ISPI3     | Block current consumption at 8 Mbps | _   | _   | 600 |       | -                  |

## Table 20. SPI AC Specifications<sup>[8]</sup>

| Spec ID   | Parameter     | Description                                           | Min | Тур | Max            | Units | Details/Conditions                    |
|-----------|---------------|-------------------------------------------------------|-----|-----|----------------|-------|---------------------------------------|
| SID166    | FSPI          | SPI Operating frequency (Master; 6X Oversampling)     | -   | _   | 8              | MHz   | SID166                                |
| Fixed SPI | Master Mode A |                                                       |     |     |                |       |                                       |
| SID167    | TDMO          | MOSI Valid after SClock driving edge                  | _   | _   | 15             |       | _                                     |
| SID168    | TDSI          | MISO Valid before SClock capturing edge               | 20  | _   | _              | ns    | Full clock, late MISO sampling        |
| SID169    | тнмо          | Previous MOSI data hold time                          | 0   | _   | _              |       | Referred to Slave capturing edge      |
| Fixed SPI | Slave Mode AC | Specifications                                        |     |     |                |       |                                       |
| SID170    | TDMI          | MOSI Valid before Sclock Capturing edge               | 40  | _   | _              |       | -                                     |
| SID171    | TDSO          | MISO Valid after Sclock driving edge                  | -   | _   | 42 +<br>3*Tcpu | ns    | T <sub>CPU</sub> = 1/F <sub>CPU</sub> |
| SID171A   | TDSO_EXT      | MISO Valid after Sclock driving edge in Ext. Clk mode | _   | _   | 48             | 0     | -                                     |
| SID172    | THSO          | Previous MISO data hold time                          | 0   | _   | _              |       | _                                     |
| SID172A   | TSSELSSCK     | SSEL Valid to first SCK Valid edge                    | -   | _   | 100            | ns    | -                                     |

Document Number: 002-00122 Rev. \*H Page 26 of 41



## Table 21. UART DC Specifications<sup>[9]</sup>

| Spec ID | Parameter          | Description                            | Min | Тур | Max | Units | Details/Conditions |
|---------|--------------------|----------------------------------------|-----|-----|-----|-------|--------------------|
| SID160  | I <sub>UART1</sub> | Block current consumption at 100 Kbps  | -   | -   | 55  | μΑ    | _                  |
| SID161  | I <sub>UART2</sub> | Block current consumption at 1000 Kbps | _   | _   | 312 | μA    | -                  |

# Table 22. UART AC Specifications<sup>[9]</sup>

| Spec ID | Parameter         | Description | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|-------------|-----|-----|-----|-------|--------------------|
| SID162  | F <sub>UART</sub> | Bit rate    | _   | 1   | 1   | Mbps  | -                  |

# Table 23. LCD Direct Drive DC Specifications $^{[9]}$

| Spec ID | Parameter             | Description                                   | Min | Тур | Max  | Units | Details/Conditions                  |
|---------|-----------------------|-----------------------------------------------|-----|-----|------|-------|-------------------------------------|
| SID154  | I <sub>LCDLOW</sub>   | Operating current in low power mode           | -   | 5   | _    | μA    | 16 × 4 small segment disp. at 50 Hz |
| SID155  | C <sub>LCDCAP</sub>   | LCD capacitance per segment/common driver     | -   | 500 | 5000 | pF    | _                                   |
| SID156  | LCD <sub>OFFSET</sub> | Long-term segment offset                      | _   | 20  | -    | mV    | _                                   |
| SID157  | I <sub>LCDOP1</sub>   | LCD system operating current<br>Vbias = 5 V   | _   | 2   | _    | mA    | 32 × 4 segments. 50 Hz. 25 °C       |
| SID158  | I <sub>LCDOP2</sub>   | LCD system operating current<br>Vbias = 3.3 V |     | 2   | 1    | ША    | 32 × 4 segments. 50 Hz. 25 °C       |

# Table 24. LCD Direct Drive AC Specifications $^{[9]}$

| Spec ID | Parameter        | Description    | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------|----------------|-----|-----|-----|-------|--------------------|
| SID159  | F <sub>LCD</sub> | LCD frame rate | 10  | 50  | 150 | Hz    | _                  |

<sup>9.</sup> Guaranteed by characterization.



#### Memory

#### Table 25. Flash DC Specifications

| Spec ID | Parameter | Description               | Min  | Тур | Max | Units | Details/Conditions |
|---------|-----------|---------------------------|------|-----|-----|-------|--------------------|
| SID173  | $V_{PE}$  | Erase and program voltage | 1.71 | 1   | 5.5 | V     | _                  |

## Table 26. Flash AC Specifications

| Spec ID                 | Parameter                               | Description                                        | Min   | Тур | Max | Units   | Details/Conditions       |
|-------------------------|-----------------------------------------|----------------------------------------------------|-------|-----|-----|---------|--------------------------|
| SID174                  | T <sub>ROWWRITE</sub> <sup>[10]</sup>   | Row (block) write time (erase and program)         | -     | -   | 20  |         | Row (block) = 128 bytes  |
| SID175                  | T <sub>ROWERASE</sub> <sup>[10]</sup>   | Row erase time                                     | -     | _   | 16  | ms      | _                        |
| SID176                  | T <sub>ROWPROGRAM</sub> <sup>[10]</sup> | Row program time after erase                       | -     | _   | 4   | 1       | -                        |
| SID178                  | T <sub>BULKERASE</sub> <sup>[10]</sup>  | Bulk erase time (64 KB)                            | _     | -   | 35  |         | _                        |
| SID180 <sup>[11]</sup>  | T <sub>DEVPROG</sub> <sup>[10]</sup>    | Total device program time                          | _     | _   | 7   | Seconds | -                        |
| SID181 <sup>[11]</sup>  | F <sub>END</sub>                        | Flash endurance                                    | 100 K | _   | _   | Cycles  | -                        |
| SID182 <sup>[11]</sup>  | F <sub>RET</sub>                        | Flash retention. $T_A \le 55$ °C, 100 K P/E cycles | 20    | _   | -   | Years   | -                        |
| SID182A <sup>[11]</sup> | _                                       | Flash retention. $T_A \le 85$ °C, 10 K P/E cycles  | 10    | -   | _   | Tears   | -                        |
| SID256                  | TWS48                                   | Number of Wait states at 48 MHz                    | 2     | -   | _   |         | CPU execution from Flash |
| SID257                  | TWS24                                   | Number of Wait states at 24 MHz                    | 1     | _   | _   |         | CPU execution from Flash |

## **System Resources**

Power-on Reset (POR)

## Table 27. Power On Reset (PRES)

| Spec ID                | Parameter             | Description            | Min  | Тур | Max | Units | Details/Conditions |
|------------------------|-----------------------|------------------------|------|-----|-----|-------|--------------------|
| SID.CLK#6              | SR_POWER_UP           | Power supply slew rate | 1    | 1   | 67  | V/ms  | At power-up        |
| SID185 <sup>[11]</sup> | V <sub>RISEIPOR</sub> | Rising trip voltage    | 0.80 | 1   | 1.5 | V     | _                  |
| SID186 <sup>[11]</sup> | V <sub>FALLIPOR</sub> | Falling trip voltage   | 0.70 | -   | 1.4 |       | _                  |

## Table 28. Brown-out Detect (BOD) for $V_{\mbox{\scriptsize CCD}}$

| Spec ID                | Parameter              | Description                                | Min  | Тур | Max  | Units | Details/Conditions |
|------------------------|------------------------|--------------------------------------------|------|-----|------|-------|--------------------|
| SID190 <sup>[11]</sup> | V <sub>FALLPPOR</sub>  | BOD trip voltage in active and sleep modes | 1.48 | 1   | 1.62 | V     | -                  |
| SID192 <sup>[11]</sup> | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep             | 1.11 | -   | 1.5  |       | _                  |

Document Number: 002-00122 Rev. \*H Page 28 of 41

Notes

10. It can take as much as 20 milliseconds to write to Flash. During this time the device should not be Reset, or Flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.



#### SWD Interface

## Table 29. SWD Interface Specifications

| Spec ID                 | Parameter    | Description                                           | Min    | Тур | Max   | Units | Details/Conditions               |
|-------------------------|--------------|-------------------------------------------------------|--------|-----|-------|-------|----------------------------------|
| SID213                  | F_SWDCLK1    | $3.3 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | ı      | 1   | 14    | MHz   | SWDCLK ≤ 1/3 CPU clock frequency |
| SID214                  | F_SWDCLK2    | $1.71 \text{ V} \le \text{V}_{DD} \le 3.3 \text{ V}$  | -      | -   | 7     |       | SWDCLK ≤ 1/3 CPU clock frequency |
| SID215 <sup>[12]</sup>  | T_SWDI_SETUP | T = 1/f SWDCLK                                        | 0.25*T | _   | _     |       | _                                |
| SID216 <sup>[12]</sup>  | T_SWDI_HOLD  | T = 1/f SWDCLK                                        | 0.25*T | _   | _     | ns    | _                                |
| SID217 <sup>[12]</sup>  | T_SWDO_VALID | T = 1/f SWDCLK                                        | _      | _   | 0.5*T | 115   | -                                |
| SID217A <sup>[12]</sup> | T_SWDO_HOLD  | T = 1/f SWDCLK                                        | 1      | _   | _     |       | _                                |

Internal Main Oscillator

## Table 30. IMO DC Specifications

(Guaranteed by Design)

| Spec ID | Parameter         | Description                     | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------|---------------------------------|-----|-----|-----|-------|--------------------|
| SID218  | I <sub>IMO1</sub> | IMO operating current at 48 MHz | _   | _   | 250 | μΑ    | _                  |
| SID219  | I <sub>IMO2</sub> | IMO operating current at 24 MHz | _   | -   | 180 | μΑ    | _                  |

## Table 31. IMO AC Specifications

| Spec ID | Parameter               | Description                                         | Min | Тур | Max | Units | Details/Conditions |
|---------|-------------------------|-----------------------------------------------------|-----|-----|-----|-------|--------------------|
| SID223  | F <sub>IMOTOL1</sub>    | Frequency variation at 24, 32, and 48 MHz (trimmed) | 1   | _   | ±2  | %     |                    |
| SID226  | T <sub>STARTIMO</sub>   | IMO startup time                                    | _   | _   | 7   | μs    | -                  |
| SID228  | T <sub>JITRMSIMO2</sub> | RMS jitter at 24 MHz                                | -   | 145 | =   | ps    | _                  |

Internal Low-Speed Oscillator

## Table 32. ILO DC Specifications

(Guaranteed by Design)

| Spec ID                | Parameter         | Description           | Min | Тур | Max  | Units | Details/Conditions |
|------------------------|-------------------|-----------------------|-----|-----|------|-------|--------------------|
| SID231 <sup>[12]</sup> | I <sub>ILO1</sub> | ILO operating current | ı   | 0.3 | 1.05 | μΑ    | _                  |

## Table 33. ILO AC Specifications

| Spec ID                | Parameter              | Description         | Min | Тур | Max | Units | Details/Conditions |
|------------------------|------------------------|---------------------|-----|-----|-----|-------|--------------------|
| SID234 <sup>[12]</sup> | T <sub>STARTILO1</sub> | ILO startup time    | -   | -   | 2   | ms    | _                  |
| SID236 <sup>[12]</sup> | T <sub>ILODUTY</sub>   | ILO duty cycle      | 40  | 50  | 60  | %     | _                  |
| SID237                 | F <sub>ILOTRIM1</sub>  | ILO frequency range | 20  | 40  | 80  | kHz   | _                  |

**Note** 12. Guaranteed by characterization.





Figure 8. 40-pin QFN Package Outline

#### NOTES:

- 2. REFERENCE JEDEC # MO-248
- 3. PACKAGE WEIGHT: 68 ±2 mg
- 4. ALL DIMENSIONS ARE IN MILLIMETERS

001-80659 \*A

Figure 9. 32-pin QFN Package Outline



- 2. BASED ON REF JEDEC # MO-248
- 3. PACKAGE WEIGHT: 0.0388g
- 4. DIMENSIONS ARE IN MILLIMETERS

001-42168 \*E



Figure 10. 35-Ball WLCSP Package Outline



ALL DIMENSIONS ARE IN MM JEDEC Publication 95; Design Guide 4.18 002-09958 \*C



# **Acronyms**

Table 42. Acronyms Used in this Document

| Table 42. Ac     | ronyms Used in this Document                                                                    |
|------------------|-------------------------------------------------------------------------------------------------|
| Acronym          | Description                                                                                     |
| abus             | analog local bus                                                                                |
| ADC              | analog-to-digital converter                                                                     |
| AG               | analog global                                                                                   |
| АНВ              | AMBA (advanced microcontroller bus architecture) high-performance bus, an ARM data transfer bus |
| ALU              | arithmetic logic unit                                                                           |
| AMUXBUS          | analog multiplexer bus                                                                          |
| API              | application programming interface                                                               |
| APSR             | application program status register                                                             |
| ARM <sup>®</sup> | advanced RISC machine, a CPU architecture                                                       |
| ATM              | automatic thump mode                                                                            |
| BW               | bandwidth                                                                                       |
| CAN              | Controller Area Network, a communications protocol                                              |
| CMRR             | common-mode rejection ratio                                                                     |
| CPU              | central processing unit                                                                         |
| CRC              | cyclic redundancy check, an error-checking protocol                                             |
| DAC              | digital-to-analog converter, see also IDAC, VDAC                                                |
| DFB              | digital filter block                                                                            |
| DIO              | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                 |
| DMIPS            | Dhrystone million instructions per second                                                       |
| DMA              | direct memory access, see also TD                                                               |
| DNL              | differential nonlinearity, see also INL                                                         |
| DNU              | do not use                                                                                      |
| DR               | port write data registers                                                                       |
| DSI              | digital system interconnect                                                                     |
| DWT              | data watchpoint and trace                                                                       |
| ECC              | error correcting code                                                                           |
| ECO              | external crystal oscillator                                                                     |
| EEPROM           | electrically erasable programmable read-only memory                                             |
| EMI              | electromagnetic interference                                                                    |
| EMIF             | external memory interface                                                                       |
| EOC              | end of conversion                                                                               |
| EOF              | end of frame                                                                                    |
| EPSR             | execution program status register                                                               |
| ESD              | electrostatic discharge                                                                         |

Table 42. Acronyms Used in this Document (continued)

| Acronym                  | Description                                            |
|--------------------------|--------------------------------------------------------|
| ETM                      | embedded trace macrocell                               |
| FIR                      | finite impulse response, see also IIR                  |
| FPB                      | flash patch and breakpoint                             |
| FS                       | full-speed                                             |
| GPIO                     | general-purpose input/output, applies to a PSoC pin    |
| HVI                      | high-voltage interrupt, see also LVI, LVD              |
| IC                       | integrated circuit                                     |
| IDAC                     | current DAC, see also DAC, VDAC                        |
| IDE                      | integrated development environment                     |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol    |
| IIR                      | infinite impulse response, see also FIR                |
| ILO                      | internal low-speed oscillator, see also IMO            |
| IMO                      | internal main oscillator, see also ILO                 |
| INL                      | integral nonlinearity, see also DNL                    |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO           |
| IPOR                     | initial power-on reset                                 |
| IPSR                     | interrupt program status register                      |
| IRQ                      | interrupt request                                      |
| ITM                      | instrumentation trace macrocell                        |
| LCD                      | liquid crystal display                                 |
| LIN                      | Local Interconnect Network, a communications protocol. |
| LR                       | link register                                          |
| LUT                      | lookup table                                           |
| LVD                      | low-voltage detect, see also LVI                       |
| LVI                      | low-voltage interrupt, see also HVI                    |
| LVTTL                    | low-voltage transistor-transistor logic                |
| MAC                      | multiply-accumulate                                    |
| MCU                      | microcontroller unit                                   |
| MISO                     | master-in slave-out                                    |
| NC                       | no connect                                             |
| NMI                      | nonmaskable interrupt                                  |
| NRZ                      | non-return-to-zero                                     |
| NVIC                     | nested vectored interrupt controller                   |
| NVL                      | nonvolatile latch, see also WOL                        |
|                          |                                                        |
| opamp                    | operational amplifier                                  |

Document Number: 002-00122 Rev. \*H Page 37 of 41