Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 16MHz | | Connectivity | EBI/EMI, UART/USART | | Peripherals | POR, PWM | | Number of I/O | 32 | | Program Memory Size | - | | Program Memory Type | ROMIess | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Through Hole | | Package / Case | 40-DIP (0.600", 15.24mm) | | Supplier Device Package | 40-DIP | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/p80c51fa-4n-112 | | | | 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33 MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # PIN DESCRIPTIONS (Continued) | | PII | N NUMB | ER | | | |--------------------|-----|--------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MNEMONIC | DIP | LCC | QFP | TYPE | NAME AND FUNCTION | | PSEN | 29 | 32 | 26 | 0 | Program Store Enable: The read strobe to external program memory. When executing code from the external program memory, $\overline{PSEN}$ is activated twice each machine cycle, except that two $\overline{PSEN}$ activations are skipped during each access to external data memory. $\overline{PSEN}$ is not activated during fetches from internal program memory. | | ĒĀ/V <sub>PP</sub> | 31 | 35 | 29 | ı | External Access Enable/Programming Supply Voltage: $\overline{EA}$ must be externally held low to enable the device to fetch code from external program memory locations starting with 0000H. If $\overline{EA}$ is held high, the device executes from internal program memory unless the program counter contains an address greater than 8k Devices (IFFFH), 16k Devices (3FFFH) or 32k Devices (7FFFH). Since the RD+ has 64k Internal Memory, the RD+ will execute only from internal memory when $\overline{EA}$ is held high. This pin also receives the 12.75 V programming supply voltage (V <sub>PP</sub> ) during EPROM programming. If security bit 1 is programmed, $\overline{EA}$ will be internally latched on Reset. | | XTAL1 | 19 | 21 | 15 | ı | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. | | XTAL2 | 18 | 20 | 14 | 0 | Crystal 2: Output from the inverting oscillator amplifier. | # NOTE: To avoid "latch-up" effect at power-on, the voltage on any pin at any time must not be higher than $V_{CC}$ + 0.5 V or $V_{SS}$ – 0.5 V, respectively. # 8XC51FA/FB/FC AND 80C51FA ORDERING INFORMATION | | MEMORY SIZE<br>8K×8 | MEMORY SIZE<br>16K×8 | MEMORY SIZE 32K × 8 | ROMIess | TEMPERATURE RANGE °C<br>AND PACKAGE | VOLTAGE<br>RANGE | FREQ.<br>(MHz) | DWG.<br># | |-----|---------------------|----------------------|---------------------|--------------|-------------------------------------------------|------------------|----------------|-----------| | ROM | P83C51FA-4N | P83C51FB-4N | P83C51FC-4N | P80C51FA-4N | 0 to +70, 40-Pin Plastic Dual In-line Pkg. | 2.7V to 5.5V | 0 to 16 | SOT129-1 | | OTP | P87C51FA-4N | P87C51FB-4N | P87C51FC-4N | P60C51FA-4N | 0 to +70, 40-Pin Plastic Dual In-line Pkg. | 2.7 V 10 5.5 V | 0 10 16 | 301129-1 | | ROM | P83C51FA-4A | P83C51FB-4A | P83C51FC-4A | P80C51FA-4A | 0 to +70, 44-Pin Plastic Leaded Chip Carrier | 2.7V to 5.5V | 0 to 16 | SOT187-2 | | OTP | P87C51FA-4A | P87C51FB-4A | P87C51FC-4A | F60C51FA=4A | 0 to +70, 44-Fill Flastic Leaded Chilp Camer | 2.7 V 10 3.3 V | 0 10 10 | 301107-2 | | ROM | P83C51FA-4B | P83C51FB-4B | P83C51FC-4B | P80C51FA-4B | 0 to +70, 44-Pin Plastic Quad Flat Pack | 2.7V to 5.5V | 0 to 16 | SOT307-2 | | OTP | P87C51FA-4B | P87C51FB-4B | P87C51FC-4B | POUCSTFA-4B | 0 to +70, 44-Fill Flastic Quad Flat Fack | 2.7 V 10 5.5 V | 0 10 16 | 301307-2 | | ROM | P83C51FA-5N | P83C51FB-5N | P83C51FC-5N | P80C51FA-5N | -40 to +85, 40-Pin Plastic Dual In-line Pkg. | 2.7V to 5.5V | 0 to 16 | SOT129-1 | | OTP | P87C51FA-5N | P87C51FB-5N | P87C51FC-5N | P60C5TFA-5N | -40 to +65, 40-Pin Plastic Dual In-line Pkg. | 2.7 V 10 5.5 V | 0 10 16 | 301129-1 | | ROM | P83C51FA-5A | P83C51FB-5A | P83C51FC-5A | P80C51FA-5A | -40 to +85, 44-Pin Plastic Leaded Chip Carrier | 2.7V to 5.5V | 0 to 16 | SOT187-2 | | OTP | P87C51FA-5A | P87C51FB-5A | P87C51FC-5A | POUCSTFA-SA | -40 to +65, 44-Fill Flastic Leaded Chip Camer | | 0 10 10 | 301107-2 | | ROM | P83C51FA-5B | P83C51FB-5B | P83C51FC-5B | P80C51FA-5B | -40 to +85, 44-Pin Plastic Quad Flat Pack | 2.7V to 5.5V | 0 to 16 | SOT307-2 | | OTP | P87C51FA-5B | P87C51FB-5B | P87C51FC-5B | POUCSTFA-SB | -40 to +65, 44-Pin Plastic Quad Flat Pack | 2.7 V 10 5.5 V | 0 10 16 | 301307-2 | | ROM | P83C51FA-IN | P83C51FB-IN | P83C51FC-IN | P80C51FA-IN | 0 to +70, 40-Pin Plastic Dual In-line Pkg. | 5V | 0 to 33 | SOT129-1 | | OTP | P87C51FA-IN | P87C51FB-IN | P87C51FC-IN | POUCSTPA-IN | 0 to +70, 40-Pili Plastic Dual III-lille Pkg. | 5V | 0 10 33 | 301129-1 | | ROM | P83C51FA-IA | P83C51FB-IA | P83C51FC-IA | P80C51FA-IA | 0 to +70, 44-Pin Plastic Leaded Chip Carrier | 5V | 0 to 33 | SOT187-2 | | OTP | P87C51FA-IA | P87C51FB-IA | P87C51FC-IA | POUCSTFA-IA | 0 to +70, 44-Fift Plastic Leaded Chilp Camer | 5 V | 0 10 33 | 301107-2 | | ROM | P83C51FA-IB | P83C51FB-IB | P83C51FC-IB | P80C51FA-IB | 0 to +70, 44-Pin Plastic Quad Flat Pack | 5V | 0 to 33 | SOT307-2 | | OTP | P87C51FA-IB | P87C51FB-IB | P87C51FC-IB | POUCSTFA-IB | 0 to +70, 44-Fill Plastic Quad Flat Fack | 5 V | 0 10 33 | 301307-2 | | ROM | P83C51FA-JN | P83C51FB-JN | P83C51FC-JN | P80C51FA-JN | -40 to +85, 40-Pin Plastic Dual In-line Pkg. | 5V | 0 to 33 | SOT129-1 | | OTP | P87C51FA-JN | P87C51FB-JN | P87C51FC-JN | POUCSTFA-JIN | -40 to +65, 40-Fill Flastic Dual III-lifle Fkg. | 5 V | 0 10 33 | 301129-1 | | ROM | P83C51FA-JA | P83C51FB-JA | P83C51FC-JA | DOUCE1EN IN | -40 to +85, 44-Pin Plastic Leaded Chip Carrier | EV/ | 0 to 22 | COT107.0 | | OTP | P87C51FA-JA | P87C51FB-JA | P87C51FC-JA | P80C51FA-JA | -40 to +65, 44-Pin Plastic Leaded Chip Carrier | 5V | 0 to 33 | SOT187-2 | | ROM | P83C51FA-JB | P83C51FB-JB | P83C51FC-JB | P80C51FA-JB | 40 to 195, 44 Dip Plantic Quad Elet Dack | 5V | 0 to 22 | SOT307-2 | | OTP | P87C51FA-JB | P87C51FB-JB | P87C51FC-JB | FOUCSTEA-JB | -40 to +85, 44-Pin Plastic Quad Flat Pack | οv | 0 to 33 | 301307-2 | Note: For Multi Time Programmable devices, See P89C51RX+ Flash datasheet. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) Philips Semiconductors 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Table 1. 8XC54/58 Special Function Registers | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | BIT A | DDRESS | , SYMBO | L, OR ALT | ERNATIV | E PORT | FUNCTIO | N<br>LSB | RESET<br>VALUE | |------------|------------------------------|-------------------|--------|--------|----------|-------------------|---------|----------|---------|----------|----------------| | ACC* | Accumulator | E0H | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | 00H | | AUXR# | Auxiliary | 8EH | _ | _ | _ | _ | _ | _ | - | AO | xxxxxxx0B | | AUXR1# | Auxiliary 1 | A2H | _ | _ | _ | LPEP <sup>3</sup> | GF3 | 0 | _ | DPS | xxx0xxx0B | | B* | B register | F0H | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 00H | | DPTR: | Data Pointer (2 bytes) | | | | | | | | | | | | DPH | Data Pointer High | 83H | | | | | | | | | 00H | | DPL | Data Pointer Low | 82H | AF | AE | AD | AC | AB | AA | A9 | A8 | 00H | | IE* | Interrupt Enable | A8H | EA | _ | ET2 | ES | ET1 | EX1 | ET0 | EX0 | 0x000000B | | | Interrupt Endoio | 7.011 | BF | BE | BD | BC | BB | BA | B9 | B8 | CAGGGGGG | | IP* | Interrupt Priority | B8H | _ | | PT2 | PS | PT1 | PX1 | PT0 | PX0 | xx000000B | | | I menuper noney | B011 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 7,00000002 | | IPH# | Interrupt Priority High | В7Н | _ | _ | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | xx000000B | | | I menaper nemy riigh | | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | 7.5.0000002 | | P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH | | . 0 | | 00 | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | | | P1* | Port 1 | 90H | _ | _ | | <u> </u> | | <u> </u> | T2EX | T2 | FFH | | | | 0011 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | ł · · · · | | P2* | Port 2 | A0H | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | FFH | | | 1 0112 | 7.011 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 1 | | P3* | Port 3 | ВОН | RD | WR | T1 | T0 | INT1 | INT0 | TxD | RxD | FFH | | . 0 | | D011 | 11.5 | **** | | 1.0 | | | 1,7,5 | TOOL | 1 | | PCON#1 | Power Control | 87H | SMOD1 | SMOD0 | <u> </u> | POF <sup>2</sup> | GF1 | GF0 | PD | IDL | 00xx0000B | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 1 | | PSW* | Program Status Word | D0H | CY | AC | F0 | RS1 | RS0 | OV | _ | Р | 000000x0B | | RCAP2H# | Timer 2 Capture High | СВН | | | | | | | | | 00H | | RCAP2L# | Timer 2 Capture Low | CAH | | | | | | | | | 00H | | SADDR# | Slave Address | A9H | | | | | | | | | 00H | | SADEN# | Slave Address Mask | В9Н | | | | | | | | | 00H | | SBUF | Serial Data Buffer | 99H | _ | | | _ | | | | | xxxxxxxxB | | | | | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | | | SCON* | Serial Control | 98H | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 00H | | SP | Stack Pointer | 81H | | 0.5 | 0.0 | | 0.0 | 0.4 | 00 | 00 | 07H | | T001# | | 0011 | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | TCON* | Timer Control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00H | | | | | CF | CE | CD | CC | СВ | CA | C9 | C8 | l | | T2CON* | Timer 2 Control | C8H | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | 00H | | T2MOD# | Timer 2 Mode Control | C9H | _ | _ | | _ | _ | _ | T2OE | DCEN | xxxxxxx00B | | TH0<br>TH1 | Timer High 0<br>Timer High 1 | 8CH<br>8DH | | | | | | | | | 00H<br>00H | | TH2# | Timer High 2 | CDH | | | | | | | | | 00H | | TL0 | Timer Low 0 | 8AH | | | | | | | | | 00H | | TL1 | Timer Low 1 | 8BH | | | | | | | | | 00H | | TL2# | Timer Low 2 | CCH | | | | | | | | | 00H | | TMOD | Timer Mode | 89H | GATE | C/T | M1 | M0 | GATE | C/T | M1 | M0 | 00H | <sup>\*</sup> SFRs are bit addressable. <sup>#</sup> SFRs are modified from or added to the 80C51 SFRs. <sup>-</sup> Reserved bits. <sup>1.</sup> Reset value depends on reset source. <sup>2.</sup> Bit will not be affected by Reset. <sup>3.</sup> LPEP – Low Power OTP–EPROM only operation. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Table 2. 8XC51FA/FB/FC, 8XC51RA+/RB+/RC+/RD+ Special Function Registers (Continued) | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | BIT A | ADDRESS | , SYMBO | L, OR AL | TERNATIV | E PORT | FUNCTIO | N<br>LSB | RESET<br>VALUE | |-------------|----------------------------------------|-------------------|--------|---------|---------|----------|----------|--------|---------|----------|----------------| | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | PSW* | Program Status Word | D0H | CY | AC | F0 | RS1 | RS0 | OV | _ | Р | 000000x0B | | RACAP2H# | Timer 2 Capture High | СВН | | | | | | | | | 00H | | RACAP2L# | Timer 2 Capture Low | CAH | | | | | | | | | 00H | | SADDR# | Slave Address | A9H | | | | | | | | | 00H | | SADEN# | Slave Address Mask | В9Н | | | | | | | | | 00H | | SBUF | Serial Data Buffer | 99H | | | | | | | | | xxxxxxxxB | | | | | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | | | SCON* | Serial Control | 98H | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 00H | | SP | Stack Pointer | 81H | | | | | | | | | 07H | | | | | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | TCON* | Timer Control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00H | | | | | CF | CE | CD | СС | СВ | CA | C9 | C8 | | | T2CON* | Timer 2 Control | C8H | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | 00H | | T2MOD# | Timer 2 Mode Control | C9H | _ | _ | - | - | - | - | T2OE | DCEN | xxxxxx00B | | TH0 | Timer High 0 | 8CH | | | | | | | | | 00H | | TH1 | Timer High 1 | 8DH | | | | | | | | | 00H | | TH2# | Timer High 2 | CDH | | | | | | | | | 00H | | TL0 | Timer Low 0 | 8AH | | | | | | | | | 00H | | TL1<br>TL2# | Timer Low 1<br>Timer Low 2 | 8BH<br>CCH | | | | | | | | | 00H<br>00H | | LZ# | Timer LOW Z | ССП | | | | | | | | | UUII | | TMOD | Timer Mode | 89H | GATE | C/T | M1 | M0 | GATE | C/T | M1 | M0 | 00H | | WDTRST | HDW Watchdog<br>Timer Reset (RX+ only) | 0A6H | | | | | | | | | | <sup>\*</sup> SFRs are bit addressable. # **OSCILLATOR CHARACTERISTICS** XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator. To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. However, minimum and maximum high and low times specified in the data sheet must be observed. # **RESET** A reset is accomplished by holding the RST pin high for at least two machine cycles (24 oscillator periods), while the oscillator is running. To insure a good power-on reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. At power-on, the voltage on $V_{CC}$ and RST must come up at the same time for a proper start-up. Ports 1, 2, and 3 will asynchronously be driven to their reset condition when a voltage above $V_{IH1}$ (min.) is applied to RESET. <sup>#</sup> SFRs are modified from or added to the 80C51 SFRs. Reserved bits. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ #### **LOW POWER MODES** # **Stop Clock Mode** The static design enables the clock speed to be reduced down to 0 MHz (stopped). When the oscillator is stopped, the RAM and Special Function Registers retain their values. This mode allows step-by-step utilization and permits reduced system power consumption by lowering the clock frequency down to any value. For lowest power consumption the Power Down mode is suggested. #### Idle Mode In the idle mode (see Table 3), the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset. #### **Power-Down Mode** To save even more power, a Power Down mode (see Table 3) can be invoked by software. In this mode, the oscillator is stopped and the instruction that invoked Power Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values down to 2.0V and care must be taken to return $V_{CC}$ to the minimum specified operating voltages before the Power Down Mode is terminated. Either a hardware reset or external interrupt can be used to exit from Power Down. Reset redefines all the SFRs but does not change the on-chip RAM. An external interrupt allows both the SFRs and the on-chip RAM to retain their values. To properly terminate Power Down the reset or external interrupt should not be executed before $V_{\rm CC}$ is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize (normally less than 10ms). With an external interrupt, INT0 and INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down. #### **LPEP** The LPEP bit (AUXR.4), only needs to be set for applications operating at $V_{\rm CC}$ less than 4V. #### POWER OFF FLAG The Power Off Flag (POF) is set by on-chip circuitry when the $V_{CC}$ level on the 8XC51FX/8XC51RX+ rises from 0 to 5V. The POF bit can be set or cleared by software allowing a user to determine if the reset is the result of a power-on or a warm start after powerdown. The $V_{CC}$ level must remain above 3V for the POF to remain unaffected by the $V_{CC}$ level. #### **Design Consideration** • When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to external memory. #### **ONCE™ Mode** The ONCE ("On-Circuit Emulation") Mode facilitates testing and debugging of systems without the device having to be removed from the circuit. The ONCE Mode is invoked by: - 1. Pull ALE low while the device is in reset and PSEN is high; - 2. Hold ALE low as RST is deactivated. While the device is in ONCE Mode, the Port 0 pins go into a float state, and the other port pins and ALE and PSEN are weakly pulled high. The oscillator circuit remains active. While the device is in this mode, an emulator or test CPU can be used to drive the circuit. Normal operation is restored when a normal reset is applied. # **Programmable Clock-Out** A 50% duty cycle clock can be programmed to come out on P1.0. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed: - 1. to input the external clock for Timer/Counter 2, or - to output a 50% duty cycle clock ranging from 61Hz to 4MHz at a 16MHz operating frequency. To configure the Timer/Counter 2 as a clock generator, bit $C/\overline{T}2$ (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer. The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L) as shown in this equation: Oscillator Frequency 4 × (65536 - RCAP2H, RCAP2L) Where (RCAP2H,RCAP2L) = the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer. In the Clock-Out mode Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and the Clock-Out frequency will be the same. Table 3. External Pin Status During Idle and Power-Down Mode | MODE | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2 | PORT 3 | |------------|----------------|-----|------|--------|--------|---------|--------| | Idle | Internal | 1 | 1 | Data | Data | Data | Data | | Idle | External | 1 | 1 | Float | Data | Address | Data | | Power-down | Internal | 0 | 0 | Data | Data | Data | Data | | Power-down | External | 0 | 0 | Float | Data | Data | Data | 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ **Table 4. Timer 2 Operating Modes** | RCLK + TCLK | CP/RL2 | TR2 | MODE | | | |-------------|--------|-----|---------------------|--|--| | 0 | 0 | 1 | 16-bit Auto-reload | | | | 0 | 1 | 1 | 16-bit Capture | | | | 1 | Х | 1 | Baud rate generator | | | | X | Х | 0 | (off) | | | Figure 2. Timer 2 in Capture Mode Figure 3. Timer 2 Mode (T2MOD) Control Register 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Figure 6. Timer 2 in Baud Rate Generator Mode Table 5. Timer 2 Generated Commonly Used Baud Rates | - | | | | | | | | | | |-----------|----------|-----------------|------|--|--|--|--|--|--| | Baud Rate | Oce From | Tim | er 2 | | | | | | | | Baud Rate | OSC Freq | Osc Freq RCAP2H | | | | | | | | | 375K | 12MHz | FF | FF | | | | | | | | 9.6K | 12MHz | FF | D9 | | | | | | | | 2.8K | 12MHz | FF | B2 | | | | | | | | 2.4K | 12MHz | FF | 64 | | | | | | | | 1.2K | 12MHz | FE | C8 | | | | | | | | 300 | 12MHz | FB | 1E | | | | | | | | 110 | 12MHz | F2 | AF | | | | | | | | 300 | 6MHz | FD | 8F | | | | | | | | 110 | 6MHz | F9 | 57 | | | | | | | #### **Baud Rate Generator Mode** Bits TCLK and/or RCLK in T2CON (Table 5) allow the serial port transmit and receive baud rates to be derived from either Timer 1 or Timer 2. When TCLK= 0, Timer 1 is used as the serial port transmit baud rate generator. When TCLK= 1, Timer 2 is used as the serial port transmit baud rate generator. RCLK has the same effect for the serial port receive baud rate. With these two bits, the serial port can have different receive and transmit baud rates – one generated by Timer 1, the other by Timer 2. Figure 6 shows the Timer 2 in baud rate generation mode. The baud rate generation mode is like the auto-reload mode,in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software. The baud rates in modes 1 and 3 are determined by Timer 2's overflow rate given below: Modes 1 and 3 Baud Rates = $$\frac{\text{Timer 2 Overflow Rate}}{16}$$ The timer can be configured for either "timer" or "counter" operation. In many applications, it is configured for "timer" operation ( $C/\overline{T}2^*=0$ ). Timer operation is different for Timer 2 when it is being used as a baud rate generator. Usually, as a timer it would increment every machine cycle (i.e., 1/12 the oscillator frequency). As a baud rate generator, it increments every state time (i.e., 1/2 the oscillator frequency). Thus the baud rate formula is as follows: Modes 1 and 3 Baud Rates = $$\frac{\text{Oscillator Frequency}}{[32 \times [65536 - (\text{RCAP2H}, \text{RCAP2L})]]}$$ Where: (RCAP2H, RCAP2L)= The content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer. The Timer 2 as a baud rate generator mode shown in Figure 6, is valid only if RCLK and/or TCLK = 1 in T2CON register. Note that a rollover in TH2 does not set TF2, and will not generate an interrupt. Thus, the Timer 2 interrupt does not have to be disabled when Timer 2 is in the baud rate generator mode. Also if the EXEN2 (T2 external enable flag) is set, a 1-to-0 transition in T2EX (Timer/counter 2 trigger input) will set EXF2 (T2 external flag) but will not cause a reload from (RCAP2H, RCAP2L) to (TH2,TL2). Therefore when Timer 2 is in use as a baud rate generator, T2EX can be used as an additional external interrupt, if needed. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ When Timer 2 is in the baud rate generator mode, one should not try to read or write TH2 and TL2. As a baud rate generator, Timer 2 is incremented every state time (osc/2) or asynchronously from pin T2; under these conditions, a read or write of TH2 or TL2 may not be accurate. The RCAP2 registers may be read, but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers. Table 5 shows commonly used baud rates and how they can be obtained from Timer 2. # **Summary Of Baud Rate Equations** Timer 2 is in baud rate generating mode. If Timer 2 is being clocked through pin T2(P1.0) the baud rate is: Baud Rate = $$\frac{\text{Timer 2 Overflow Rate}}{16}$$ If Timer 2 is being clocked internally, the baud rate is: Baud Rate = $$\frac{f_{OSC}}{[32 \times [65536 - (RCAP2H, RCAP2L)]]}$$ Where f<sub>OSC</sub>= Oscillator Frequency To obtain the reload value for RCAP2H and RCAP2L, the above equation can be rewritten as: $$RCAP2H, RCAP2L = 65536 - \left(\frac{f_{OSC}}{32 \times Baud \ Rate}\right)$$ #### **Timer/Counter 2 Set-up** Except for the baud rate generator mode, the values given for T2CON do not include the setting of the TR2 bit. Therefore, bit TR2 must be set, separately, to turn the timer on. See Table 6 for set-up of Timer 2 as a timer. Also see Table 7 for set-up of Timer 2 as a counter. Table 6. Timer 2 as a Timer | | T2CON | | | | | | |---------------------------------------------------------|------------------------------|------------------------------|--|--|--|--| | MODE | INTERNAL CONTROL<br>(Note 1) | EXTERNAL CONTROL<br>(Note 2) | | | | | | 16-bit Auto-Reload | 00H | 08H | | | | | | 16-bit Capture | 01H | 09H | | | | | | Baud rate generator receive and transmit same baud rate | 34H | 36H | | | | | | Receive only | 24H | 26H | | | | | | Transmit only | 14H | 16H | | | | | #### Table 7. Timer 2 as a Counter | | TMOD | | | | | | |-------------|------------------------------|------------------------------|--|--|--|--| | MODE | INTERNAL CONTROL<br>(Note 1) | EXTERNAL CONTROL<br>(Note 2) | | | | | | 16-bit | 02H | 0AH | | | | | | Auto-Reload | 03H | 0BH | | | | | #### NOTES: - 1. Capture/reload occurs only on timer/counter overflow. - 2. Capture/reload occurs on timer/counter overflow and a 1-to-0 transition on T2EX (P1.1) pin except when Timer 2 is used in the baud rate generator mode. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Figure 11. IP Registers Figure 12. IPH Registers 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ #### (8XC51FX and 8XC51RX+ ONLY) # Programmable Counter Array (PCA) (8XC51FX and 8XC51RX+ only) The Programmable Counter Array available on the 8XC51FX and 8XC51RX+ is a special 16-bit Timer that has five 16-bit capture/compare modules associated with it. Each of the modules can be programmed to operate in one of four modes: rising and/or falling edge capture, software timer, high-speed output, or pulse width modulator. Each module has a pin associated with it in port 1. Module 0 is connected to P1.3(CEX0), module 1 to P1.4(CEX1), etc. The basic PCA configuration is shown in Figure 14. The PCA timer is a common time base for all five modules and can be programmed to run at: 1/12 the oscillator frequency, 1/4 the oscillator frequency, the Timer 0 overflow, or the input on the ECI pin (P1.2). The timer count source is determined from the CPS1 and CPS0 bits in the CMOD SFR as follows (see Figure 17): #### CPS1 CPS0 PCA Timer Count Source - 0 0 1/12 oscillator frequency - 0 1 1/4 oscillator frequency - 1 0 Timer 0 overflow - 1 1 External Input at ECI pin In the CMOD SFR are three additional bits associated with the PCA. They are CIDL which allows the PCA to stop during idle mode, WDTE which enables or disables the watchdog function on module 4, and ECF which when set causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows. These functions are shown in Figure 15. The watchdog timer function is implemented in module 4 (see Figure 24). The CCON SFR contains the run control bit for the PCA and the flags for the PCA timer (CF) and each module (refer to Figure 18). To run the PCA the CR bit (CCON.6) must be set by software. The PCA is shut off by clearing this bit. The CF bit (CCON.7) is set when the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set, The CF bit can only be cleared by software. Bits 0 through 4 of the CCON register are the flags for the modules (bit 0 for module 0, bit 1 for module 1, etc.) and are set by hardware when either a match or a capture occurs. These flags also can only be cleared by software. The PCA interrupt system shown in Figure 16. Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (see Figure 19). The registers contain the bits that control the mode that each module will operate in. The ECCF bit (CCAPMn.0 where n=0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module. PWM (CCAPMn.1) enables the pulse width modulation mode. The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register. The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register. The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition. The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function. Figure 20 shows the CCAPMn settings for the various PCA functions. There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output. Figure 14. Programmable Counter Array (PCA) 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # (8XC51FX and 8XC51RX+ ONLY) | | | CCAF<br>CCAF<br>CCAF | PM2 0D0<br>PM3 0D0 | CH<br>OH | | | | | | | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------|-------------|-------------|---------------|--------------|-------------|--------------|------------------------| | | Not Bit | Addressa | ble | | | | | | | | | | | - | ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMn | ECCFn | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 1 | | Symbol | Funct | ion | | | | | | | | | | _ | Not in | Not implemented, reserved for future use*. | | | | | | | | | | ECOMn | Enabl | e Compar | ator. ECOM | n = 1 enabl | es the comp | parator fund | ction. | | | | | CAPPn | Captu | re Positiv | e, CAPPn = | 1 enables | ositive edg | e capture. | | | | | | CAPNn | Captu | re Negativ | ve, CAPNn : | = 1 enables | negative e | dge capture | <b>)</b> . | | | | | MATn | | | IATn = 1, a r<br>set, flagging | | | ter with this | module's c | compare/ca | pture regist | er causes the CCFn bit | | TOGn | | e. When T<br>toggle. | OGn = 1, a | match of th | e PCA cour | nter with thi | s module's | compare/ca | pture regis | ter causes the CEXn | | | Pulse | Width Mo | dulation Mo | de. PWMn | = 1 enables | the CEXn | pin to be us | sed as a pu | se width me | odulated output. | | PWMn | Pulse Width Modulation Mode. PWMn = 1 enables the CEXn pin to be used as a pulse width modulated output. Enable CCF interrupt. Enables compare/capture flag CCFn in the CCON register to generate an interrupt. | | | | | | | | | | Figure 19. CCAPMn: PCA Modules Compare/Capture Registers | _ | ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMn | ECCFn | MODULE FUNCTION | |---|-------|-------|-------|------|------|------|-------|---------------------------------------------------| | Х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No operation | | Х | Х | 1 | 0 | 0 | 0 | 0 | Х | 16-bit capture by a positive-edge trigger on CEXn | | Х | Х | 0 | 1 | 0 | 0 | 0 | Х | 16-bit capture by a negative trigger on CEXn | | Х | Х | 1 | 1 | 0 | 0 | 0 | Х | 16-bit capture by a transition on CEXn | | Х | 1 | 0 | 0 | 1 | 0 | 0 | Х | 16-bit Software Timer | | Х | 1 | 0 | 0 | 1 | 1 | 0 | Х | 16-bit High Speed Output | | Х | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 8-bit PWM | | Х | 1 | 0 | 0 | 1 | Х | 0 | Х | Watchdog Timer | Figure 20. PCA Module Modes (CCAPMn Register) ### **PCA Capture Mode** To use one of the PCA modules in the capture mode either one or both of the CCAPM bits CAPN and CAPP for that module must be set. The external CEX input for the module (on port 1) is sampled for a transition. When a valid transition occurs the PCA hardware loads the value of the PCA counter registers (CH and CL) into the module's capture registers (CCAPnL and CCAPnH). If the CCFn bit for the module in the CCON SFR and the ECCFn bit in the CCAPMn SFR are set then an interrupt will be generated. Refer to Figure 21. #### 16-bit Software Timer Mode The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the modules CCAPMn register. The PCA timer will be compared to the module's capture registers and when a match occurs an interrupt will occur if the CCFn (CCON SFR) and the ECCFn (CCAPMn SFR) bits for the module are both set (see Figure 22). ### **High Speed Output Mode** In this mode the CEX output (on port 1) associated with the PCA module will toggle each time a match occurs between the PCA counter and the module's capture registers. To activate this mode the TOG, MAT, and ECOM bits in the module's CCAPMn SFR must be set (see Figure 23). # **Pulse Width Modulator Mode** All of the PCA modules can be used as PWM outputs. Figure 24 shows the PWM function. The frequency of the output depends on the source for the PCA timer. All of the modules will have the same frequency of output because they all share the PCA timer. The duty cycle of each module is independently variable using the module's capture register CCAPLn. When the value of the PCA CL SFR is less than the value in the module's CCAPLn SFR the output will be low, when it is equal to or greater than the output will be high. When CL overflows from FF to 00, CCAPLn is reloaded with the value in CCAPHn. the allows updating the PWM without glitches. The PWM and ECOM bits in the module's CCAPMn register must be set to enable the PWM mode. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # (8XC51FX and 8XC51RX+ ONLY) Figure 21. PCA Capture Mode Figure 22. PCA Compare Mode 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ ### (8XC51RX+ ONLY) Figure 28. Internal and External Data Memory Address Space with EXTRAM = 0 # HARDWARE WATCHDOG TIMER (ONE-TIME ENABLED WITH RESET-OUT FOR 89C51RC+/RD+) The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer reset (WDTRST) SFR. The WDT is disabled at reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output reset HIGH pulse at the RST-pin. #### Using the WDT To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST. SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When using the WDT, a 1Kohm resistor must be inserted between RST of the device and the Power On Reset circuitry. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT, the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the reset pin. The RESET pulse duration is $98 \times T_{OSC}$ , where $T_{OSC} = 1/f_{OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset. In applications using the Hardware Watchdog Timer of the P8xC51RD+, a series resistor (1K $\Omega\pm20\%$ ) needs to be included between the reset pin and any external components. Without this resistor the watchdog timer will not function. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMIess, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ #### DC ELECTRICAL CHARACTERISTICS $T_{amb} = 0^{\circ}C$ to +70°C or -40°C to +85°C, $V_{CC} = 2.7V$ to 5.5V, $V_{SS} = 0V$ (16MHz devices) | CVMDC | DADAMETER | TEST | | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------|------------------|---------------------------|----------------------------|--| | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP <sup>1</sup> | MAX | UNIT | | | \/ | lanut laur valtage | 4.0V < V <sub>CC</sub> < 5.5V | -0.5 | | 0.2V <sub>CC</sub> -0.1 | V | | | $V_{IL}$ | Input low voltage | 2.7V <v<sub>CC&lt; 4.0V</v<sub> | -0.5 | | 0.7 | V | | | V <sub>IH</sub> | Input high voltage (ports 0, 1, 2, 3, EA) | | 0.2V <sub>CC</sub> +0.9 | | V <sub>CC</sub> +0.5 | V | | | V <sub>IH1</sub> | Input high voltage, XTAL1, RST | | 0.7V <sub>CC</sub> | | V <sub>CC</sub> +0.5 | V | | | V <sub>OL</sub> | Output low voltage, ports 1, 2 8 | $V_{CC} = 2.7V$ $I_{OL} = 1.6 \text{mA}^2$ | | | 0.4 | V | | | V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN <sup>8, 7</sup> | $V_{CC} = 2.7V$ $I_{OL} = 3.2 \text{mA}^2$ | | | 0.4 | V | | | M | Output high voltage parts 4, 0, 2,3 | $V_{CC} = 2.7V$ $I_{OH} = -20\mu A$ | V <sub>CC</sub> - 0.7 | | | V | | | V <sub>OH</sub> | Output high voltage, ports 1, 2, 3 <sup>3</sup> | V <sub>CC</sub> = 4.5V<br>I <sub>OH</sub> = -30μA | V <sub>CC</sub> - 0.7 | | | V | | | V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup> | $V_{CC} = 2.7V$ $I_{OH} = -3.2$ mA | V <sub>CC</sub> - 0.7 | | | V | | | I <sub>IL</sub> | Logical 0 input current, ports 1, 2, 3 | V <sub>IN</sub> = 0.4V | -1 | | -50 | μΑ | | | I <sub>TL</sub> | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>6</sup> | V <sub>IN</sub> = 2.0V<br>See note 4 | | | -650 | μΑ | | | I <sub>LI</sub> | Input leakage current, port 0 | $0.45 < V_{IN} < V_{CC} - 0.3$ | | | ±10 | μΑ | | | Icc | Power supply current (see Figure 36): Active mode @ 16MHz (all except 8XC51RD+) 87C51RD+ Idle mode @ 16MHz Power-down mode or clock stopped (see Figure 40 for conditions) | See note 5 $T_{amb} = 0^{\circ}C \text{ to } 70^{\circ}C$ $T_{amb} = -40^{\circ}C \text{ to } +85^{\circ}C$ | | 3 | 15<br>16<br>4<br>50<br>75 | mA<br>mA<br>mA<br>μA<br>μA | | | R <sub>RST</sub> | Internal reset pull-down resistor | | 40 | | 225 | kΩ | | | C <sub>IO</sub> | Pin capacitance <sup>10</sup> (except <del>EA</del> ) | | | | 15 | pF | | - 1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V. - 2. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the Vols of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IoL can exceed these conditions provided that no single output sinks more than 5mA and no more than two outputs exceed the test conditions. - Capacitive loading on ports 0 and 2 may cause the VOH on ALE and PSEN to momentarily fall below the VCC-0.7 specification when the address bits are stabilizing. - Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when V<sub>IN</sub> is approximately 2V. See Figures 37 through $^4$ 0 for $I_{CC}$ test conditions, and Figure 36 for $I_{CC}$ vs Freq. Active mode: $I_{CC} = (0.9 \times \text{FREQ.} + 1.1) \text{mA}$ for all devices except 8XC51RD+; 8XC51RD+ $I_{CC} = (0.9 \times \text{Freq} + 2.1) \text{ mA}$ Idle mode: $I_{CC} = (0.18 \times FREQ. +1.01) mA$ - 6. This value applies to T<sub>amb</sub> = 0°C to +70°C. For T<sub>amb</sub> = -40°C to +85°C, I<sub>TL</sub> = -750μA. 7. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF. - 8. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: 15mA (\*NOTE: This is 85°C specification.) Maximum I<sub>OL</sub> per port pin: Maximum I<sub>OL</sub> per 8-bit port: 26mA Maximum total I<sub>OL</sub> for all outputs: 71mA If I<sub>OL</sub> exceeds the test condition, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed - 9. ALE is tested to V<sub>OH1</sub>, except when ALE is off then V<sub>OH</sub> is the voltage specification. - 10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25pF. Pin capacitance of ceramic package is less than 15pF (except EA is 25pF). 2000 Aug 07 36 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMIess, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ #### DC ELECTRICAL CHARACTERISTICS $T_{amb} = 0$ °C to +70°C or -40°C to +85°C, 33MHz devices; 5V ±10%; $V_{SS} = 0$ V | OVMDOL | DADAMETED | TEST | | UNIT | | | | |------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------|----------------------|-------------------------|----------|--| | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP <sup>1</sup> MAX | | UNIT | | | V <sub>IL</sub> | Input low voltage | 4.5V < V <sub>CC</sub> < 5.5V | -0.5 | | 0.2V <sub>CC</sub> -0.1 | V | | | V <sub>IH</sub> | Input high voltage (ports 0, 1, 2, 3, EA) | | 0.2V <sub>CC</sub> +0.9 | | V <sub>CC</sub> +0.5 | V | | | V <sub>IH1</sub> | Input high voltage, XTAL1, RST | | 0.7V <sub>CC</sub> | | V <sub>CC</sub> +0.5 | V | | | V <sub>OL</sub> | Output low voltage, ports 1, 2, 3 8 | $V_{CC} = 4.5V$ $I_{OL} = 1.6 \text{mA}^2$ | | | 0.4 | V | | | V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN 7, 8 | $V_{CC} = 4.5V$ $I_{OL} = 3.2 \text{mA}^2$ | | | 0.4 | V | | | V <sub>OH</sub> | Output high voltage, ports 1, 2, 3 <sup>3</sup> | $V_{CC} = 4.5V$ $I_{OH} = -30\mu A$ | V <sub>CC</sub> - 0.7 | | | V | | | V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup> | $V_{CC} = 4.5V$ $I_{OH} = -3.2$ mA | V <sub>CC</sub> - 0.7 | | | V | | | I <sub>IL</sub> | Logical 0 input current, ports 1, 2, 3 | V <sub>IN</sub> = 0.4V | -1 | | -50 | μΑ | | | I <sub>TL</sub> | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>6</sup> | V <sub>IN</sub> = 2.0V<br>See note 4 | | | -650 | μΑ | | | ILI | Input leakage current, port 0 | $0.45 < V_{IN} < V_{CC} - 0.3$ | | | ±10 | μΑ | | | I <sub>CC</sub> | Power supply current (see Figure 36): Active mode (see Note 5) Idle mode (see Note 5) | See note 5 | | | | | | | | Power-down mode or clock stopped (see Figure 40 for conditions) | $T_{amb} = 0$ °C to $70$ °C<br>$T_{amb} = -40$ °C to $+85$ °C | | 3 | 50<br>75 | μA<br>μA | | | R <sub>RST</sub> | Internal reset pull-down resistor | | 40 | | 225 | kΩ | | | C <sub>IO</sub> | Pin capacitance <sup>10</sup> (except EA) | | | | 15 | pF | | #### NOTES: test conditions. - 1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V. - Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the VOLs of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no single output sinks more than 5mA and no more than two outputs exceed the test conditions - 3. Capacitive loading on ports 0 and 2 may cause the $V_{OH}$ on ALE and PSEN to momentarily fall below the $V_{CC}$ -0.7 specification when the address bits are stabilizing. - Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when V<sub>IN</sub> is approximately 2V. - 5. See Figures 37 through 40 for I<sub>CC</sub> test conditions and Figure 36 for I<sub>CC</sub> vs Freq. Active mode: I<sub>CC(MAX)</sub> = (0.9 × FREQ. + 1.1)mA. for all devices except 8XC51RD+; 8XC51RD+ I<sub>CC</sub> = (0.9 x Freq +2.1) mA Idle mode: I<sub>CC(MAX)</sub> = (0.18 × FREQ. + 1.0)mA 6. This value applies to T<sub>amb</sub> = 0°C to +70°C. For T<sub>amb</sub> = -40°C to +85°C, I<sub>TL</sub> = -750μA. 7. Load capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, and Capacitance for port 0, ALE, and PSEN = 100pr, I and Capacitance for port 0, ALE, C - 8. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum IOL per port pin: 15mA (\*NOTE: This is 85°C specification.) Maximum I<sub>OL</sub> per 8-bit port: 26mA Maximum total I<sub>OL</sub> for all outputs: 71mA If I<sub>OL</sub> exceeds the test condition, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed - ALE is tested to V<sub>OH1</sub>, except when ALE is off then V<sub>OH</sub> is the voltage specification. - 10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25pF. Pin capacitance of ceramic package is less than 15pF (except EA is 25pF). 37 2000 Aug 07 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # **AC ELECTRICAL CHARACTERISTICS** $v_{ab} = 0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ or $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $V_{CC} = +2.7\text{V}$ to +5.5V. $V_{SS} = 0\text{V}^{1, 2, 3}$ | | | | 16MHz | CLOCK | VARIABL | E CLOCK | | |---------------------|-------------------------------------------------------------|------------------------------------------|----------|-------|--------------------------|--------------------------------------|------| | SYMBOL | FIGURE | PARAMETER | MIN | MAX | MIN | MAX | UNIT | | 1/t <sub>CLCL</sub> | 29 Oscillator frequency <sup>5</sup> Speed versions: 4; 5;S | | | | 3.5 | 16 | MHz | | t <sub>LHLL</sub> | 29 | ALE pulse width | 85 | | 2t <sub>CLCL</sub> -40 | | ns | | t <sub>AVLL</sub> | 29 | Address valid to ALE low | 22 | | t <sub>CLCL</sub> -40 | | ns | | t <sub>LLAX</sub> | 29 | Address hold after ALE low | 32 | | t <sub>CLCL</sub> -30 | | ns | | t <sub>LLIV</sub> | 29 | ALE low to valid instruction in | | 150 | | 4t <sub>CLCL</sub> -100 | ns | | t <sub>LLPL</sub> | 29 | ALE low to PSEN low | 32 | | t <sub>CLCL</sub> -30 | | ns | | t <sub>PLPH</sub> | 29 | PSEN pulse width | 142 | | 3t <sub>CLCL</sub> -45 | | ns | | t <sub>PLIV</sub> | 29 | PSEN low to valid instruction in | | 82 | | 3t <sub>CLCL</sub> -105 | ns | | t <sub>PXIX</sub> | 29 | Input instruction hold after PSEN | 0 | | 0 | | ns | | t <sub>PXIZ</sub> | 29 | Input instruction float after PSEN | | 37 | | t <sub>CLCL</sub> -25 | ns | | t <sub>AVIV</sub> 5 | 29 | Address to valid instruction in | | 207 | | 5t <sub>CLCL</sub> -105 | ns | | t <sub>PLAZ</sub> | 29 | PSEN low to address float | | 10 | | 10 | ns | | Data Memo | ry | | <u> </u> | | | • | • | | t <sub>RLRH</sub> | 30, 31 | RD pulse width | 275 | | 6t <sub>CLCL</sub> -100 | | ns | | t <sub>WLWH</sub> | 30, 31 | WR pulse width | 275 | | 6t <sub>CLCL</sub> -100 | | ns | | t <sub>RLDV</sub> | 30, 31 | RD low to valid data in | | 147 | | 5t <sub>CLCL</sub> -165 | ns | | t <sub>RHDX</sub> | 30, 31 | Data hold after RD | 0 | | 0 | | ns | | t <sub>RHDZ</sub> | 30, 31 | Data float after RD | | 65 | | 2t <sub>CLCL</sub> -60 | ns | | t <sub>LLDV</sub> | 30, 31 | ALE low to valid data in | | 350 | | 8t <sub>CLCL</sub> -150 | ns | | t <sub>AVDV</sub> | 30, 31 | Address to valid data in | | 397 | | 9t <sub>CLCL</sub> -165 | ns | | t <sub>LLWL</sub> | 30, 31 | ALE low to RD or WR low | 137 | 239 | 3t <sub>CLCL</sub> -50 | 3t <sub>CLCL</sub> +50 | ns | | t <sub>AVWL</sub> | 30, 31 | Address valid to WR low or RD low | 122 | | 4t <sub>CLCL</sub> -130 | | ns | | t <sub>QVWX</sub> | 30, 31 | Data valid to WR transition | 13 | | t <sub>CLCL</sub> -50 | | ns | | t <sub>WHQX</sub> | 30, 31 | Data hold after WR | 13 | | t <sub>CLCL</sub> -50 | | ns | | t <sub>QVWH</sub> | 31 | Data valid to WR high | 287 | | 7t <sub>CLCL</sub> -150 | | ns | | t <sub>RLAZ</sub> | 30, 31 | RD low to address float | | 0 | | 0 | ns | | t <sub>WHLH</sub> | 30, 31 | RD or WR high to ALE high | 23 | 103 | t <sub>CLCL</sub> -40 | t <sub>CLCL</sub> +40 | ns | | External C | lock | | <u> </u> | | | • | | | t <sub>CHCX</sub> | 33 | High time | 20 | | 20 | t <sub>CLCL</sub> -t <sub>CLCX</sub> | ns | | t <sub>CLCX</sub> | 33 | Low time | 20 | | 20 | t <sub>CLCL</sub> -t <sub>CHCX</sub> | ns | | t <sub>CLCH</sub> | 33 | Rise time | | 20 | | 20 | ns | | t <sub>CHCL</sub> | 33 | Fall time | | 20 | | 20 | ns | | Shift Regis | ter | 1 | | | | | | | t <sub>XLXL</sub> | 32 | Serial port clock cycle time | 750 | | 12t <sub>CLCL</sub> | | ns | | t <sub>QVXH</sub> | 32 | Output data setup to clock rising edge | 492 | | 10t <sub>CLCL</sub> -133 | | ns | | t <sub>XHQX</sub> | 32 | Output data hold after clock rising edge | 8 | | 2t <sub>CLCL</sub> -117 | | ns | | t <sub>XHDX</sub> | 32 | Input data hold after clock rising edge | 0 | | 0 | | ns | | t <sub>XHDV</sub> | 32 | Clock rising edge to input data valid | | 492 | | 10t <sub>CLCL</sub> -133 | ns | - Parameters are valid over operating temperature range unless otherwise specified. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF. Interfacing the microcontroller to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to Port 0 drivers. - 4. See application note AN457 for external memory interface. - 5. Parts are guaranteed to operate down to 0Hz. 2000 Aug 07 38 Figure 31. External Data Memory Write Cycle Figure 32. Shift Register Mode Timing Figure 33. External Clock Drive 80C51 8-bit microcontroller family 8K–64K/256–1K OTP/ROM/ROMless, low voltage (2.7V–5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ $V_{LOAD} \xrightarrow{V_{LOAD}+0.1V} \xrightarrow{TIMING} V_{OH}-0.1V$ REFERENCE POINTS $V_{OL}+0.1V$ NOTE: For timing purposes, a port is no longer floating when a 100mV change from load voltage occurs, and begins to float when a 100mV change from the loaded $V_{OH}/V_{OL}$ level occurs. $I_{OH}/I_{OL} \ge \pm 20\text{mA}$ . SU00718 Figure 34. AC Testing Input/Output Figure 35. Float Waveform $\mbox{ Figure 36. I}_{\mbox{CC}} \mbox{ vs. FREQ} \\ \mbox{ Valid only within frequency specifications of the device under test} \\$ 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # QFP44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mm SOT307-2 | UNIT | A<br>max. | Α1 | A <sub>2</sub> | A <sub>3</sub> | bр | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | H <sub>D</sub> | HE | L | Lp | v | w | у | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | |------|-----------|--------------|----------------|----------------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|------|------|-----|-------------------------------|-------------------------------|-----------| | mm | 2.10 | 0.25<br>0.05 | 1.85<br>1.65 | 0.25 | 0.40<br>0.20 | 0.25<br>0.14 | 10.1<br>9.9 | 10.1<br>9.9 | 0.8 | 12.9<br>12.3 | 12.9<br>12.3 | 1.3 | 0.95<br>0.55 | 0.15 | 0.15 | 0.1 | 1.2<br>0.8 | 1.2<br>0.8 | 10°<br>0° | ### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFEF | RENCES | EUROPEAN | ISSUE DATE | |----------|-----|-------|--------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT307-2 | | | | | <del>95-02-04</del><br>97-08-01 | 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # DIP40: plastic dual in-line package; 40 leads (600 mil) SOT129-1 ### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|----------------|----------------|-------|--------------------------| | mm | 4.7 | 0.51 | 4.0 | 1.70<br>1.14 | 0.53<br>0.38 | 0.36<br>0.23 | 52.50<br>51.50 | 14.1<br>13.7 | 2.54 | 15.24 | 3.60<br>3.05 | 15.80<br>15.24 | 17.42<br>15.90 | 0.254 | 2.25 | | inches | 0.19 | 0.020 | 0.16 | 0.067<br>0.045 | 0.021<br>0.015 | 0.014<br>0.009 | 2.067<br>2.028 | 0.56<br>0.54 | 0.10 | 0.60 | 0.14<br>0.12 | 0.62<br>0.60 | 0.69<br>0.63 | 0.01 | 0.089 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | RENCES | EUROPEAN | ISSUE DATE | |----------|--------|--------|-----------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT129-1 | 051G08 | MO-015 | SC-511-40 | | <del>95-01-14</del><br>99-12-27 |