Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 16MHz | | Connectivity | EBI/EMI, UART/USART | | Peripherals | POR, PWM | | Number of I/O | 32 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Through Hole | | Package / Case | 40-DIP (0.600", 15.24mm) | | Supplier Device Package | 40-DIP | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/p87c51fb-4n-112 | 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33 MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ #### LOGIC SYMBOL ### **PIN CONFIGURATIONS** # **DUAL IN-LINE PACKAGE PIN FUNCTIONS** #### PLASTIC LEADED CHIP CARRIER PIN FUNCTIONS # PLASTIC QUAD FLAT PACK PIN FUNCTIONS 2000 Aug 07 # 8XC51FA/FB/FC AND 80C51FA ORDERING INFORMATION | | MEMORY SIZE<br>8K×8 | MEMORY SIZE<br>16K×8 | MEMORY SIZE 32K × 8 | ROMIess | TEMPERATURE RANGE °C<br>AND PACKAGE | VOLTAGE<br>RANGE | FREQ.<br>(MHz) | DWG.<br># | |-----|---------------------|----------------------|---------------------|--------------|-------------------------------------------------|------------------|----------------|-----------| | ROM | P83C51FA-4N | P83C51FB-4N | P83C51FC-4N | P80C51FA-4N | 0 to +70, 40-Pin Plastic Dual In-line Pkg. | 2.7V to 5.5V | 0 to 16 | SOT129-1 | | OTP | P87C51FA-4N | P87C51FB-4N | P87C51FC-4N | P60C51FA-4N | 0 to +70, 40-Pin Plastic Dual In-line Pkg. | 2.7 V 10 5.5 V | 0 10 16 | 301129-1 | | ROM | P83C51FA-4A | P83C51FB-4A | P83C51FC-4A | P80C51FA-4A | 0 to +70, 44-Pin Plastic Leaded Chip Carrier | 2.7V to 5.5V | 0 to 16 | SOT187-2 | | OTP | P87C51FA-4A | P87C51FB-4A | P87C51FC-4A | F60C51FA=4A | 0 to +70, 44-Fill Flastic Leaded Chilp Camer | 2.7 V 10 3.3 V | 0 10 10 | 301107-2 | | ROM | P83C51FA-4B | P83C51FB-4B | P83C51FC-4B | P80C51FA-4B | 0 to +70, 44-Pin Plastic Quad Flat Pack | 2.7V to 5.5V | 0 to 16 | SOT307-2 | | OTP | P87C51FA-4B | P87C51FB-4B | P87C51FC-4B | POUCSTFA-4B | 0 to +70, 44-Fill Flastic Quad Flat Fack | 2.7 V 10 5.5 V | 0 10 16 | 301307-2 | | ROM | P83C51FA-5N | P83C51FB-5N | P83C51FC-5N | P80C51FA-5N | -40 to +85, 40-Pin Plastic Dual In-line Pkg. | 2.7V to 5.5V | 0 to 16 | SOT129-1 | | OTP | P87C51FA-5N | P87C51FB-5N | P87C51FC-5N | P60C5TFA-5N | -40 to +85, 40-Pin Plastic Dual In-line Pkg. | 2.7 V 10 5.5 V | 0 10 16 | 301129-1 | | ROM | P83C51FA-5A | P83C51FB-5A | P83C51FC-5A | P80C51FA-5A | -40 to +85, 44-Pin Plastic Leaded Chip Carrier | 2.7V to 5.5V | 0 to 16 | SOT187-2 | | OTP | P87C51FA-5A | P87C51FB-5A | P87C51FC-5A | POUCSTFA-SA | -40 to +65, 44-Fill Flastic Leaded Chip Camer | 2.7 V 10 5.5 V | 0 10 16 | 301107-2 | | ROM | P83C51FA-5B | P83C51FB-5B | P83C51FC-5B | P80C51FA-5B | -40 to +85, 44-Pin Plastic Quad Flat Pack | 2.7V to 5.5V | 0 to 16 | SOT307-2 | | OTP | P87C51FA-5B | P87C51FB-5B | P87C51FC-5B | POUCSTFA-SB | -40 to +65, 44-Pin Plastic Quad Flat Pack | 2.7 V 10 5.5 V | 0 10 16 | 301307-2 | | ROM | P83C51FA-IN | P83C51FB-IN | P83C51FC-IN | P80C51FA-IN | 0 to +70, 40-Pin Plastic Dual In-line Pkg. | 5V | 0 to 33 | SOT129-1 | | OTP | P87C51FA-IN | P87C51FB-IN | P87C51FC-IN | POUCSTPA-IN | 0 to +70, 40-Pili Plastic Dual III-lille Pkg. | 5V | 0 10 33 | 301129-1 | | ROM | P83C51FA-IA | P83C51FB-IA | P83C51FC-IA | P80C51FA-IA | 0 to +70, 44-Pin Plastic Leaded Chip Carrier | 5V | 0 to 33 | SOT187-2 | | OTP | P87C51FA-IA | P87C51FB-IA | P87C51FC-IA | POUCSTFA-IA | 0 to +70, 44-Fift Plastic Leaded Chilp Camer | 5 V | 0 10 33 | 301107-2 | | ROM | P83C51FA-IB | P83C51FB-IB | P83C51FC-IB | P80C51FA-IB | 0 to +70, 44-Pin Plastic Quad Flat Pack | 5V | 0 to 33 | SOT307-2 | | OTP | P87C51FA-IB | P87C51FB-IB | P87C51FC-IB | POUCSTFA-IB | 0 to +70, 44-Fill Plastic Quad Flat Fack | 5 V | 0 10 33 | 301307-2 | | ROM | P83C51FA-JN | P83C51FB-JN | P83C51FC-JN | P80C51FA-JN | -40 to +85, 40-Pin Plastic Dual In-line Pkg. | 5V | 0 to 33 | SOT129-1 | | OTP | P87C51FA-JN | P87C51FB-JN | P87C51FC-JN | POUCSTFA-JIN | -40 to +65, 40-Fill Flastic Dual III-lifle Fkg. | 5 V | 0 10 33 | 301129-1 | | ROM | P83C51FA-JA | P83C51FB-JA | P83C51FC-JA | DOUCE1EN IN | -40 to +85, 44-Pin Plastic Leaded Chip Carrier | EV/ | 0 to 22 | SOT187-2 | | OTP | P87C51FA-JA | P87C51FB-JA | P87C51FC-JA | P80C51FA-JA | -40 to +65, 44-Pin Plastic Leaded Chip Carrier | 5V | 0 to 33 | 301187-2 | | ROM | P83C51FA-JB | P83C51FB-JB | P83C51FC-JB | P80C51FA-JB | 40 to 195, 44 Dip Plantic Quad Elet Dack | 5V | 0 to 22 | SOT307-2 | | OTP | P87C51FA-JB | P87C51FB-JB | P87C51FC-JB | FOUCSTEA-JB | -40 to +85, 44-Pin Plastic Quad Flat Pack | οv | 0 to 33 | 301307-2 | Note: For Multi Time Programmable devices, See P89C51RX+ Flash datasheet. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) Philips Semiconductors 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # 87C51RA+/RB+/RC+/RD+ AND 80C51RA+ ORDERING INFORMATION | | MEMORY SIZE<br>8K×8 | MEMORY SIZE<br>16K×8 | MEMORY SIZE 32K × 8 | MEMORY SIZE<br>64K×8 | ROMIess | TEMPERATURE RANGE °C<br>AND PACKAGE | VOLTAGE<br>RANGE | FREQ.<br>(MHz) | DWG.<br># | |-----|---------------------|----------------------|---------------------|----------------------|--------------------------|-------------------------------------|------------------|----------------|-----------| | ROM | P83C51RA+4N | P83C51RB+4N | P83C51RC+4N | P83C51RD+4N | P80C51RA+4N | 0 to +70, | 2.7V to 5.5V | 0 to 16 | SOT129-1 | | OTP | P87C51RA+4N | P87C51RB+4N | P87C51RC+4N | P87C51RD+4N | 1 000311(A+41) | 40-Pin Plastic Dual In-line Pkg. | 2.7 V 10 3.3 V | 0 10 10 | 301129-1 | | ROM | P83C51RA+4A | P83C51RB+4A | P83C51RC+4A | P83C51RD+4A | P80C51RA+4A | 0 to +70, | 2.7V to 5.5V | 0 to 16 | SOT187-2 | | OTP | P87C51RA+4A | P87C51RB+4A | P87C51RC+4A | P87C51RD+4A | F00C3TRA <del>T</del> 4A | 44-Pin Plastic Leaded Chip Carrier | 2.7 V 10 3.3 V | 0 10 10 | 301107-2 | | ROM | P83C51RA+4B | P83C51RB+4B | P83C51RC+4B | P83C51RD+4B | P80C51RA+4B | 0 to +70, | 2.7V to 5.5V | 0 to 16 | SOT307-2 | | OTP | P87C51RA+4B | P87C51RB+4B | P87C51RC+4B | P87C51RD+4B | POUCSTRA+4B | 44-Pin Plastic Quad Flat Pack | 2.7 V 10 5.5 V | 0 10 16 | 301307-2 | | ROM | P83C51RA+5N | P83C51RB+5N | P83C51RC+5N | P83C51RD+5N | P80C51RA+5N | -40 to +85, | 2.7V to 5.5V | 0 to 16 | SOT129-1 | | OTP | P87C51RA+5N | P87C51RB+5N | P87C51RC+5N | P87C51RD+5N | Poucs IRA+SIN | 40-Pin Plastic Dual In-line Pkg. | 2.7 V 10 5.5 V | 0 to 16 | 301129-1 | | ROM | P83C51RA+5A | P83C51RB+5A | P83C51RC+5A | P83C51RD+5A | DOOCEADA LEA | -40 to +85, | 0.7\/ to F.E\/ | 0 to 16 | SOT187-2 | | OTP | P87C51RA+5A | P87C51RB+5A | P87C51RC+5A | P87C51RD+5A | P80C51RA+5A | 44-Pin Plastic Leaded Chip Carrier | 2.7V to 5.5V | 0 to 16 | 501187-2 | | ROM | P83C51RA+5B | P83C51RB+5B | P83C51RC+5B | P83C51RD+5B | DOOCEADA . ED | -40 to +85, | 0.7\/+= 5.5\/ | 0 += 40 | COT207.0 | | OTP | P87C51RA+5B | P87C51RB+5B | P87C51RC+5B | P87C51RD+5B | P80C51RA+5B | 44-Pin Plastic Quad Flat Pack | 2.7V to 5.5V | 0 to 16 | SOT307-2 | | ROM | P83C51RA+IN | P83C51RB+IN | P83C51RC+IN | P83C51RD+IN | DOOCEADA JIN | 0 to +70, | 5V | 0.4 00 | COT400.4 | | OTP | P87C51RA+IN | P87C51RB+IN | P87C51RC+IN | P87C51RD+IN | P80C51RA+IN | 40-Pin Plastic Dual In-line Pkg. | ον | 0 to 33 | SOT129-1 | | ROM | P83C51RA+IA | P83C51RB+IA | P83C51RC+IA | P83C51RD+IA | P80C51RA+IA | 0 to +70, | 5V | 0 to 33 | SOT187-2 | | OTP | P87C51RA+IA | P87C51RB+IA | P87C51RC+IA | P87C51RD+IA | 1 0003 INATIA | 44-Pin Plastic Leaded Chip Carrier | 3 V | 0 10 33 | 301107-2 | | ROM | P83C51RA+IB | P83C51RB+IB | P83C51RC+IB | P83C51RD+IB | P80C51RA+IB | 0 to +70, | 5V | 0 to 33 | SOT307-2 | | OTP | P87C51RA+IB | P87C51RB+IB | P87C51RC+IB | P87C51RD+IB | FOUCSTRAFIB | 44-Pin Plastic Quad Flat Pack | 3 V | 0 10 33 | 301307-2 | | ROM | P83C51RA+JN | P83C51RB+JN | P83C51RC+JN | P83C51RD+JN | P80C51RA+JN | -40 to +85, | 5V | 0 to 33 | SOT129-1 | | OTP | P87C51RA+JN | P87C51RB+JN | P87C51RC+JN | P87C51RD+JN | POUCSTRA+JIN | 40-Pin Plastic Dual In-line Pkg. | 3 0 | 0 10 33 | 301129-1 | | ROM | P83C51RA+JA | P83C51RB+JA | P83C51RC+JA | P83C51RD+JA | P80C51RA+JA | -40 to +85, | 5V | 0 45 00 | COT407.0 | | OTP | P87C51RA+JA | P87C51RB+JA | P87C51RC+JA | P87C51RD+JA | POUCSTRA+JA | 44-Pin Plastic Leaded Chip Carrier | ον | 0 to 33 | SOT187-2 | | ROM | P83C51RA+JB | P83C51RB+JB | P83C51RC+JB | P83C51RD+JB | P80C51RA+JB | -40 to +85, | 5V | 0 to 33 | SOT307-2 | | OTP | P87C51RA+JB | P87C51RB+JB | P87C51RC+JB | P87C51RD+JB | TOUCSTRATUS | 44-Pin Plastic Quad Flat Pack | 3 v | 0 10 33 | 301301-2 | Note: For Multi Time Programmable devices, See P89C51RX+ Flash datasheet. 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Product specification Philips Semiconductors 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMIess, low voltage (2.7V-5.5V), low power, high speed (33MHz) 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Table 1. 8XC54/58 Special Function Registers | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | BIT A | DDRESS | , SYMBO | L, OR ALT | ERNATIV | E PORT | FUNCTIO | N<br>LSB | RESET<br>VALUE | |------------|------------------------------|-------------------|--------|--------|----------|-------------------|---------|----------|---------|----------|----------------| | ACC* | Accumulator | E0H | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | 00H | | AUXR# | Auxiliary | 8EH | _ | _ | _ | _ | _ | _ | - | AO | xxxxxxx0B | | AUXR1# | Auxiliary 1 | A2H | _ | _ | _ | LPEP <sup>3</sup> | GF3 | 0 | _ | DPS | xxx0xxx0B | | B* | B register | F0H | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 00H | | DPTR: | Data Pointer (2 bytes) | | | | | | | | | | | | DPH | Data Pointer High | 83H | | | | | | | | | 00H | | DPL | Data Pointer Low | 82H | AF | AE | AD | AC | AB | AA | A9 | A8 | 00H | | IE* | Interrupt Enable | A8H | EA | _ | ET2 | ES | ET1 | EX1 | ET0 | EX0 | 0x000000B | | | Interrupt Endoio | 7.011 | BF | BE | BD | BC | BB | BA | B9 | B8 | CAGGGGGG | | IP* | Interrupt Priority | B8H | _ | | PT2 | PS | PT1 | PX1 | PT0 | PX0 | xx000000B | | | I menuper noney | B011 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 700000002 | | IPH# | Interrupt Priority High | В7Н | _ | _ | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | xx000000B | | | I menaper nemy riigh | | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | 7.5.0000002 | | P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH | | . 0 | | 00 | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | | | P1* | Port 1 | 90H | _ | _ | | <u> </u> | | <u> </u> | T2EX | T2 | FFH | | | | 0011 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | ł · · · · | | P2* | Port 2 | A0H | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | FFH | | | 1 0112 | 7.011 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 | 1 | | P3* | Port 3 | ВОН | RD | WR | T1 | T0 | INT1 | INT0 | TxD | RxD | FFH | | . 0 | | D011 | 11.5 | **** | | 1.0 | | | 1,7,5 | TOOL | 1 | | PCON#1 | Power Control | 87H | SMOD1 | SMOD0 | <u> </u> | POF <sup>2</sup> | GF1 | GF0 | PD | IDL | 00xx0000B | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 1 | | PSW* | Program Status Word | D0H | CY | AC | F0 | RS1 | RS0 | OV | _ | Р | 000000x0B | | RCAP2H# | Timer 2 Capture High | СВН | | | | | | | | | 00H | | RCAP2L# | Timer 2 Capture Low | CAH | | | | | | | | | 00H | | SADDR# | Slave Address | A9H | | | | | | | | | 00H | | SADEN# | Slave Address Mask | В9Н | | | | | | | | | 00H | | SBUF | Serial Data Buffer | 99H | _ | | | _ | | | | | xxxxxxxxB | | | | | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | | | SCON* | Serial Control | 98H | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 00H | | SP | Stack Pointer | 81H | | 0.5 | 0.0 | | 0.0 | 0.4 | 00 | 00 | 07H | | T001# | | 0011 | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | TCON* | Timer Control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00H | | | | | CF | CE | CD | CC | СВ | CA | C9 | C8 | l | | T2CON* | Timer 2 Control | C8H | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | 00H | | T2MOD# | Timer 2 Mode Control | C9H | _ | _ | | _ | _ | _ | T2OE | DCEN | xxxxxxx00B | | TH0<br>TH1 | Timer High 0<br>Timer High 1 | 8CH<br>8DH | | | | | | | | | 00H<br>00H | | TH2# | Timer High 2 | CDH | | | | | | | | | 00H | | TL0 | Timer Low 0 | 8AH | | | | | | | | | 00H | | TL1 | Timer Low 1 | 8BH | | | | | | | | | 00H | | TL2# | Timer Low 2 | CCH | | | | | | | | | 00H | | TMOD | Timer Mode | 89H | GATE | C/T | M1 | M0 | GATE | C/T | M1 | M0 | 00H | <sup>\*</sup> SFRs are bit addressable. <sup>#</sup> SFRs are modified from or added to the 80C51 SFRs. <sup>-</sup> Reserved bits. <sup>1.</sup> Reset value depends on reset source. <sup>2.</sup> Bit will not be affected by Reset. <sup>3.</sup> LPEP – Low Power OTP–EPROM only operation. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Table 2. 8XC51FA/FB/FC, 8XC51RA+/RB+/RC+/RD+ Special Function Registers | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | BIT A<br>MSB | ADDRESS | , SYMBO | L, OR AL | TERNATIV | E PORT | FUNCTIO | N<br>LSB | RESET<br>VALUE | |--------------------|-----------------------------------------------------------|-------------------|--------------|-----------|-----------|-------------------|-----------|-----------|----------------------|-----------|----------------| | ACC* | Accumulator | E0H | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | 00H | | AUXR# | Auxiliary | 8EH | - | - | - | - | - | - | EXTRAM<br>(RX+ only) | AO | xxxxxx00B | | AUXR1# | Auxiliary 1 | A2H | - | - | - | LPEP <sup>3</sup> | GF3 | 0 | - | DPS | xxx0xxx0B | | B* | B register | F0H | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 00H | | CCAP0H# | Module 0 Capture High | FAH | | | | | | | | | xxxxxxxxB | | CCAP1H# | Module 1 Capture High | FBH | | | | | | | | | xxxxxxxxB | | CCAP2H# | Module 2 Capture High | FCH | | | | | | | | | xxxxxxxxB | | CCAP3H# | Module 3 Capture High | FDH | | | | | | | | | xxxxxxxxB | | | Module 4 Capture High | FEH | | | | | | | | | xxxxxxxxB | | | Module 0 Capture Low | EAH | | | | | | | | | xxxxxxxxB | | | Module 1 Capture Low | EBH | | | | | | | | | xxxxxxxxB | | | Module 2 Capture Low | ECH | | | | | | | | | xxxxxxxxB | | | Module 3 Capture Low | EDH | | | | | | | | | xxxxxxxxB | | CCAP4L# | Module 4 Capture Low | EEH | | | | | | | | | xxxxxxxxB | | CCAPM0# | Module 0 Mode | DAH | _ | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM1# | Module 1 Mode | DBH | - | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM2# | Module 2 Mode | DCH | _ | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM3# | Module 3 Mode | DDH | - | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM4# | Module 4 Mode | DEH | - | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | | | | DF | DE | DD | DC | DB | DA | D9 | D8 | 1 | | CCON*# | PCA Counter Control | D8H | CF | CR | _ | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 | 00x00000B | | | PCA Counter High | F9H | | | | | | | | | 00H | | CL# | PCA Counter Low | E9H | | | | | | | | | 00H | | CMOD# | PCA Counter Mode | D9H | CIDL | WDTE | _ | _ | _ | CPS1 | CPS0 | ECF | 00xxx000B | | DPH | Data Pointer (2 bytes) Data Pointer High Data Pointer Low | 83H<br>82H | AF | AE | AD | AC | AB | AA | A9 | A8 | 00H<br>00H | | IE* | Interrupt Fachle | A8H | EA | EC | ET2 | ES | ET1 | EX1 | ET0 | EX0 | 00H | | IE | Interrupt Enable | АОП | BF | | | I | | <u> </u> | <u> </u> | | 000 | | IP* | Into we set Dein eiter | DOLL | | BE | BD | BC | BB | BA | B9 | B8 | 00000000 | | IP | Interrupt Priority | B8H | –<br>В7 | PPC<br>B6 | PT2<br>B5 | PS<br>B4 | PT1<br>B3 | PX1<br>B2 | PT0<br>B1 | PX0<br>B0 | x0000000B | | IPH# | Interrupt Priority High | B7H | - D/ | PPCH | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | x0000000B | | IFN# | interrupt Phonty Figh | В/П | _ | РРСП | РІДП | РЭП | FIIN | PAIN | FIUN | РЛОП | XUUUUUUU | | | | | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | | | P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH | | | | | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | 1 | | P1* | Port 1 | 90H | CEX4 | CEX3 | CEX2 | CEX1 | CEX0 | ECI | T2EX | T2 | FFH | | | | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | P2* | Port 2 | A0H | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | FFH | | | | | B7 | B6 | B5 | B4 | В3 | B2 | B1 | В0 | ] | | P3* | Port 3 | вон | RD | WR | T1 | T0 | ĪNT1 | ĪNT0 | TxD | RxD | FFH | | PCON# <sup>1</sup> | Power Control | 87H | SMOD1 | SMOD0 | _ | POF <sup>2</sup> | GF1 | GF0 | PD | IDL | 00xx0000B | <sup>\*</sup> SFRs are bit addressable. <sup>#</sup> SFRs are modified from or added to the 80C51 SFRs. Reserved bits. <sup>1.</sup> Reset value depends on reset source. Bit will not be affected by Reset. <sup>3.</sup> LPEP – Low Power OTP–EPROM only operation. 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ #### **LOW POWER MODES** # **Stop Clock Mode** The static design enables the clock speed to be reduced down to 0 MHz (stopped). When the oscillator is stopped, the RAM and Special Function Registers retain their values. This mode allows step-by-step utilization and permits reduced system power consumption by lowering the clock frequency down to any value. For lowest power consumption the Power Down mode is suggested. #### Idle Mode In the idle mode (see Table 3), the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset. #### **Power-Down Mode** To save even more power, a Power Down mode (see Table 3) can be invoked by software. In this mode, the oscillator is stopped and the instruction that invoked Power Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values down to 2.0V and care must be taken to return $V_{CC}$ to the minimum specified operating voltages before the Power Down Mode is terminated. Either a hardware reset or external interrupt can be used to exit from Power Down. Reset redefines all the SFRs but does not change the on-chip RAM. An external interrupt allows both the SFRs and the on-chip RAM to retain their values. To properly terminate Power Down the reset or external interrupt should not be executed before $V_{\rm CC}$ is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize (normally less than 10ms). With an external interrupt, INT0 and INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down. #### **LPEP** The LPEP bit (AUXR.4), only needs to be set for applications operating at $V_{\rm CC}$ less than 4V. #### POWER OFF FLAG The Power Off Flag (POF) is set by on-chip circuitry when the $V_{CC}$ level on the 8XC51FX/8XC51RX+ rises from 0 to 5V. The POF bit can be set or cleared by software allowing a user to determine if the reset is the result of a power-on or a warm start after powerdown. The $V_{CC}$ level must remain above 3V for the POF to remain unaffected by the $V_{CC}$ level. #### **Design Consideration** • When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to external memory. ### **ONCE™ Mode** The ONCE ("On-Circuit Emulation") Mode facilitates testing and debugging of systems without the device having to be removed from the circuit. The ONCE Mode is invoked by: - 1. Pull ALE low while the device is in reset and PSEN is high; - 2. Hold ALE low as RST is deactivated. While the device is in ONCE Mode, the Port 0 pins go into a float state, and the other port pins and ALE and PSEN are weakly pulled high. The oscillator circuit remains active. While the device is in this mode, an emulator or test CPU can be used to drive the circuit. Normal operation is restored when a normal reset is applied. # **Programmable Clock-Out** A 50% duty cycle clock can be programmed to come out on P1.0. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed: - 1. to input the external clock for Timer/Counter 2, or - to output a 50% duty cycle clock ranging from 61Hz to 4MHz at a 16MHz operating frequency. To configure the Timer/Counter 2 as a clock generator, bit $C/\overline{T}2$ (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer. The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L) as shown in this equation: Oscillator Frequency 4 × (65536 - RCAP2H, RCAP2L) Where (RCAP2H,RCAP2L) = the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer. In the Clock-Out mode Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and the Clock-Out frequency will be the same. Table 3. External Pin Status During Idle and Power-Down Mode | MODE | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2 | PORT 3 | |------------|----------------|-----|------|--------|--------|---------|--------| | Idle | Internal | 1 | 1 | Data | Data | Data | Data | | Idle | External | 1 | 1 | Float | Data | Address | Data | | Power-down | Internal | 0 | 0 | Data | Data | Data | Data | | Power-down | External | 0 | 0 | Float | Data | Data | Data | Figure 4. Timer 2 in Auto-Reload Mode (DCEN = 0) Figure 5. Timer 2 Auto Reload Mode (DCEN = 1) 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ | | SC | ON Addr | ess = 98H | | | | | | ı | Reset Value = 0000 0000B | |--------|-------------------|-----------------------------|-----------------------------|--------------------|----------------------------|----------------------------------|---------------|--------------|-------------|------------------------------------------------------------| | | Bit Add | ressable | | | | 1 | | | 1 | $\neg$ | | | | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | (8 | SMOD0 = 0 | /1)* | | | | | | | | | Symbol | Funct | ion | | | | | | | | | | FE | | | | | | hen an inva<br>MOD0 bit m | | | | t is not cleared by valid<br>e FE bit. | | SM0 | Serial | Port Mode | Bit 0, (SMC | DD0 must = | = 0 to acce | ss bit SM0) | | | | | | SM1 | | Port Mode | Bit 1 | | | | | | | | | | SM0 | SM1 | Mode | Descr | iption | Baud Rate | ** | | | | | | 0 | 0 | 0 | shift re | 0 | f <sub>OSC</sub> /12 | | | | | | | 0 | 1<br>0 | 1<br>2 | 8-bit U<br>9-bit U | | variable f <sub>OSC</sub> /64 or | food/32 | | | | | | 1 | 1 | 3 | 9-bit U | | variable | 1080/32 | | | | | SM2 | receive<br>In Mod | ed 9th data | bit (RB8) i<br>2 = 1 then F | s 1, indicat | ting an add<br>e activated | ress, and th<br>I unless a va | e received l | byte is a G | iven or Bro | ot be set unless the padcast Address. e received byte is a | | REN | Enable | es serial red | ception. Se | t by softwa | are to enab | le reception | . Clear by so | oftware to | disable rec | eption. | | ГВ8 | The 9t | h data bit tl | hat will be t | ransmitted | I in Modes | 2 and 3. Se | t or clear by | software a | as desired. | | | RB8 | | des 2 and 3<br>de 0, RB8 is | | ata bit that | was receiv | ed. In Mode | e 1, if SM2 = | 0, RB8 is | the stop bi | t that was received. | | П | | | | | | d of the 8th<br>cleared by s | | 1ode 0, or a | at the begi | nning of the stop bit in the | | | | | | | | d of the 8th bee SM2). M | | | | ough the stop bit time in | | रा | tne otr | ici illoucs, | | | ( | , | | | | | Figure 7. SCON: Serial Port Control Register 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ #### Reduced EMI Mode The AO bit (AUXR.0) in the AUXR register when set disables the ALE output. #### **Reduced EMI Mode** # AUXR (8EH) #### **Dual DPTR** The dual DPTR structure (see Figure 13) is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1/bit0 that allows the program code to switch between them. New Register Name: AUXR1# SFR Address: A2H Reset Value: xxxx00x0B Where: DPS = AUXR1/bit0 = Switches between DPTR0 and DPTR1. | Select Reg | DPS | |------------|-----| | DPTR0 | 0 | | DPTR1 | 1 | The DPS bit status should be saved by software when switching between DPTR0 and DPTR1. The GF3 bit is a general purpose user–defined flag. Note that bit 2 is not writable and is always read as a zero. This allows the DPS bit to be quickly toggled simply by executing an INC DPTR instruction without affecting the GF3 or LPEP bits. Figure 13. #### **DPTR Instructions** The instructions that refer to DPTR refer to the data pointer that is currently selected using the AUXR1/bit 0 register. The six instructions that use the DPTR are as follows: | INC DPTR | Increments the data pointer by 1 | |-------------------|-------------------------------------------| | MOV DPTR, #data16 | Loads the DPTR with a 16-bit constant | | MOV A, @ A+DPTR | Move code byte relative to DPTR to ACC | | MOVX A, @ DPTR | Move external RAM (16-bit address) to ACC | | MOVX @ DPTR , A | Move ACC to external RAM (16-bit address) | | JMP @ A + DPTR | Jump indirect relative to DPTR | The data pointer can be accessed on a byte-by-byte basis by specifying the low or high byte in an instruction which accesses the SFRs. See application note AN458 for more details. 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ ### (8XC51FX and 8XC51RX+ ONLY) # Programmable Counter Array (PCA) (8XC51FX and 8XC51RX+ only) The Programmable Counter Array available on the 8XC51FX and 8XC51RX+ is a special 16-bit Timer that has five 16-bit capture/compare modules associated with it. Each of the modules can be programmed to operate in one of four modes: rising and/or falling edge capture, software timer, high-speed output, or pulse width modulator. Each module has a pin associated with it in port 1. Module 0 is connected to P1.3(CEX0), module 1 to P1.4(CEX1), etc. The basic PCA configuration is shown in Figure 14. The PCA timer is a common time base for all five modules and can be programmed to run at: 1/12 the oscillator frequency, 1/4 the oscillator frequency, the Timer 0 overflow, or the input on the ECI pin (P1.2). The timer count source is determined from the CPS1 and CPS0 bits in the CMOD SFR as follows (see Figure 17): #### CPS1 CPS0 PCA Timer Count Source - 0 0 1/12 oscillator frequency - 0 1 1/4 oscillator frequency - 1 0 Timer 0 overflow - 1 1 External Input at ECI pin In the CMOD SFR are three additional bits associated with the PCA. They are CIDL which allows the PCA to stop during idle mode, WDTE which enables or disables the watchdog function on module 4, and ECF which when set causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows. These functions are shown in Figure 15. The watchdog timer function is implemented in module 4 (see Figure 24). The CCON SFR contains the run control bit for the PCA and the flags for the PCA timer (CF) and each module (refer to Figure 18). To run the PCA the CR bit (CCON.6) must be set by software. The PCA is shut off by clearing this bit. The CF bit (CCON.7) is set when the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set, The CF bit can only be cleared by software. Bits 0 through 4 of the CCON register are the flags for the modules (bit 0 for module 0, bit 1 for module 1, etc.) and are set by hardware when either a match or a capture occurs. These flags also can only be cleared by software. The PCA interrupt system shown in Figure 16. Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (see Figure 19). The registers contain the bits that control the mode that each module will operate in. The ECCF bit (CCAPMn.0 where n=0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module. PWM (CCAPMn.1) enables the pulse width modulation mode. The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register. The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register. The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition. The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function. Figure 20 shows the CCAPMn settings for the various PCA functions. There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output. Figure 14. Programmable Counter Array (PCA) # (8XC51FX and 8XC51RX+ ONLY) Figure 15. PCA Timer/Counter Figure 16. PCA Interrupt System 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ SU00035 # (8XC51FX and 8XC51RX+ ONLY) | Bit: | CIDL | WDTE | | | | | | | | |----------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit: | | | _ | _ | - | CPS1 | CPS0 | ECF | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | Function | on | | | | | | | | | | | | | | ns the PCA | Counter to | continue fur | nctioning du | ring idle Mo | ode. CIDL = 1 programs | | Watchd | og Timer | Enable: W | DTE = 0 dis | sables Wato | chdog Time | r function or | n PCA Mod | ule 4. WDT | E = 1 enables it. | | | _ | | | | Ü | | | | | | | | | | | | | | | | | PCA Co | ount Pulse | | | out** | | | | | | | 0 | 0 | 0 | Interna | al clock, f <sub>OS</sub> | <sub>iC</sub> ÷ 12 | | | | | | 0 | 1 | 1 | Interna | al clock, f <sub>OS</sub> | iC ÷ 4 | | | | | | 1 | 0 | 2 | Timer | 0 overflow | | | | | | | 1 | 1 | 3 | Extern | al clock at I | ECI/P1.2 pi | n (max. rate | $e = f_{OSC} \div 8$ | ) | | | | | | low interrup | ot: ECF = 1 | enables CF | bit in CCOI | N to genera | te an interr | upt. ECF = 0 disables | | i \ | it to be Watchd Not imp PCA Co PCA Co CPS1 0 0 1 1 PCA Er that fun | it to be gated off of Watchdog Timer Not implemented PCA Count Pulse PCA Count Pulse PCA Count Pulse PCA Count 1 1 0 1 1 PCA Enable Couthat function of C | it to be gated off during idle Watchdog Timer Enable: W Not implemented, reserved PCA Count Pulse Select bit PCA Count Pulse Select bit CPS1 CPS0 Select 0 0 0 0 1 1 1 0 2 1 1 3 PCA Enable Counter Overfithat function of CF. | it to be gated off during idle. Watchdog Timer Enable: WDTE = 0 dis Not implemented, reserved for future use the period of | it to be gated off during idle. Watchdog Timer Enable: WDTE = 0 disables Watch Not implemented, reserved for future use.* PCA Count Pulse Select bit 1. PCA Count Pulse Select bit 0. CPS1 CPS0 Selected PCA Input** 0 0 0 Internal clock, fos 0 1 1 Internal clock, fos 1 0 2 Timer 0 overflow 1 1 3 External clock at I PCA Enable Counter Overflow interrupt: ECF = 1 internal function of CF. | it to be gated off during idle. Watchdog Timer Enable: WDTE = 0 disables Watchdog Time Not implemented, reserved for future use.* PCA Count Pulse Select bit 1. PCA Count Pulse Select bit 0. CPS1 CPS0 Selected PCA Input** 0 0 0 Internal clock, f <sub>OSC</sub> ÷ 12 0 1 1 Internal clock, f <sub>OSC</sub> ÷ 4 1 0 2 Timer 0 overflow 1 1 3 External clock at ECI/P1.2 picked function of CF. | it to be gated off during idle. Watchdog Timer Enable: WDTE = 0 disables Watchdog Timer function of Not implemented, reserved for future use.* PCA Count Pulse Select bit 1. PCA Count Pulse Select bit 0. CPS1 CPS0 Selected PCA Input** 0 0 0 Internal clock, f <sub>OSC</sub> ÷ 12 0 1 1 Internal clock, f <sub>OSC</sub> ÷ 4 1 0 2 Timer 0 overflow 1 1 3 External clock at ECI/P1.2 pin (max. rate PCA Enable Counter Overflow interrupt: ECF = 1 enables CF bit in CCO that function of CF. | it to be gated off during idle. Watchdog Timer Enable: WDTE = 0 disables Watchdog Timer function on PCA Mode Not implemented, reserved for future use.* PCA Count Pulse Select bit 1. PCA Count Pulse Select bit 0. CPS1 CPS0 Selected PCA Input** 0 0 0 Internal clock, f <sub>OSC</sub> ÷ 12 0 1 1 Internal clock, f <sub>OSC</sub> ÷ 4 1 0 2 Timer 0 overflow 1 1 3 External clock at ECI/P1.2 pin (max. rate = f <sub>OSC</sub> ÷ 8) PCA Enable Counter Overflow interrupt: ECF = 1 enables CF bit in CCON to general that function of CF. | Watchdog Timer Enable: WDTE = 0 disables Watchdog Timer function on PCA Module 4. WDT Not implemented, reserved for future use.* PCA Count Pulse Select bit 1. PCA Count Pulse Select bit 0. CPS1 CPS0 Selected PCA Input** 0 0 0 Internal clock, f <sub>OSC</sub> ÷ 12 0 1 1 Internal clock, f <sub>OSC</sub> ÷ 4 1 0 2 Timer 0 overflow 1 1 3 External clock at ECI/P1.2 pin (max. rate = f <sub>OSC</sub> ÷ 8) PCA Enable Counter Overflow interrupt: ECF = 1 enables CF bit in CCON to generate an interr | Figure 17. CMOD: PCA Counter Mode Register | | Bit Add | dressable | | | | | | | | | |-------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------| | | | CF | CR | _ | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Symbol | Funct | ion | | | | | | | | | | - | | | | | | | | | | | | CF | | | | | rdware where or software | | | | | if bit ECF in CMOD is | | • | set. Cl | F may be s<br>Counter Ru | set by eithe | er hardware | or software | but can on | ly be cleare | d by softwa | ire. | if bit ECF in CMOD is oftware to turn the PC. | | • | set. Cl<br>PCA C<br>counte | F may be s<br>Counter Ru<br>er off. | set by eithe | er hardware<br>oit. Set by so | or software | but can on | ly be cleare | d by softwa | ire. | | | CR<br>- | set. Cl<br>PCA C<br>counte<br>Not im | F may be s<br>Counter Ru<br>er off.<br>nplemented | set by eithe<br>un control b<br>d, reserved | er hardware<br>vit. Set by so<br>for future u | or software oftware to tuuse*. | but can onlurn the PCA | ly be cleare<br>counter or | ed by softwa<br>. Must be c | re.<br>leared by s | | | CF<br>CR<br>-<br>CCF4<br>CCF3 | set. CI<br>PCA C<br>counte<br>Not im<br>PCA M | F may be seemed to the seement off. In the seement of | set by eithe<br>un control b<br>d, reserved<br>nterrupt flag | er hardware<br>bit. Set by so<br>for future u<br>g. Set by ha | or software of tware to tware to tware to tware whe | e but can onlurn the PCA | ly be cleare<br>counter or<br>or capture c | ed by software. Must be concerned by software. | are.<br>leared by s | oftware to turn the PC | | CR<br>-<br>CCF4 | set. CI<br>PCA C<br>counte<br>Not im<br>PCA M | F may be see Counter Ruer off. In plemented Module 4 in Module 3 in Module 3 in may be see the th | set by eithe<br>un control b<br>d, reserved<br>nterrupt flag | er hardware<br>bit. Set by so<br>for future u<br>g. Set by ha<br>g. Set by ha | or software to tu<br>use*.<br>ardware whe | e but can only urn the PCA en a match cen | ly be cleared counter or capture course capture course capture course capture course course capture course capture course capture capt | ed by software. Must be concern. Must be concern. Must be concern. Must become the content of th | are. leared by s t be cleared t be cleared | oftware to turn the PC. | | CR<br>-<br>CCF4<br>CCF3 | Set. CI PCA C counte Not im PCA N PCA N | F may be so Counter Ruer off. Inplemented Module 4 in Module 3 in Module 2 in Module 2 in Module 2 in Figure 1. | set by eithe un control b d, reserved nterrupt flagonterrupt flagonterru | er hardware bit. Set by so for future u g. Set by ha g. Set by ha g. Set by ha | or software to tu<br>use*.<br>ardware whe<br>ardware whe<br>ardware whe | e but can only urn the PCA en a match cen | ly be cleared counter or capture cours capture cor capture cor | ed by softwa<br>. Must be concerned<br>accurs. Must<br>accurs. Must<br>accurs. Must | t be cleared<br>t be cleared<br>t be cleared | oftware to turn the PC. I by software. I by software. | Figure 18. CCON: PCA Counter Control Register 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # (8XC51FX and 8XC51RX+ ONLY) ``` INIT_WATCHDOG: MOV CCAPM4, #4CH ; Module 4 in compare mode MOV CCAP4L, #0FFH ; Write to low byte first MOV CCAP4H, #0FFH ; Before PCA timer counts up to ; FFFF Hex, these compare values ; must be changed ORL CMOD, #40H ; Set the WDTE bit to enable the ; watchdog timer without changing ; the other bits in CMOD ; Main program goes here, but CALL WATCHDOG periodically. ; ************************************ WATCHDOG: CLR EA ; Hold off interrupts MOV CCAP4L, #00 ; Next compare value is within MOV CCAP4H, CH ; 255 counts of the current PCA SETB EA ; timer value RET ``` Figure 26. PCA Watchdog Timer Initialization Code 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ ## (8XC51RX+ ONLY) Figure 28. Internal and External Data Memory Address Space with EXTRAM = 0 # HARDWARE WATCHDOG TIMER (ONE-TIME ENABLED WITH RESET-OUT FOR 89C51RC+/RD+) The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer reset (WDTRST) SFR. The WDT is disabled at reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output reset HIGH pulse at the RST-pin. ### Using the WDT To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST. SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When using the WDT, a 1Kohm resistor must be inserted between RST of the device and the Power On Reset circuitry. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT, the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the reset pin. The RESET pulse duration is $98 \times T_{OSC}$ , where $T_{OSC} = 1/f_{OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset. In applications using the Hardware Watchdog Timer of the P8xC51RD+, a series resistor (1K $\Omega\pm20\%$ ) needs to be included between the reset pin and any external components. Without this resistor the watchdog timer will not function. 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # **AC ELECTRICAL CHARACTERISTICS** $v_{ab} = 0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ or $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , $V_{CC} = +2.7\text{V}$ to +5.5V. $V_{SS} = 0\text{V}^{1, 2, 3}$ | | | | 16MHz | CLOCK | VARIABL | E CLOCK | | |---------------------|--------|----------------------------------------------------------|----------|-------|--------------------------|--------------------------------------|------| | SYMBOL | FIGURE | PARAMETER | MIN | MAX | MIN | MAX | UNIT | | 1/t <sub>CLCL</sub> | 29 | Oscillator frequency <sup>5</sup> Speed versions: 4; 5;S | | | 3.5 | 16 | MHz | | t <sub>LHLL</sub> | 29 | ALE pulse width | 85 | | 2t <sub>CLCL</sub> -40 | | ns | | t <sub>AVLL</sub> | 29 | Address valid to ALE low | 22 | | t <sub>CLCL</sub> -40 | | ns | | t <sub>LLAX</sub> | 29 | Address hold after ALE low | 32 | | t <sub>CLCL</sub> -30 | | ns | | t <sub>LLIV</sub> | 29 | ALE low to valid instruction in | | 150 | | 4t <sub>CLCL</sub> -100 | ns | | t <sub>LLPL</sub> | 29 | ALE low to PSEN low | 32 | | t <sub>CLCL</sub> -30 | | ns | | t <sub>PLPH</sub> | 29 | PSEN pulse width | 142 | | 3t <sub>CLCL</sub> -45 | | ns | | t <sub>PLIV</sub> | 29 | PSEN low to valid instruction in | | 82 | | 3t <sub>CLCL</sub> -105 | ns | | t <sub>PXIX</sub> | 29 | Input instruction hold after PSEN | 0 | | 0 | | ns | | t <sub>PXIZ</sub> | 29 | Input instruction float after PSEN | | 37 | | t <sub>CLCL</sub> -25 | ns | | t <sub>AVIV</sub> 5 | 29 | Address to valid instruction in | | 207 | | 5t <sub>CLCL</sub> -105 | ns | | t <sub>PLAZ</sub> | 29 | PSEN low to address float | | 10 | | 10 | ns | | Data Memo | ry | | <u> </u> | | | • | • | | t <sub>RLRH</sub> | 30, 31 | RD pulse width | 275 | | 6t <sub>CLCL</sub> -100 | | ns | | t <sub>WLWH</sub> | 30, 31 | WR pulse width | 275 | | 6t <sub>CLCL</sub> -100 | | ns | | t <sub>RLDV</sub> | 30, 31 | RD low to valid data in | | 147 | | 5t <sub>CLCL</sub> -165 | ns | | t <sub>RHDX</sub> | 30, 31 | Data hold after RD | 0 | | 0 | | ns | | t <sub>RHDZ</sub> | 30, 31 | Data float after RD | | 65 | | 2t <sub>CLCL</sub> -60 | ns | | t <sub>LLDV</sub> | 30, 31 | ALE low to valid data in | | 350 | | 8t <sub>CLCL</sub> -150 | ns | | t <sub>AVDV</sub> | 30, 31 | Address to valid data in | | 397 | | 9t <sub>CLCL</sub> -165 | ns | | t <sub>LLWL</sub> | 30, 31 | ALE low to RD or WR low | 137 | 239 | 3t <sub>CLCL</sub> -50 | 3t <sub>CLCL</sub> +50 | ns | | t <sub>AVWL</sub> | 30, 31 | Address valid to WR low or RD low | 122 | | 4t <sub>CLCL</sub> -130 | | ns | | t <sub>QVWX</sub> | 30, 31 | Data valid to WR transition | 13 | | t <sub>CLCL</sub> -50 | | ns | | t <sub>WHQX</sub> | 30, 31 | Data hold after WR | 13 | | t <sub>CLCL</sub> -50 | | ns | | t <sub>QVWH</sub> | 31 | Data valid to WR high | 287 | | 7t <sub>CLCL</sub> -150 | | ns | | t <sub>RLAZ</sub> | 30, 31 | RD low to address float | | 0 | | 0 | ns | | t <sub>WHLH</sub> | 30, 31 | RD or WR high to ALE high | 23 | 103 | t <sub>CLCL</sub> -40 | t <sub>CLCL</sub> +40 | ns | | External C | lock | | <u> </u> | | | • | | | t <sub>CHCX</sub> | 33 | High time | 20 | | 20 | t <sub>CLCL</sub> -t <sub>CLCX</sub> | ns | | t <sub>CLCX</sub> | 33 | Low time | 20 | | 20 | t <sub>CLCL</sub> -t <sub>CHCX</sub> | ns | | t <sub>CLCH</sub> | 33 | Rise time | | 20 | | 20 | ns | | t <sub>CHCL</sub> | 33 | Fall time | | 20 | | 20 | ns | | Shift Regis | ter | | | | | | | | t <sub>XLXL</sub> | 32 | Serial port clock cycle time | 750 | | 12t <sub>CLCL</sub> | 1 | ns | | t <sub>QVXH</sub> | 32 | Output data setup to clock rising edge | 492 | | 10t <sub>CLCL</sub> -133 | | ns | | t <sub>XHQX</sub> | 32 | Output data hold after clock rising edge | 8 | | 2t <sub>CLCL</sub> -117 | | ns | | t <sub>XHDX</sub> | 32 | Input data hold after clock rising edge | 0 | | 0 | | ns | | t <sub>XHDV</sub> | 32 | Clock rising edge to input data valid | | 492 | | 10t <sub>CLCL</sub> -133 | ns | - Parameters are valid over operating temperature range unless otherwise specified. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF. Interfacing the microcontroller to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to Port 0 drivers. - 4. See application note AN457 for external memory interface. - 5. Parts are guaranteed to operate down to 0Hz. 2000 Aug 07 38 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ #### **EXPLANATION OF THE AC SYMBOLS** Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are: A - Address C - Clock D - Input data H - Logic level high I – Instruction (program memory contents) L - Logic level low, or ALE P - PSEN Q - Output data $R - \overline{RD}$ signal t - Time V - Valid W- WR signal X - No longer a valid logic level Z - Float **Examples:** t<sub>AVLL</sub> = Time for address valid to ALE low. $t_{LLPL}$ =Time for ALE low to $\overline{PSEN}$ low. Figure 29. External Program Memory Read Cycle Figure 30. External Data Memory Read Cycle 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Figure 37. I<sub>CC</sub> Test Condition, Active Mode All other pins are disconnected Figure 38. I<sub>CC</sub> Test Condition, Idle Mode All other pins are disconnected Figure 39. Clock Signal Waveform for $I_{CC}$ Tests in Active and Idle Modes $t_{CLCH} = t_{CHCL} = 5$ ns Figure 40. $I_{CC}$ Test Condition, Power Down Mode All other pins are disconnected. $V_{CC}$ = 2V to 5.5V 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ ### **EPROM PROGRAMMING AND VERIFICATION CHARACTERISTICS** $T_{amb} = 21^{\circ}C$ to $+27^{\circ}C$ , $V_{CC} = 5V\pm10\%$ , $V_{SS} = 0V$ (See Figure 44) | SYMBOL | PARAMETER | MIN | MAX | UNIT | | | | |---------------------|---------------------------------------|---------------------|---------------------|------|--|--|--| | V <sub>PP</sub> | Programming supply voltage | 12.5 | 13.0 | | | | | | I <sub>PP</sub> | Programming supply current | | 50 <sup>1</sup> | mA | | | | | 1/t <sub>CLCL</sub> | Oscillator frequency | 4 | 6 | MHz | | | | | t <sub>AVGL</sub> | Address setup to PROG low | 48t <sub>CLCL</sub> | | | | | | | t <sub>GHAX</sub> | Address hold after PROG | 48t <sub>CLCL</sub> | | | | | | | t <sub>DVGL</sub> | Data setup to PROG low | 48t <sub>CLCL</sub> | | | | | | | t <sub>GHDX</sub> | Data hold after PROG | 48t <sub>CLCL</sub> | | | | | | | t <sub>EHSH</sub> | P2.7 (ENABLE) high to V <sub>PP</sub> | 48t <sub>CLCL</sub> | | | | | | | t <sub>SHGL</sub> | V <sub>PP</sub> setup to PROG low | 10 | | μs | | | | | t <sub>GHSL</sub> | V <sub>PP</sub> hold after PROG | 10 | | μs | | | | | t <sub>GLGH</sub> | PROG width | 90 | 110 | μs | | | | | t <sub>AVQV</sub> | Address to data valid | | 48t <sub>CLCL</sub> | | | | | | t <sub>ELQZ</sub> | ENABLE low to data valid | | 48t <sub>CLCL</sub> | | | | | | t <sub>EHQZ</sub> | Data float after ENABLE | 0 | 48t <sub>CLCL</sub> | | | | | | t <sub>GHGL</sub> | PROG high to PROG low | 10 | | μs | | | | ### NOTE: 1. Not tested. #### NOTES: - FOR PROGRAMMING CONFIGURATION SEE FIGURE 41. FOR VERIFICATION CONDITIONS SEE FIGURE 43. - \*\* SEE TABLE 9. Figure 44. EPROM Programming and Verification 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # ROM CODE SUBMISSION FOR 64K ROM DEVICE (83C51RD+) When submitting ROM code for the 64K ROM devices, the following must be specified: - 1. 64k byte user ROM data - 2. 64 byte ROM encryption key - 3. ROM security bits. | ADDRESS | CONTENT | BIT(S) | COMMENT | |------------------|---------|--------|-------------------------------------------------------------------| | 0000H to FFFFH | DATA | 7:0 | User ROM Data | | 10000H to 1003FH | KEY | 7:0 | ROM Encryption Key<br>FFH = no encryption | | 10040H | SEC | 0 | ROM Security Bit 1<br>0 = enable security<br>1 = disable security | | 10040H | SEC | 1 | ROM Security Bit 2<br>0 = enable security<br>1 = disable security | Security Bit 1: When programmed, this bit has two effects on masked ROM parts: - 1. External MOVC is disabled, and - 2. EA is latched on Reset. Security Bit 2: When programmed, this bit inhibits Verify User ROM. NOTE: Security Bit 2 cannot be enabled unless Security Bit 1 is enabled. If the ROM Code file does not include the options, the following information must be included with the ROM code. For each of the following, check the appropriate box, and send to Philips along with the code: | Security Bit #1: | ☐ Enabled | ☐ Disabled | | | | | |------------------|-----------|-------------------------|--|--|--|--| | Security Bit #2: | ☐ Enabled | ☐ Disabled | | | | | | Encryption: | □ No | ☐ Yes If Yes, must send | | | | | 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # QFP44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mm SOT307-2 | UNIT | A<br>max. | Α1 | A <sub>2</sub> | A <sub>3</sub> | Ьp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | H <sub>D</sub> | HE | L | Lp | v | w | у | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | |------|-----------|--------------|----------------|----------------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|------|------|-----|-------------------------------|-------------------------------|-----------| | mm | 2.10 | 0.25<br>0.05 | 1.85<br>1.65 | 0.25 | 0.40<br>0.20 | 0.25<br>0.14 | 10.1<br>9.9 | 10.1<br>9.9 | 0.8 | 12.9<br>12.3 | 12.9<br>12.3 | 1.3 | 0.95<br>0.55 | 0.15 | 0.15 | 0.1 | 1.2<br>0.8 | 1.2<br>0.8 | 10°<br>0° | ## Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFEF | EUROPEAN | ICCUE DATE | | | | |----------|-----|-------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | SOT307-2 | | | | | | <del>95-02-04</del><br>97-08-01 | |