



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Detuils                    |                                                                         |
|----------------------------|-------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                |
| Core Processor             | 8051                                                                    |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 16MHz                                                                   |
| Connectivity               | EBI/EMI, UART/USART                                                     |
| Peripherals                | POR, PWM, WDT                                                           |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 8KB (8K x 8)                                                            |
| Program Memory Type        | OTP                                                                     |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 512 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-LCC (J-Lead)                                                         |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/p87c51ra-4a-512 |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# **BLOCK DIAGRAM**



### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# LOGIC SYMBOL



# PIN CONFIGURATIONS

# **DUAL IN-LINE PACKAGE PIN FUNCTIONS**



# PLASTIC LEADED CHIP CARRIER PIN FUNCTIONS

| -       | -         |        | -   | -               |    |          |                    |
|---------|-----------|--------|-----|-----------------|----|----------|--------------------|
|         |           | 7      | 6   |                 | 40 | 39       |                    |
|         |           |        |     |                 |    | <u> </u> |                    |
|         |           | -      |     |                 |    | -        |                    |
|         |           |        | 18  |                 | 28 |          |                    |
|         |           |        |     |                 |    |          |                    |
| Pin     | Function  |        | Pin | Function        |    | Pin      | Function           |
| 1       | NIC*      |        | 16  | P3.4/T0         |    | 31       | P2.7/A15           |
| 2       | P1.0/T2   |        | 17  | P3.5/T1         |    | 32       | PSEN               |
| 3       | P1.1/T2EX |        | 18  | P3.6/WR         |    | 33       | ALE/PROG           |
| 4       | P1.2/ECI  |        | 19  | P3.7/RD         |    | 34       | NIC*               |
| 5       | P1.3/CEX0 |        | 20  | XTAL2           |    | 35       | EA/V <sub>PP</sub> |
| 6       | P1.4/CEX1 |        | 21  | XTAL1           |    | 36       | P0.7/AD7           |
| 7       | P1.5/CEX2 |        | 22  | V <sub>SS</sub> |    | 37       | P0.6/AD6           |
| 8       | P1.6/CEX3 |        | 23  | NIC*            |    | 38       | P0.5/AD5           |
| 9       | P1.7/CEX4 |        | 24  | P2.0/A8         |    | 39       | P0.4/AD4           |
| 10      | RST       |        | 25  | P2.1/A9         |    | 40       | P0.3/AD3           |
| 11      | P3.0/RxD  |        | 26  | P2.2/A10        |    | 41       | P0.2/AD2           |
| 12      | NIC*      |        | 27  | P2.3/A11        |    | 42       | P0.1/AD1           |
| 13      | P3.1/TxD  |        | 28  | P2.4/A12        |    | 43       | P0.0/AD0           |
| 14      | P3.2/INT0 |        | 29  | P2.5/A13        |    | 44       | V <sub>CC</sub>    |
| 15      | P3.3/INT1 |        | 30  | P2.6/A14        |    |          |                    |
| * NO IN | TERNAL CO | NECTIO | NC  |                 |    |          | SU00023            |

# PLASTIC QUAD FLAT PACK PIN FUNCTIONS



# 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# **PIN DESCRIPTIONS**

|                 | PIN NUMBER |              | PIN NUMBER    |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------|------------|--------------|---------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MNEMONIC        | DIP        | LCC          | QFP           | TYPE   | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| V <sub>SS</sub> | 20         | 22           | 16            | I      | Ground: 0 V reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>CC</sub> | 40         | 44           | 38            | I.     | Power Supply: This is the power supply voltage for normal, idle, and power-down operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| P0.0–0.7        | 39–32      | 43–36        | 37–30         | I/O    | <b>Port 0:</b> Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification and received code bytes during EPROM programming. External pull-ups are required during program verification.                                                                                                                                                                                                                                                                                                                            |
| P1.0-P1.7       | 1–8        | 2–9          | 40–44,<br>1–3 | I/O    | <b>Port 1:</b> Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{\rm IL}$ ). Port 1 also receives the low-order address byte during program memory verification.                                                                                                                                                                                                                                                                                                                                                                                                           |
|                 |            |              |               |        | Alternate functions for 8XC51FX and 8XC51RX+ Port 1 include:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | 1          | 2            | 40            | I/O    | T2 (P1.0): Timer/Counter 2 external count input/Clockout (see Programmable Clock-Out)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                 | 2          | 3            | 41            | I      | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                 | 3          | 4            | 42            | I      | ECI (P1.2): External Clock Input to the PCA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                 | 4          | 5            | 43            | I/O    | CEX0 (P1.3): Capture/Compare External I/O for PCA module 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | 5          | 6            | 44            | I/O    | CEX1 (P1.4): Capture/Compare External I/O for PCA module 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | 6          | 7            | 1             | I/O    | CEX2 (P1.5): Capture/Compare External I/O for PCA module 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | 7          | 8            | 2             | I/O    | CEX3 (P1.6): Capture/Compare External I/O for PCA module 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | 8          | 9            | 3             | I/O    | CEX4 (P1.7): Capture/Compare External I/O for PCA module 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| P2.0–P2.7       | 21–28      | 24–31        | 18–25         | 1/0    | <b>Port 2:</b> Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. Some Port 2 pins receive the high order address bits during EPROM programming and verification. |
| P3.0–P3.7       | 10–17      | 11,<br>13–19 | 5,<br>7–13    | I/O    | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 3 also serves the special features of the 80C51 family, as listed below:                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 | 10         | 11           | 5             | I.     | RxD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                 | 11         | 13           | 7             | 0      | TxD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | 12         | 14           | 8             | I      | INTO (P3.2): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 | 13         | 15           | 9             |        | INT1 (P3.3): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 | 14         | 16           | 10            |        | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                 | 15<br>16   | 17           | 11<br>12      |        | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                 | 16<br>17   | 18<br>19     | 12            | 0<br>0 | WR (P3.6): External data memory write strobe<br>RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| DOT             |            |              |               |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RST             | 9          | 10           | 4             | I      | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ALE/PROG        | 30         | 33           | 27            | 0      | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. ALE can be disabled by setting SFR auxiliary.0. With this bit set, ALE will be active only during a MOVX instruction.                                                                                                                                                                                                                                                                                                      |

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# Table 1. 8XC54/58 Special Function Registers

| SYMBOL              | DESCRIPTION                                                     | DIRECT<br>ADDRESS | BIT A<br>MSB | DDRESS | , SYMBO | L, OR AL          | FERNATIV | E PORT | FUNCTIC | N<br>LSB | RESET<br>VALUE |
|---------------------|-----------------------------------------------------------------|-------------------|--------------|--------|---------|-------------------|----------|--------|---------|----------|----------------|
| ACC*                | Accumulator                                                     | E0H               | E7           | E6     | E5      | E4                | E3       | E2     | E1      | E0       | 00H            |
| AUXR#               | Auxiliary                                                       | 8EH               | -            | -      | -       | -                 | -        | -      | -       | AO       | xxxxxxx0B      |
| AUXR1#              | Auxiliary 1                                                     | A2H               | -            | -      | -       | LPEP <sup>3</sup> | GF3      | 0      | -       | DPS      | xxx0xxx0B      |
| B*                  | B register                                                      | F0H               | F7           | F6     | F5      | F4                | F3       | F2     | F1      | F0       | 00H            |
| DPTR:<br>DPH<br>DPL | Data Pointer (2 bytes)<br>Data Pointer High<br>Data Pointer Low | 83H<br>82H        |              |        |         |                   |          |        |         |          | 00H<br>00H     |
|                     |                                                                 |                   | AF           | AE     | AD      | AC                | AB       | AA     | A9      | A8       |                |
| IE*                 | Interrupt Enable                                                | A8H               | EA           | -      | ET2     | ES                | ET1      | EX1    | ET0     | EX0      | 0x000000B      |
|                     |                                                                 |                   | BF           | BE     | BD      | BC                | BB       | BA     | B9      | B8       | 1              |
| IP*                 | Interrupt Priority                                              | B8H               | -            | _      | PT2     | PS                | PT1      | PX1    | PT0     | PX0      | xx000000B      |
|                     |                                                                 |                   | B7           | B6     | B5      | B4                | B3       | B2     | B1      | B0       | 1              |
| IPH#                | Interrupt Priority High                                         | B7H               | _            | _      | PT2H    | PSH               | PT1H     | PX1H   | PT0H    | PX0H     | xx000000B      |
|                     | interrupt i nonty i light                                       | 5/11              | 87           | 86     | 85      | 84                | 83       | 82     | 81      | 80       | ARCCCCCCD      |
| P0*                 | Port 0                                                          | 80H               | AD7          | AD6    | AD5     | AD4               | AD3      | AD2    | AD1     | AD0      | FFH            |
| 10                  | 1 010 0                                                         | 0011              | 97           | 96     | 95      | 94                | 93       | 92     | 91      | 90       | • • • • •      |
| P1*                 | Dort 1                                                          | 0011              |              | 90     | 95      | 94                | 93       | 92     | -       |          |                |
| PT                  | Port 1                                                          | 90H               |              |        |         |                   | -        |        | T2EX    | T2       | FFH            |
| Det                 |                                                                 |                   | A7           | A6     | A5      | A4                | A3       | A2     | A1      | A0       |                |
| P2*                 | Port 2                                                          | A0H               | AD15         | AD14   | AD13    | AD12              | AD11     | AD10   | AD9     | AD8      | FFH            |
|                     |                                                                 |                   | B7           | B6     | B5      | B4                | B3       | B2     | B1      | B0       |                |
| P3*                 | Port 3                                                          | B0H               | RD           | WR     | T1      | Т0                | INT1     | INT0   | TxD     | RxD      | FFH            |
| PCON#1              | Power Control                                                   | 87H               | SMOD1        | SMOD0  | -       | POF <sup>2</sup>  | GF1      | GF0    | PD      | IDL      | 00xx0000B      |
|                     |                                                                 |                   | D7           | D6     | D5      | D4                | D3       | D2     | D1      | D0       | 1              |
| PSW*                | Program Status Word                                             | D0H               | CY           | AC     | F0      | RS1               | RS0      | OV     | -       | Р        | 000000x0B      |
| RCAP2H#             | Timer 2 Capture High                                            | СВН               |              |        |         |                   |          |        |         |          | 00H            |
| RCAP2L#             | Timer 2 Capture Low                                             | CAH               |              |        |         |                   |          |        |         |          | 00H            |
| SADDR#              | Slave Address                                                   | A9H               |              |        |         |                   |          |        |         |          | 00H            |
| SADEN#              | Slave Address Mask                                              | B9H               |              |        |         |                   |          |        |         |          | 00H            |
| SBUF                | Serial Data Buffer                                              | 99H               |              |        |         |                   |          |        |         |          | xxxxxxxB       |
|                     |                                                                 |                   | 9F           | 9E     | 9D      | 9C                | 9B       | 9A     | 99      | 98       |                |
| SCON*               | Serial Control                                                  | 98H               | SM0/FE       | SM1    | SM2     | REN               | TB8      | RB8    | TI      | RI       | 00H            |
| SP                  | Stack Pointer                                                   | 81H               |              |        |         |                   |          |        |         |          | 07H            |
| -                   |                                                                 |                   | 8F           | 8E     | 8D      | 8C                | 8B       | 8A     | 89      | 88       | -              |
| TCON*               | Timer Control                                                   | 88H               | TF1          | TR1    | TF0     | TR0               | IE1      | IT1    | IE0     | IT0      | 00H            |
|                     |                                                                 |                   | CF           | CE     | CD      | CC                | СВ       | CA     | C9      | C8       | 1              |
| T2CON*              | Timer 2 Control                                                 | C8H               | TF2          | EXF2   | RCLK    | TCLK              | EXEN2    | TR2    | C/T2    | CP/RL2   | 00H            |
| T2MOD#              | Timer 2 Mode Control                                            | C9H               | -            | _      | -       | -                 | _        | -      | T20E    | DCEN     | xxxxxx00B      |
| TH0                 | Timer High 0                                                    | 8CH               |              | _      | _       | _                 | _        | _      | 12UE    | DUCEN    | 00H            |
| TH1                 | Timer High 1                                                    | 8DH               |              |        |         |                   |          |        |         |          | 00H            |
| TH2#                | Timer High 2                                                    | CDH               |              |        |         |                   |          |        |         |          | 00H            |
| TL0                 | Timer Low 0                                                     | 8AH               |              |        |         |                   |          |        |         |          | 00H            |
| TL1                 | Timer Low 1                                                     | 8BH               |              |        |         |                   |          |        |         |          | 00H            |
| TL2#                | Timer Low 2                                                     | ССН               |              |        |         |                   |          |        |         |          | 00H            |
| TMOD                | Timer Mode                                                      | 89H               | GATE         | C/T    | M1      | MO                | GATE     | C/T    | M1      | MO       | 00H            |

\* SFRs are bit addressable.

# SFRs are modified from or added to the 80C51 SFRs.

- Reserved bits.

1. Reset value depends on reset source.

2. Bit will not be affected by Reset.

3. LPEP – Low Power OTP–EPROM only operation.

8XC51FA/FB/FC/80C51FA

8XC51RA+/RB+/RC+/RD+/80C51RA+

# 80C51 8-bit microcontroller family 8K–64K/256–1K OTP/ROM/ROMless, low voltage (2.7V–5.5V), low power, high speed (33MHz)



Figure 6. Timer 2 in Baud Rate Generator Mode

| Table 5. | Timer 2 Generated Commonly Used |
|----------|---------------------------------|
|          | Baud Rates                      |

| Baud Rate | Oco From | Tim    | er 2   |
|-----------|----------|--------|--------|
| Bauu Kale | Osc Freq | RCAP2H | RCAP2L |
| 375K      | 12MHz    | FF     | FF     |
| 9.6K      | 12MHz    | FF     | D9     |
| 2.8K      | 12MHz    | FF     | B2     |
| 2.4K      | 12MHz    | FF     | 64     |
| 1.2K      | 12MHz    | FE     | C8     |
| 300       | 12MHz    | FB     | 1E     |
| 110       | 12MHz    | F2     | AF     |
| 300       | 6MHz     | FD     | 8F     |
| 110       | 6MHz     | F9     | 57     |

# **Baud Rate Generator Mode**

Bits TCLK and/or RCLK in T2CON (Table 5) allow the serial port transmit and receive baud rates to be derived from either Timer 1 or Timer 2. When TCLK= 0, Timer 1 is used as the serial port transmit baud rate generator. When TCLK= 1, Timer 2 is used as the serial port transmit baud rate generator. RCLK has the same effect for the serial port receive baud rate. With these two bits, the serial port can have different receive and transmit baud rates – one generated by Timer 1, the other by Timer 2.

Figure 6 shows the Timer 2 in baud rate generation mode. The baud rate generation mode is like the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in modes 1 and 3 are determined by Timer 2's overflow rate given below:

Modes 1 and 3 Baud Rates = 
$$\frac{\text{Timer 2 Overflow Rate}}{16}$$

The timer can be configured for either "timer" or "counter" operation. In many applications, it is configured for "timer" operation ( $C\overline{/T}2^*=0$ ). Timer operation is different for Timer 2 when it is being used as a baud rate generator.

Usually, as a timer it would increment every machine cycle (i.e., 1/12 the oscillator frequency). As a baud rate generator, it increments every state time (i.e., 1/2 the oscillator frequency). Thus the baud rate formula is as follows:

Modes 1 and 3 Baud Rates =

$$\frac{\text{Oscillator Frequency}}{[32 \times [65536 - (\text{RCAP2H}, \text{RCAP2L})]]}$$

Where: (RCAP2H, RCAP2L)= The content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

The Timer 2 as a baud rate generator mode shown in Figure 6, is valid only if RCLK and/or TCLK = 1 in T2CON register. Note that a rollover in TH2 does not set TF2, and will not generate an interrupt. Thus, the Timer 2 interrupt does not have to be disabled when Timer 2 is in the baud rate generator mode. Also if the EXEN2 (T2 external enable flag) is set, a 1-to-0 transition in T2EX (Timer/counter 2 trigger input) will set EXF2 (T2 external flag) but will not cause a reload from (RCAP2H, RCAP2L) to (TH2,TL2). Therefore when Timer 2 is in use as a baud rate generator, T2EX can be used as an additional external interrupt, if needed.

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

### Enhanced UART

The UART operates in all of the usual modes that are described in the first section of *Data Handbook IC20, 80C51-Based 8-Bit Microcontrollers.* In addition the UART can perform framing error detect by looking for missing stop bits, and automatic address recognition. The UART also fully supports multiprocessor communication as does the standard 80C51 UART.

When used for framing error detect the UART looks for missing stop bits in the communication. A missing bit will set the FE bit in the SCON register. The FE bit shares the SCON.7 bit with SM0 and the function of SCON.7 is determined by PCON.6 (SMOD0) (see Figure 7). If SMOD0 is set then SCON.7 functions as FE. SCON.7 functions as SM0 when SMOD0 is cleared. When used as FE SCON.7 can only be cleared by software. Refer to Figure 8.

#### Automatic Address Recognition

Automatic Address Recognition is a feature which allows the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address which passes by the serial port. This feature is enabled by setting the SM2 bit in SCON. In the 9 bit UART modes, mode 2 and mode 3, the Receive Interrupt flag (RI) will be automatically set when the received byte contains either the "Given" address or the "Broadcast" address. The 9 bit mode requires that the 9th information bit is a 1 to indicate that the received information is an address and not data. Automatic address recognition is shown in Figure 9.

The 8 bit mode is called Mode 1. In this mode the RI flag will be set if SM2 is enabled and the information received has a valid stop bit following the 8 address bits and the information is either a Given or Broadcast address.

Mode 0 is the Shift Register mode and SM2 is ignored.

Using the Automatic Address Recognition feature allows a master to selectively communicate with one or more slaves by invoking the Given slave address or addresses. All of the slaves may be contacted by using the Broadcast address. Two special Function Registers are used to define the slave's address, SADDR, and the address mask, SADEN. SADEN is used to define which bits in the SADDR are to b used and which bits are "don't care". The SADEN mask can be logically ANDed with the SADDR to create the "Given" address which the master will use for addressing each of the slaves. Use of the Given address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme:

| Slave 0 | SADDR | = | 1100        | 0000 |
|---------|-------|---|-------------|------|
|         | SADEN | = | <u>1111</u> | 1101 |
|         | Given | = | 1100        | 00X0 |

| Slave 1 | SADDR | = | 1100 0000        |
|---------|-------|---|------------------|
|         | SADEN | = | <u>1111 1110</u> |
|         | Given | = | 1100 000X        |

In the above example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires a 0 in bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is ignored. A unique address for Slave 0 would be 1100 0010 since slave 1 requires a 0 in bit 1. A unique address for slave 1 would be 1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 1100 0000.

In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0:

| Slave 0 | SADDR | = | 1100 0000        |
|---------|-------|---|------------------|
|         | SADEN | = | <u>1111 1001</u> |
|         | Given | = | 1100 0XX0        |
| Slave 1 | SADDR | = | 1110 0000        |
|         | SADEN | = | <u>1111 1010</u> |
|         | Given | = | 1110 0X0X        |
| Slave 2 | SADDR | = | 1110 0000        |
|         | SADEN | = | <u>1111 1100</u> |
|         | Given | = | 1110 00XX        |

In the above example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1 = 0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2 = 0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2 use address 1110 0100, since it is necessary to make bit 2 = 1 to exclude slave 2.

The Broadcast Address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are trended as don't-cares. In most cases, interpreting the don't-cares as ones, the broadcast address will be FF hexadecimal.

Upon reset SADDR (SFR address 0A9H) and SADEN (SFR address 0B9H) are leaded with 0s. This produces a given address of all "don't cares" as well as a Broadcast address of all "don't cares". This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard 80C51 type UART drivers which do not make use of this feature.

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

|      |           | 7      | 6                          | 5             | 4           | 3        | 2         | 1             | 0        |
|------|-----------|--------|----------------------------|---------------|-------------|----------|-----------|---------------|----------|
|      | IP (0B8H) | —      | PPC                        | PT2           | PS          | PT1      | PX1       | PT0           | PX0      |
|      |           |        | Bit = 1 ass<br>Bit = 0 ass |               |             |          |           |               |          |
| BIT  | SYMBOL    | FUNC   | TION                       |               |             |          |           |               |          |
| IP.7 |           | Not im | plemente                   | d, reserve    | d for futur | e use.   |           |               |          |
| IP.6 | PPC       | PCA ir | nterrupt pr                | iority bit fo | or FX and   | RX+ only | otherwise | e it is not i | implemen |
| IP.5 | PT2       | Timer  | 2 interrup                 | priority b    | it.         |          |           |               |          |
| IP.4 | PS        | Serial | Port interi                | upt priorit   | y bit.      |          |           |               |          |
| IP.3 | PT1       | Timer  | 1 interrup                 | priority b    | it.         |          |           |               |          |
| IP.2 | PX1       | Extern | al interrup                | ot 1 priority | / bit.      |          |           |               |          |
| IP.1 | PT0       | Timer  | 0 interrup                 | priority b    | it.         |          |           |               |          |
| IP.0 | PX0       | Extern | al interrup                | ot 0 priority | / bit.      |          |           |               | SU00841  |

# Figure 11. IP Registers

|       | -      | 7      | 6                          | 5            | 4           | 3       | 2          | 1            | 0         |
|-------|--------|--------|----------------------------|--------------|-------------|---------|------------|--------------|-----------|
| IPH   | (B7H)  | —      | PPCH                       | PT2H         | PSH         | PT1H    | PX1H       | PT0H         | PX0H      |
|       | _      |        | Bit = 1 ass<br>Bit = 0 ass |              |             |         |            |              |           |
| BIT   | SYMBOL | FUNC   | TION                       |              |             |         |            |              |           |
| IPH.7 |        | Not im | plemente                   | d, reserve   | d for futur | e use.  |            |              |           |
| IPH.6 | PPCH   | PCA ir | nterrupt pr                | iority bit h | igh for FX  | and RX+ | only, othe | erwise it is | not imple |
| IPH.5 | PT2H   | Timer  | 2 interrupt                | priority b   | it high.    |         |            |              |           |
| IPH.4 | PSH    | Serial | Port interr                | upt priorit  | y bit high. |         |            |              |           |
| IPH.3 | PT1H   | Timer  | 1 interrupt                | priority b   | it high.    |         |            |              |           |
| IPH.2 | PX1H   | Extern | al interrup                | t 1 priority | / bit high. |         |            |              |           |
| IPH.1 | PT0H   | Timer  | 0 interrupt                | priority b   | it high.    |         |            |              |           |
| IPH.0 | PX0H   | Extern | al interrup                | t 0 priority | / bit high. |         |            |              | SU008     |

## Figure 12. IPH Registers

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

### Reduced EMI Mode

The AO bit (AUXR.0) in the AUXR register when set disables the ALE output.

#### **Reduced EMI Mode**

### AUXR (8EH)

| 7                | 6 | 5            | 4 | 3                      | 2 | 1      | 0  |
|------------------|---|--------------|---|------------------------|---|--------|----|
| -                | - | -            | - | -                      | - | EXTRAM | AO |
| AUXR.1<br>AUXR.0 |   | EXTRAN<br>AO |   | (RX+ only<br>Turns off |   | put.   |    |

### **Dual DPTR**

The dual DPTR structure (see Figure 13) is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1/bit0 that allows the program code to switch between them.

- New Register Name: AUXR1#
- SFR Address: A2H
- Reset Value: xxxx00x0B

| 7 | 6 | 5 | 4    | 3   | 2 | 1 | 0   |
|---|---|---|------|-----|---|---|-----|
| - | - | - | LPEP | GF3 | 0 | - | DPS |

#### Where:

DPS = AUXR1/bit0 = Switches between DPTR0 and DPTR1.

| Select Reg | DPS |
|------------|-----|
| DPTR0      | 0   |
| DPTR1      | 1   |

The DPS bit status should be saved by software when switching between DPTR0 and DPTR1.

The GF3 bit is a general purpose user-defined flag. Note that bit 2 is not writable and is always read as a zero. This allows the DPS bit to

be quickly toggled simply by executing an INC DPTR instruction without affecting the GF3 or LPEP bits.



Figure 13.

#### **DPTR Instructions**

The instructions that refer to DPTR refer to the data pointer that is currently selected using the AUXR1/bit 0 register. The six instructions that use the DPTR are as follows:

| INC DPTR          | Increments the data pointer by 1          |
|-------------------|-------------------------------------------|
| MOV DPTR, #data16 | Loads the DPTR with a 16-bit constant     |
| MOV A, @ A+DPTR   | Move code byte relative to DPTR to ACC    |
| MOVX A, @ DPTR    | Move external RAM (16-bit address) to ACC |
| MOVX @ DPTR , A   | Move ACC to external RAM (16-bit address) |
| JMP @ A + DPTR    | Jump indirect relative to DPTR            |

The data pointer can be accessed on a byte-by-byte basis by specifying the low or high byte in an instruction which accesses the SFRs. See application note AN458 for more details.

## 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# (8XC51FX and 8XC51RX+ ONLY)



### Figure 15. PCA Timer/Counter



Figure 16. PCA Interrupt System

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# (8XC51FX and 8XC51RX+ ONLY)

| CCAPMn / | Address | CCAI<br>CCAI<br>CCAI<br>CCAI | PM1 0DE<br>PM2 0DC                    | SH<br>CH     |              |               |                  |                 | R                  | eset Value = X000 0000E              |
|----------|---------|------------------------------|---------------------------------------|--------------|--------------|---------------|------------------|-----------------|--------------------|--------------------------------------|
|          |         | CCA                          | PM4 ODE                               | H            |              |               |                  |                 |                    |                                      |
|          | Not Bit | Addressa                     | able                                  |              |              |               |                  |                 |                    | _                                    |
|          |         | -                            | ECOMn                                 | CAPPn        | CAPNn        | MATn          | TOGn             | PWMn            | ECCFn              |                                      |
|          | Bit:    | 7                            | 6                                     | 5            | 4            | 3             | 2                | 1               | 0                  | ]                                    |
| Symbol   | Funct   | ion                          |                                       |              |              |               |                  |                 |                    |                                      |
| _        | Not im  | plemente                     | ed, reserved                          | for future u | se*.         |               |                  |                 |                    |                                      |
| ECOMn    | Enable  | e Compar                     | rator. ECOM                           | n = 1 enabl  | es the comp  | parator fund  | ction.           |                 |                    |                                      |
| CAPPn    | Captu   | re Positiv                   | e, CAPPn =                            | 1 enables    | positive edg | e capture.    |                  |                 |                    |                                      |
| CAPNn    | Captu   | re Negati <sup>,</sup>       | ve, CAPNn =                           | = 1 enables  | negative e   | dge capture   | Э.               |                 |                    |                                      |
| MATn     |         |                              | IATn = 1, a r<br>set, flagging        |              |              | ter with this | module's c       | compare/ca      | pture registe      | er causes the CCFn bit               |
| TOGn     | 00      | e. When T<br>toggle.         | OGn = 1, a                            | match of th  | e PCA cour   | nter with thi | s module's       | compare/ca      | apture regis       | ter causes the CEXn                  |
| PWMn     | Pulse   | Width Mc                     | dulation Mo                           | de. PWMn     | = 1 enables  | the CEXn      | pin to be us     | sed as a pu     | lse width me       | odulated output.                     |
| ECCFn    | Enable  | e CCF int                    | errupt. Enab                          | les compar   | e/capture fl | ag CCFn ir    | the CCON         | register to     | generate ar        | n interrupt.                         |
|          |         |                              | eserved bits. The<br>1. The value rea | ,            |              |               | oducts to invoke | e new features. | . In that case, th | ne reset or inactive value of the ne |

| Figure 19  | CCAPMn: PCA    | Modules Con | nnare/Cantur   | Registers    |
|------------|----------------|-------------|----------------|--------------|
| riguie 13. | CCAI MILL I CA | wouldes con | iipai e/Gaptui | e ivegialeia |

| - | ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMn | ECCFn | MODULE FUNCTION                                   |
|---|-------|-------|-------|------|------|------|-------|---------------------------------------------------|
| Х | 0     | 0     | 0     | 0    | 0    | 0    | 0     | No operation                                      |
| Х | Х     | 1     | 0     | 0    | 0    | 0    | Х     | 16-bit capture by a positive-edge trigger on CEXn |
| Х | Х     | 0     | 1     | 0    | 0    | 0    | Х     | 16-bit capture by a negative trigger on CEXn      |
| Х | Х     | 1     | 1     | 0    | 0    | 0    | Х     | 16-bit capture by a transition on CEXn            |
| Х | 1     | 0     | 0     | 1    | 0    | 0    | Х     | 16-bit Software Timer                             |
| Х | 1     | 0     | 0     | 1    | 1    | 0    | Х     | 16-bit High Speed Output                          |
| Х | 1     | 0     | 0     | 0    | 0    | 1    | 0     | 8-bit PWM                                         |
| Х | 1     | 0     | 0     | 1    | Х    | 0    | Х     | Watchdog Timer                                    |

Figure 20. PCA Module Modes (CCAPMn Register)

#### PCA Capture Mode

To use one of the PCA modules in the capture mode either one or both of the CCAPM bits CAPN and CAPP for that module must be set. The external CEX input for the module (on port 1) is sampled for a transition. When a valid transition occurs the PCA hardware loads the value of the PCA counter registers (CH and CL) into the module's capture registers (CCAPnL and CCAPnH). If the CCFn bit for the module in the CCON SFR and the ECCFn bit in the CCAPMn SFR are set then an interrupt will be generated. Refer to Figure 21.

#### 16-bit Software Timer Mode

The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the modules CCAPMn register. The PCA timer will be compared to the module's capture registers and when a match occurs an interrupt will occur if the CCFn (CCON SFR) and the ECCFn (CCAPMn SFR) bits for the module are both set (see Figure 22).

#### High Speed Output Mode

In this mode the CEX output (on port 1) associated with the PCA module will toggle each time a match occurs between the PCA counter and the module's capture registers. To activate this mode the TOG, MAT, and ECOM bits in the module's CCAPMn SFR must be set (see Figure 23).

#### Pulse Width Modulator Mode

All of the PCA modules can be used as PWM outputs. Figure 24 shows the PWM function. The frequency of the output depends on the source for the PCA timer. All of the modules will have the same frequency of output because they all share the PCA timer. The duty cycle of each module is independently variable using the module's capture register CCAPLn. When the value of the PCA CL SFR is less than the value in the module's CCAPLn SFR the output will be low, when it is equal to or greater than the output will be high. When CL overflows from FF to 00, CCAPLn is reloaded with the value in CCAPHn. the allows updating the PWM without glitches. The PWM and ECOM bits in the module's CCAPMn register must be set to enable the PWM mode.

## 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# (8XC51FX and 8XC51RX+ ONLY)



Figure 23. PCA High Speed Output Mode



Figure 24. PCA PWM Mode

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## (8XC51FX and 8XC51RX+ ONLY)

```
INIT_WATCHDOG:
  MOV CCAPM4, #4CH ; Module 4 in compare mode
MOV CCAP4L, #0FFH ; Write to low byte first
  MOV CCAP4H, #0FFH
                       ; Before PCA timer counts up to
                       ; FFFF Hex, these compare values
                       ; must be changed
  ORL CMOD, #40H
                       ; Set the WDTE bit to enable the
                       ; watchdog timer without changing
                       ; the other bits in CMOD
;
;
; Main program goes here, but CALL WATCHDOG periodically.
;
WATCHDOG:
  CLR EA ; Hold off interrupts
MOV CCAP4L, #00 ; Next compare value is within
  MOV CCAP4H, CH
                      ; 255 counts of the current PCA
  SETB EA
                       ; timer value
  RET
```

Figure 26. PCA Watchdog Timer Initialization Code

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# DC ELECTRICAL CHARACTERISTICS

 $T_{amb} = 0^{\circ}C$  to +70°C or -40°C to +85°C, 33MHz devices; 5V ±10%;  $V_{SS} = 0V$ 

| CVMDO!           | DADAMETED                                                                                   | TEST                                                                                                |                         |                  |                         |          |  |
|------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------|------------------|-------------------------|----------|--|
| SYMBOL           | PARAMETER                                                                                   | CONDITIONS                                                                                          | MIN                     | TYP <sup>1</sup> | MAX                     | UNIT     |  |
| V <sub>IL</sub>  | Input low voltage                                                                           | 4.5V < V <sub>CC</sub> < 5.5V                                                                       | -0.5                    |                  | 0.2V <sub>CC</sub> -0.1 | V        |  |
| V <sub>IH</sub>  | Input high voltage (ports 0, 1, 2, 3, EA)                                                   |                                                                                                     | 0.2V <sub>CC</sub> +0.9 |                  | V <sub>CC</sub> +0.5    | V        |  |
| V <sub>IH1</sub> | Input high voltage, XTAL1, RST                                                              |                                                                                                     | 0.7V <sub>CC</sub>      |                  | V <sub>CC</sub> +0.5    | V        |  |
| V <sub>OL</sub>  | Output low voltage, ports 1, 2, 3 <sup>8</sup>                                              | V <sub>CC</sub> = 4.5V<br>I <sub>OL</sub> = 1.6mA <sup>2</sup>                                      |                         |                  | 0.4                     | V        |  |
| V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN 7, 8                                                  | V <sub>CC</sub> = 4.5V<br>I <sub>OL</sub> = 3.2mA <sup>2</sup>                                      |                         |                  | 0.4                     | V        |  |
| V <sub>OH</sub>  | Output high voltage, ports 1, 2, 3 <sup>3</sup>                                             | V <sub>CC</sub> = 4.5V<br>I <sub>OH</sub> = -30μA                                                   | V <sub>CC</sub> – 0.7   |                  |                         | V        |  |
| V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup>     | V <sub>CC</sub> = 4.5V<br>I <sub>OH</sub> = -3.2mA                                                  | V <sub>CC</sub> – 0.7   |                  |                         | V        |  |
| IIL              | Logical 0 input current, ports 1, 2, 3                                                      | $V_{IN} = 0.4V$                                                                                     | -1                      |                  | -50                     | μΑ       |  |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>6</sup>                               | V <sub>IN</sub> = 2.0V<br>See note 4                                                                |                         |                  | -650                    | μA       |  |
| ILI              | Input leakage current, port 0                                                               | $0.45 < V_{IN} < V_{CC} - 0.3$                                                                      |                         |                  | ±10                     | μΑ       |  |
| I <sub>CC</sub>  | Power supply current (see Figure 36):<br>Active mode (see Note 5)<br>Idle mode (see Note 5) | See note 5                                                                                          |                         |                  |                         |          |  |
|                  | Power-down mode or clock stopped<br>(see Figure 40 for conditions)                          | $T_{amb} = 0^{\circ}C \text{ to } 70^{\circ}C$<br>$T_{amb} = -40^{\circ}C \text{ to } +85^{\circ}C$ |                         | 3                | 50<br>75                | μΑ<br>μΑ |  |
| R <sub>RST</sub> | Internal reset pull-down resistor                                                           |                                                                                                     | 40                      |                  | 225                     | kΩ       |  |
| C <sub>IO</sub>  | Pin capacitance <sup>10</sup> (except EA)                                                   |                                                                                                     |                         |                  | 15                      | pF       |  |

NOTES:

1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V.

Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the Vols of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no single output sinks more than 5mA and no more than two outputs exceed the test conditions

3. Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the V<sub>CC</sub>-0.7 specification when the address bits are stabilizing.

Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when VIN is approximately 2V.

5. See Figures 37 through 40 for I<sub>CC</sub> test conditions and Figure 36 for I<sub>CC</sub> vs Freq.

Active mode: I<sub>CC(MAX)</sub> = (0.9 × FREQ. + 1.1)mA. for all devices except 8XC51RD+; 8XC51RD+ I<sub>CC</sub> = (0.9 × Freq +2.1) mA. Idle mode: I<sub>CC(MAX)</sub> = (0.18 × FREQ. +1.0)mA
 This value applies to T<sub>amb</sub> = 0°C to +70°C. For T<sub>amb</sub> = -40°C to +85°C, I<sub>TL</sub> = -750µA.
 Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.

Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: 8.

Maximum IOL per port pin: 15mA (\*NOTE: This is 85°C specification.)

Maximum IOL per 8-bit port: 26mA

Maximum total I<sub>OL</sub> for all outputs: 71mA

If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

ALE is tested to V<sub>OH1</sub>, except when ALE is off then V<sub>OH</sub> is the voltage specification.

10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25pF. Pin capacitance of ceramic package is less than 15pF (except EA is 25pF).

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# **AC ELECTRICAL CHARACTERISTICS**

 $T_{amb} = 0^{\circ}C$  to +70°C or -40°C to +85°C,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = 0V^{1, 2, 3}$ 

|                   |        |                                          | VARIABL                  | E CLOCK <sup>4</sup>                 | 33MHz | CLOCK |    |  |
|-------------------|--------|------------------------------------------|--------------------------|--------------------------------------|-------|-------|----|--|
| SYMBOL            | FIGURE | PARAMETER                                | MIN                      | MAX                                  | MIN   | MAX   |    |  |
| t <sub>LHLL</sub> | 29     | ALE pulse width                          | 2t <sub>CLCL</sub> -40   |                                      | 21    |       | ns |  |
| t <sub>AVLL</sub> | 29     | Address valid to ALE low                 | t <sub>CLCL</sub> -25    |                                      | 5     |       | ns |  |
| t <sub>LLAX</sub> | 29     | Address hold after ALE low               | t <sub>CLCL</sub> -25    |                                      |       |       | ns |  |
| t <sub>LLIV</sub> | 29     | ALE low to valid instruction in          |                          | 4t <sub>CLCL</sub> –65               |       | 55    | ns |  |
| t <sub>LLPL</sub> | 29     | ALE low to PSEN low                      | t <sub>CLCL</sub> -25    |                                      | 5     |       | ns |  |
| t <sub>PLPH</sub> | 29     | PSEN pulse width                         | 3t <sub>CLCL</sub> -45   |                                      | 45    |       | ns |  |
| t <sub>PLIV</sub> | 29     | PSEN low to valid instruction in         |                          | 3t <sub>CLCL</sub> –60               |       | 30    | ns |  |
| t <sub>PXIX</sub> | 29     | Input instruction hold after PSEN        | 0                        |                                      | 0     |       | ns |  |
| t <sub>PXIZ</sub> | 29     | Input instruction float after PSEN       |                          | t <sub>CLCL</sub> -25                |       | 5     | ns |  |
| t <sub>AVIV</sub> | 29     | Address to valid instruction in          |                          | 5t <sub>CLCL</sub> –80               |       | 70    | ns |  |
| t <sub>PLAZ</sub> | 29     | PSEN low to address float                |                          | 10                                   |       | 10    | ns |  |
| Data Memor        | У      | -                                        | •                        |                                      |       |       |    |  |
| t <sub>RLRH</sub> | 30, 31 | RD pulse width                           | 6t <sub>CLCL</sub> -100  |                                      | 82    |       | ns |  |
| t <sub>WLWH</sub> | 30, 31 | WR pulse width                           | 6t <sub>CLCL</sub> -100  |                                      | 82    |       | ns |  |
| t <sub>RLDV</sub> | 30, 31 | RD low to valid data in                  |                          | 5t <sub>CLCL</sub> –90               |       | 60    | ns |  |
| t <sub>RHDX</sub> | 30, 31 | Data hold after RD                       | 0                        |                                      | 0     |       | ns |  |
| t <sub>RHDZ</sub> | 30, 31 | Data float after RD                      |                          | 2t <sub>CLCL</sub> –28               |       | 32    | ns |  |
| t <sub>LLDV</sub> | 30, 31 | ALE low to valid data in                 |                          | 8t <sub>CLCL</sub> -150              |       | 90    | ns |  |
| t <sub>AVDV</sub> | 30, 31 | Address to valid data in                 |                          | 9t <sub>CLCL</sub> -165              |       | 105   | ns |  |
| t <sub>LLWL</sub> | 30, 31 | ALE low to RD or WR low                  | 3t <sub>CLCL</sub> -50   | 3t <sub>CLCL</sub> +50               | 40    | 140   | ns |  |
| t <sub>AVWL</sub> | 30, 31 | Address valid to WR low or RD low        | 4t <sub>CLCL</sub> -75   |                                      | 45    |       | ns |  |
| t <sub>QVWX</sub> | 30, 31 | Data valid to WR transition              | t <sub>CLCL</sub> -30    |                                      | 0     |       | ns |  |
| t <sub>WHQX</sub> | 30, 31 | Data hold after WR                       | t <sub>CLCL</sub> -25    |                                      | 5     |       | ns |  |
| t <sub>QVWH</sub> | 31     | Data valid to WR high                    | 7t <sub>CLCL</sub> -130  |                                      | 80    |       | ns |  |
| t <sub>RLAZ</sub> | 30, 31 | RD low to address float                  |                          | 0                                    |       | 0     | ns |  |
| t <sub>WHLH</sub> | 30, 31 | RD or WR high to ALE high                | t <sub>CLCL</sub> -25    | t <sub>CLCL</sub> +25                | 5     | 55    | ns |  |
| External Clo      | ock    | -                                        |                          |                                      |       |       |    |  |
| <sup>t</sup> снсх | 33     | High time                                | 0.38t <sub>CLCL</sub>    | t <sub>CLCL</sub> -t <sub>CLCX</sub> |       |       | ns |  |
| t <sub>CLCX</sub> | 33     | Low time                                 | 0.38t <sub>CLCL</sub>    | tCLCL-tCHCX                          |       |       | ns |  |
| t <sub>CLCH</sub> | 33     | Rise time                                |                          | 5                                    |       |       | ns |  |
| t <sub>CHCL</sub> | 33     | Fall time                                |                          | 5                                    |       |       | ns |  |
| Shift Regist      | er     | -                                        |                          | -                                    | -     | •     | -  |  |
| t <sub>XLXL</sub> | 32     | Serial port clock cycle time             | 12t <sub>CLCL</sub>      |                                      | 360   |       | ns |  |
| t <sub>QVXH</sub> | 32     | Output data setup to clock rising edge   | 10t <sub>CLCL</sub> -133 |                                      | 167   |       | ns |  |
| t <sub>XHQX</sub> | 32     | Output data hold after clock rising edge | 2t <sub>CLCL</sub> -80   |                                      |       | 1     | ns |  |
| t <sub>XHDX</sub> | 32     | Input data hold after clock rising edge  | 0                        |                                      | 0     | 1     | ns |  |
| t <sub>XHDV</sub> | 32     | Clock rising edge to input data valid    |                          | 10t <sub>CLCL</sub> -133             |       | 167   | ns |  |

NOTES:

 Parameters are valid over operating temperature range unless otherwise specified.
 Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
 Interfacing the microcontroller to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to Port 0 drivers.

4. For frequencies equal or less than 16MHz, see 16MHz "AC Electrical Characteristics", page 38.

5. Parts are guaranteed to operate down to 0Hz.

## 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## **EXPLANATION OF THE AC SYMBOLS**

Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are:

- A Address
- $C \ Clock$
- D Input data
- H Logic level high
- I Instruction (program memory contents)
- L Logic level low, or ALE

- P PSEN
- Q Output data
- R RD signal
- t Time
- V Valid
- W- WR signal
- X No longer a valid logic level
- Z Float



Figure 29. External Program Memory Read Cycle



Figure 30. External Data Memory Read Cycle

# 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+













Figure 40. I<sub>CC</sub> Test Condition, Power Down Mode All other pins are disconnected. V<sub>CC</sub> = 2V to 5.5V

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# Table 9. EPROM Programming Modes

| MODE                 | RST | PSEN | ALE/PROG | EA/V <sub>PP</sub> | P2.7 | P2.6 | P3.7 | P3.6 |
|----------------------|-----|------|----------|--------------------|------|------|------|------|
| Read signature       | 1   | 0    | 1        | 1                  | 0    | 0    | 0    | 0    |
| Program code data    | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 1    |
| Verify code data     | 1   | 0    | 1        | 1                  | 0    | 0    | 1    | 1    |
| Pgm encryption table | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 0    |
| Pgm security bit 1   | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 1    | 1    |
| Pgm security bit 2   | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 0    | 0    |
| Pgm security bit 3   | 1   | 0    | 0*       | V <sub>PP</sub>    | 0    | 1    | 0    | 1    |

#### NOTES:

1. '0' =Valid low for that pin, '1' =valid high for that pin.

U = Valid low for that pin, T = Valid high for that pin.
 V<sub>PP</sub> = 12.75V ±0.25V.
 V<sub>CC</sub> = 5V±10% during programming and verification.
 \* ALE/PROG receives 5 programming pulses for code data (also for user array; 5 pulses for encryption or security bits) while V<sub>PP</sub> is held at 12.75V. Each programming pulse is low for 100µs (±10µs) and high for a minimum of 10µs.

# Table 10. Program Security Bits for EPROM Devices

| PROGRAM LOCK BITS <sup>1, 2</sup> |     | <b>1</b> , 2 |     |                                                                                                                                                                                                                        |
|-----------------------------------|-----|--------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   | SB1 | SB2          | SB3 | PROTECTION DESCRIPTION                                                                                                                                                                                                 |
| 1                                 | U   | U            | U   | No Program Security features enabled. (Code verify will still be encrypted by the Encryption Array if programmed.)                                                                                                     |
| 2                                 | Ρ   | U            | U   | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on Reset, and further programming of the EPROM is disabled. |
| 3                                 | Р   | Р            | U   | Same as 2, also verify is disabled.                                                                                                                                                                                    |
| 4                                 | Р   | Р            | Р   | Same as 3, external execution is disabled.                                                                                                                                                                             |

NOTES:

1. P - programmed. U - unprogrammed.

2. Any other combination of the security bits is not defined.

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# EPROM PROGRAMMING AND VERIFICATION CHARACTERISTICS

 $T_{amb} = 21^{\circ}C$  to +27°C,  $V_{CC} = 5V\pm10\%$ ,  $V_{SS} = 0V$  (See Figure 44)

| SYMBOL              | PARAMETER                             | MIN                 | MAX                 | UNIT |
|---------------------|---------------------------------------|---------------------|---------------------|------|
| V <sub>PP</sub>     | Programming supply voltage            | 12.5                | 13.0                | V    |
| I <sub>PP</sub>     | Programming supply current            |                     | 50 <sup>1</sup>     | mA   |
| 1/t <sub>CLCL</sub> | Oscillator frequency                  | 4                   | 6                   | MHz  |
| t <sub>AVGL</sub>   | Address setup to PROG low             | 48t <sub>CLCL</sub> |                     |      |
| t <sub>GHAX</sub>   | Address hold after PROG               | 48t <sub>CLCL</sub> |                     |      |
| t <sub>DVGL</sub>   | Data setup to PROG low                | 48t <sub>CLCL</sub> |                     |      |
| t <sub>GHDX</sub>   | Data hold after PROG                  | 48t <sub>CLCL</sub> |                     |      |
| t <sub>EHSH</sub>   | P2.7 (ENABLE) high to V <sub>PP</sub> | 48t <sub>CLCL</sub> |                     |      |
| t <sub>SHGL</sub>   | V <sub>PP</sub> setup to PROG low     | 10                  |                     | μs   |
| t <sub>GHSL</sub>   | V <sub>PP</sub> hold after PROG       | 10                  |                     | μs   |
| t <sub>GLGH</sub>   | PROG width                            | 90                  | 110                 | μs   |
| t <sub>AVQV</sub>   | Address to data valid                 |                     | 48t <sub>CLCL</sub> |      |
| t <sub>ELQZ</sub>   | ENABLE low to data valid              |                     | 48t <sub>CLCL</sub> |      |
| t <sub>EHQZ</sub>   | Data float after ENABLE               | 0                   | 48t <sub>CLCL</sub> |      |
| t <sub>GHGL</sub>   | PROG high to PROG low                 | 10                  |                     | μs   |

NOTE:

1. Not tested.



#### NOTES:

\* FOR PROGRAMMING CONFIGURATION SEE FIGURE 41.

FOR VERIFICATION CONDITIONS SEE FIGURE 43.

\*\* SEE TABLE 9.

Figure 44. EPROM Programming and Verification

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# ROM CODE SUBMISSION FOR 16K ROM DEVICES (80C54, 83C51FB AND 83C51RB+)

When submitting ROM code for the 16K ROM devices, the following must be specified:

- 1. 16k byte user ROM data
- 2. 64 byte ROM encryption key
- 3. ROM security bits.

| ADDRESS        | CONTENT | BIT(S) | COMMENT                                                           |
|----------------|---------|--------|-------------------------------------------------------------------|
| 0000H to 3FFFH | DATA    | 7:0    | User ROM Data                                                     |
| 4000H to 403FH | KEY     | 7:0    | ROM Encryption Key<br>FFH = no encryption                         |
| 4040H          | SEC     | 0      | ROM Security Bit 1<br>0 = enable security<br>1 = disable security |
| 4040H          | SEC     | 1      | ROM Security Bit 2<br>0 = enable security<br>1 = disable security |

Security Bit 1: When programmed, this bit has two effects on masked ROM parts:

1. External MOVC is disabled, and

2. EA is latched on Reset.

Security Bit 2: When programmed, this bit inhibits Verify User ROM.

**NOTE:** Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.

If the ROM Code file does not include the options, the following information must be included with the ROM code.

For each of the following, check the appropriate box, and send to Philips along with the code:

| Security Bit #1: | □ Enabled | □ Disabled |  |
|------------------|-----------|------------|--|
| Security Bit #2: | Enabled   | Disabled   |  |

SOT187-2

97-12-16

99-12-27

 $\odot$ 

t

£

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+





SOT187-2

112E10

MO-047