



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | 8051                                                                    |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 33MHz                                                                   |
| Connectivity               | EBI/EMI, UART/USART                                                     |
| Peripherals                | POR, PWM, WDT                                                           |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 8KB (8K x 8)                                                            |
| Program Memory Type        | OTP                                                                     |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 512 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                             |
| Data Converters            | <u> </u>                                                                |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-LCC (J-Lead)                                                         |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/p87c51ra-ia-512 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# LOGIC SYMBOL



# PIN CONFIGURATIONS

## **DUAL IN-LINE PACKAGE PIN FUNCTIONS**



# PLASTIC LEADED CHIP CARRIER PIN FUNCTIONS

| -       | -         |        | -   | -               |    |          |                    |
|---------|-----------|--------|-----|-----------------|----|----------|--------------------|
|         |           | 7      | 6   |                 | 40 | 39       |                    |
|         |           |        |     |                 |    | <u> </u> |                    |
|         |           | -      |     |                 |    | -        |                    |
|         |           |        | 18  |                 | 28 |          |                    |
|         |           |        |     |                 |    |          |                    |
| Pin     | Function  |        | Pin | Function        |    | Pin      | Function           |
| 1       | NIC*      |        | 16  | P3.4/T0         |    | 31       | P2.7/A15           |
| 2       | P1.0/T2   |        | 17  | P3.5/T1         |    | 32       | PSEN               |
| 3       | P1.1/T2EX |        | 18  | P3.6/WR         |    | 33       | ALE/PROG           |
| 4       | P1.2/ECI  |        | 19  | P3.7/RD         |    | 34       | NIC*               |
| 5       | P1.3/CEX0 |        | 20  | XTAL2           |    | 35       | EA/V <sub>PP</sub> |
| 6       | P1.4/CEX1 |        | 21  | XTAL1           |    | 36       | P0.7/AD7           |
| 7       | P1.5/CEX2 |        | 22  | V <sub>SS</sub> |    | 37       | P0.6/AD6           |
| 8       | P1.6/CEX3 |        | 23  | NIC*            |    | 38       | P0.5/AD5           |
| 9       | P1.7/CEX4 |        | 24  | P2.0/A8         |    | 39       | P0.4/AD4           |
| 10      | RST       |        | 25  | P2.1/A9         |    | 40       | P0.3/AD3           |
| 11      | P3.0/RxD  |        | 26  | P2.2/A10        |    | 41       | P0.2/AD2           |
| 12      | NIC*      |        | 27  | P2.3/A11        |    | 42       | P0.1/AD1           |
| 13      | P3.1/TxD  |        | 28  | P2.4/A12        |    | 43       | P0.0/AD0           |
| 14      | P3.2/INT0 |        | 29  | P2.5/A13        |    | 44       | V <sub>CC</sub>    |
| 15      | P3.3/INT1 |        | 30  | P2.6/A14        |    |          |                    |
| * NO IN | TERNAL CO | NECTIO | NC  |                 |    |          | SU00023            |

## PLASTIC QUAD FLAT PACK PIN FUNCTIONS



## 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## **PIN DESCRIPTIONS**

|                 | PI       | N NUMB       | ER            |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------|----------|--------------|---------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MNEMONIC        | DIP      | LCC          | QFP           | TYPE   | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| V <sub>SS</sub> | 20       | 22           | 16            | I      | Ground: 0 V reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>CC</sub> | 40       | 44           | 38            | I.     | Power Supply: This is the power supply voltage for normal, idle, and power-down operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| P0.0–0.7        | 39–32    | 43–36        | 37–30         | I/O    | <b>Port 0:</b> Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification and received code bytes during EPROM programming. External pull-ups are required during program verification.                                                                                                                                                                                                                                                                                                                            |
| P1.0-P1.7       | 1–8      | 2–9          | 40–44,<br>1–3 | I/O    | <b>Port 1:</b> Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{\rm IL}$ ). Port 1 also receives the low-order address byte during program memory verification.                                                                                                                                                                                                                                                                                                                                                                                                           |
|                 |          |              |               |        | Alternate functions for 8XC51FX and 8XC51RX+ Port 1 include:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | 1        | 2            | 40            | I/O    | T2 (P1.0): Timer/Counter 2 external count input/Clockout (see Programmable Clock-Out)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                 | 2        | 3            | 41            | I      | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                 | 3        | 4            | 42            | I      | ECI (P1.2): External Clock Input to the PCA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                 | 4        | 5            | 43            | I/O    | CEX0 (P1.3): Capture/Compare External I/O for PCA module 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | 5        | 6            | 44            | I/O    | CEX1 (P1.4): Capture/Compare External I/O for PCA module 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | 6        | 7            | 1             | I/O    | CEX2 (P1.5): Capture/Compare External I/O for PCA module 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | 7        | 8            | 2             | I/O    | CEX3 (P1.6): Capture/Compare External I/O for PCA module 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | 8        | 9            | 3             | I/O    | CEX4 (P1.7): Capture/Compare External I/O for PCA module 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| P2.0–P2.7       | 21–28    | 24–31        | 18–25         | 1/0    | <b>Port 2:</b> Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. Some Port 2 pins receive the high order address bits during EPROM programming and verification. |
| P3.0–P3.7       | 10–17    | 11,<br>13–19 | 5,<br>7–13    | I/O    | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 3 also serves the special features of the 80C51 family, as listed below:                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                 | 10       | 11           | 5             | I.     | RxD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                 | 11       | 13           | 7             | 0      | TxD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | 12       | 14           | 8             | I      | INTO (P3.2): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 | 13       | 15           | 9             |        | INT1 (P3.3): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 | 14       | 16           | 10            |        | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                 | 15<br>16 | 17           | 11<br>12      |        | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                 | 16<br>17 | 18<br>19     | 12            | 0<br>0 | WR (P3.6): External data memory write strobe<br>RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| DOT             |          |              |               |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RST             | 9        | 10           | 4             | I      | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ALE/PROG        | 30       | 33           | 27            | 0      | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. ALE can be disabled by setting SFR auxiliary.0. With this bit set, ALE will be active only during a MOVX instruction.                                                                                                                                                                                                                                                                                                      |

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## PIN DESCRIPTIONS (Continued)

|                    | PI  | N NUMB | ER  |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------|-----|--------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MNEMONIC           | DIP | LCC    | QFP | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PSEN               | 29  | 32     | 26  | 0    | <b>Program Store Enable:</b> The read strobe to external program memory. When executing code from the external program memory, <u>PSEN</u> is activated twice each machine cycle, except that two <u>PSEN</u> activations are skipped during each access to external data memory. <u>PSEN</u> is not activated during fetches from internal program memory.                                                                                                                                                                                                                                                                                                                              |
| EA/V <sub>PP</sub> | 31  | 35     | 29  | I    | <b>External Access Enable/Programming Supply Voltage:</b> EA must be externally held low to enable the device to fetch code from external program memory locations starting with 0000H. If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than 8k Devices (IFFFH), 16k Devices (3FFFH) or 32k Devices (7FFFH). Since the RD+ has 64k Internal Memory, the RD+ will execute only from internal memory when EA is held high. This pin also receives the 12.75 V programming supply voltage (V <sub>PP</sub> ) during EPROM programming. If security bit 1 is programmed, EA will be internally latched on Reset. |
| XTAL1              | 19  | 21     | 15  | I    | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| XTAL2              | 18  | 20     | 14  | 0    | Crystal 2: Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### NOTE:

To avoid "latch-up" effect at power-on, the voltage on any pin at any time must not be higher than  $V_{CC}$  + 0.5 V or  $V_{SS}$  – 0.5 V, respectively.

|     | MEMORY SIZE<br>8K × 8 | MEMORY SIZE<br>16K × 8 | MEMORY SIZE<br>32K × 8 | ROMless     | TEMPERATURE RANGE °C<br>AND PACKAGE            | VOLTAGE<br>RANGE | FREQ.<br>(MHz) | DWG.<br># |
|-----|-----------------------|------------------------|------------------------|-------------|------------------------------------------------|------------------|----------------|-----------|
| ROM | P83C51FA-4N           | P83C51FB-4N            | P83C51FC-4N            |             | 0 to 170, 40 Dia Disatia Dual la lina Dia      |                  | 0.40.40        | 007400 4  |
| OTP | P87C51FA-4N           | P87C51FB-4N            | P87C51FC-4N            | P80C51FA-4N | 0 to +70, 40-Pin Plastic Dual In-line Pkg.     | 2.7V to 5.5V     | 0 to 16        | SOT129-1  |
| ROM | P83C51FA-4A           | P83C51FB-4A            | P83C51FC-4A            |             | 0 to 170 44 Pin Plantia Londod Chin Corrier    | 27/4 = 51/4      | 0 to 16        | SOT187-2  |
| OTP | P87C51FA-4A           | P87C51FB-4A            | P87C51FC-4A            | P80C51FA-4A | 0 to +70, 44-Pin Plastic Leaded Chip Carrier   | 2.7V to 5.5V     | 01016          | 501167-2  |
| ROM | P83C51FA-4B           | P83C51FB-4B            | P83C51FC-4B            | P80C51FA-4B | 0 to 170, 44 Dip Dipatia Quad Elat Paak        | 2.7V to 5.5V     | 0 to 16        | SOT307-2  |
| OTP | P87C51FA-4B           | P87C51FB-4B            | P87C51FC-4B            | POUCSTFA-4D | 0 to +70, 44-Pin Plastic Quad Flat Pack        | 2.7 V 10 5.5 V   | 01016          | 501307-2  |
| ROM | P83C51FA-5N           | P83C51FB-5N            | P83C51FC-5N            | P80C51FA-5N | 40 to 195, 40 Din Dipatio Dual In line Dkg     | 27/4055          | 0 to 16        | SOT129-1  |
| OTP | P87C51FA-5N           | P87C51FB-5N            | P87C51FC-5N            | POUCSTFA-SN | -40 to +85, 40-Pin Plastic Dual In-line Pkg.   | 2.7V to 5.5V     | 0 to 16        | 501129-1  |
| ROM | P83C51FA-5A           | P83C51FB-5A            | P83C51FC-5A            | P80C51FA-5A | -40 to +85, 44-Pin Plastic Leaded Chip Carrier | 2.7V to 5.5V     | 0 to 16        | SOT187-2  |
| OTP | P87C51FA-5A           | P87C51FB-5A            | P87C51FC-5A            | POUCSTFA-SA | -40 to +85, 44-Phi Plastic Leaded Chip Carrier | 2.7 V 10 5.5 V   | 01016          | 501187-2  |
| ROM | P83C51FA-5B           | P83C51FB-5B            | P83C51FC-5B            | P80C51FA-5B | -40 to +85, 44-Pin Plastic Quad Flat Pack      | 2.7V to 5.5V     | 0 to 16        | SOT307-2  |
| OTP | P87C51FA-5B           | P87C51FB-5B            | P87C51FC-5B            | POUCSTFA-SD | -40 to +85, 44-Pin Plastic Quad Flat Pack      | 2.7 V 10 5.5 V   | 01016          | 501307-2  |
| ROM | P83C51FA-IN           | P83C51FB-IN            | P83C51FC-IN            | P80C51FA-IN | 0 to +70, 40-Pin Plastic Dual In-line Pkg.     | 5V               | 0 to 33        | SOT129-1  |
| OTP | P87C51FA-IN           | P87C51FB-IN            | P87C51FC-IN            | FOUCSTFA-IN | 0 to +70, 40-Pill Plastic Dual III-line Pkg.   | 50               | 0 10 33        | 301129-1  |
| ROM | P83C51FA-IA           | P83C51FB-IA            | P83C51FC-IA            | P80C51FA–IA | 0 to +70, 44-Pin Plastic Leaded Chip Carrier   | 5V               | 0 to 33        | SOT187-2  |
| OTP | P87C51FA-IA           | P87C51FB-IA            | P87C51FC-IA            | FOUCSTFA-IA | 0 to +70, 44-Fill Flastic Leaded Chip Carrier  | 50               | 0 10 33        | 301107-2  |
| ROM | P83C51FA-IB           | P83C51FB-IB            | P83C51FC-IB            | P80C51FA-IB | 0 to +70, 44-Pin Plastic Quad Flat Pack        | 5V               | 0 to 33        | SOT307-2  |
| OTP | P87C51FA–IB           | P87C51FB-IB            | P87C51FC-IB            | POUCSTFA-IB | 0 to +70, 44-PIN Plastic Quad Flat Pack        | 50               | 0 10 33        | 501307-2  |
| ROM | P83C51FA–JN           | P83C51FB–JN            | P83C51FC–JN            | P80C51FA-JN | -40 to +85, 40-Pin Plastic Dual In-line Pkg.   | 5V               | 0 to 33        | SOT129-1  |
| OTP | P87C51FA–JN           | P87C51FB–JN            | P87C51FC–JN            | FOUCSTFA-JN | -40 to +85, 40-Fin Flastic Dual III-line Fkg.  | 50               | 0 10 33        | 301129-1  |
| ROM | P83C51FA–JA           | P83C51FB–JA            | P83C51FC–JA            | P80C51FA-JA | -40 to +85, 44-Pin Plastic Leaded Chip Carrier | 5V               | 0 to 33        | SOT187-2  |
| OTP | P87C51FA–JA           | P87C51FB–JA            | P87C51FC–JA            | FOUCSTFA-JA |                                                | 50               | 0.033          | 301187-2  |
| ROM | P83C51FA–JB           | P83C51FB–JB            | P83C51FC–JB            | P80C51FA-JB | -40 to +85, 44-Pin Plastic Quad Flat Pack      | 5V               | 0 to 33        | SOT307-2  |
| OTP | P87C51FA–JB           | P87C51FB–JB            | P87C51FC–JB            | FOUCDIFA-JD | -40 to too, 44-rin riasiic Quau rial Pack      | 50               | 0 10 33        | 301307-2  |

ω

2000 Aug 07

Note: For Multi Time Programmable devices, See P89C51RX+ Flash datasheet.

80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz)

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

Product specification

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# Table 1. 8XC54/58 Special Function Registers

| SYMBOL              | DESCRIPTION                                                     | DIRECT<br>ADDRESS | BIT A<br>MSB | DDRESS | , SYMBO | L, OR AL          | FERNATIV | E PORT | FUNCTIC | N<br>LSB | RESET<br>VALUE |
|---------------------|-----------------------------------------------------------------|-------------------|--------------|--------|---------|-------------------|----------|--------|---------|----------|----------------|
| ACC*                | Accumulator                                                     | E0H               | E7           | E6     | E5      | E4                | E3       | E2     | E1      | E0       | 00H            |
| AUXR#               | Auxiliary                                                       | 8EH               | -            | -      | -       | -                 | -        | -      | -       | AO       | xxxxxxx0B      |
| AUXR1#              | Auxiliary 1                                                     | A2H               | -            | _      | -       | LPEP <sup>3</sup> | GF3      | 0      | -       | DPS      | xxx0xxx0B      |
| B*                  | B register                                                      | F0H               | F7           | F6     | F5      | F4                | F3       | F2     | F1      | F0       | 00H            |
| DPTR:<br>DPH<br>DPL | Data Pointer (2 bytes)<br>Data Pointer High<br>Data Pointer Low | 83H<br>82H        |              |        |         |                   |          |        |         |          | 00H<br>00H     |
|                     |                                                                 |                   | AF           | AE     | AD      | AC                | AB       | AA     | A9      | A8       |                |
| IE*                 | Interrupt Enable                                                | A8H               | EA           | -      | ET2     | ES                | ET1      | EX1    | ET0     | EX0      | 0x000000B      |
|                     |                                                                 |                   | BF           | BE     | BD      | BC                | BB       | BA     | B9      | B8       | 1              |
| IP*                 | Interrupt Priority                                              | B8H               | -            | _      | PT2     | PS                | PT1      | PX1    | PT0     | PX0      | xx000000B      |
|                     |                                                                 |                   | B7           | B6     | B5      | B4                | B3       | B2     | B1      | B0       | 1              |
| IPH#                | Interrupt Priority High                                         | B7H               | _            | _      | PT2H    | PSH               | PT1H     | PX1H   | PT0H    | PX0H     | xx000000B      |
|                     | interrupt i nonty i light                                       | 5/11              | 87           | 86     | 85      | 84                | 83       | 82     | 81      | 80       | ANOUCCUL       |
| P0*                 | Port 0                                                          | 80H               | AD7          | AD6    | AD5     | AD4               | AD3      | AD2    | AD1     | AD0      | FFH            |
| 10                  | 1 010 0                                                         | 0011              | 97           | 96     | 95      | 94                | 93       | 92     | 91      | 90       | • • • • •      |
| P1*                 | Dort 1                                                          | 0011              |              | 90     | 95      | 94                | 93       | 92     | -       |          |                |
| PT                  | Port 1                                                          | 90H               |              |        |         |                   | -        |        | T2EX    | T2       | FFH            |
| Det                 |                                                                 |                   | A7           | A6     | A5      | A4                | A3       | A2     | A1      | A0       |                |
| P2*                 | Port 2                                                          | A0H               | AD15         | AD14   | AD13    | AD12              | AD11     | AD10   | AD9     | AD8      | FFH            |
|                     |                                                                 |                   | B7           | B6     | B5      | B4                | B3       | B2     | B1      | B0       |                |
| P3*                 | Port 3                                                          | B0H               | RD           | WR     | T1      | Т0                | INT1     | INT0   | TxD     | RxD      | FFH            |
| PCON#1              | Power Control                                                   | 87H               | SMOD1        | SMOD0  | -       | POF <sup>2</sup>  | GF1      | GF0    | PD      | IDL      | 00xx0000B      |
|                     |                                                                 |                   | D7           | D6     | D5      | D4                | D3       | D2     | D1      | D0       | 1              |
| PSW*                | Program Status Word                                             | D0H               | CY           | AC     | F0      | RS1               | RS0      | OV     | -       | Р        | 000000x0B      |
| RCAP2H#             | Timer 2 Capture High                                            | СВН               |              |        |         |                   |          |        |         |          | 00H            |
| RCAP2L#             | Timer 2 Capture Low                                             | CAH               |              |        |         |                   |          |        |         |          | 00H            |
| SADDR#              | Slave Address                                                   | A9H               |              |        |         |                   |          |        |         |          | 00H            |
| SADEN#              | Slave Address Mask                                              | B9H               |              |        |         |                   |          |        |         |          | 00H            |
| SBUF                | Serial Data Buffer                                              | 99H               |              |        |         |                   |          |        |         |          | xxxxxxxB       |
|                     |                                                                 |                   | 9F           | 9E     | 9D      | 9C                | 9B       | 9A     | 99      | 98       |                |
| SCON*               | Serial Control                                                  | 98H               | SM0/FE       | SM1    | SM2     | REN               | TB8      | RB8    | TI      | RI       | 00H            |
| SP                  | Stack Pointer                                                   | 81H               |              |        |         |                   |          |        |         |          | 07H            |
| -                   |                                                                 |                   | 8F           | 8E     | 8D      | 8C                | 8B       | 8A     | 89      | 88       | -              |
| TCON*               | Timer Control                                                   | 88H               | TF1          | TR1    | TF0     | TR0               | IE1      | IT1    | IE0     | IT0      | 00H            |
|                     |                                                                 |                   | CF           | CE     | CD      | CC                | СВ       | CA     | C9      | C8       | 1              |
| T2CON*              | Timer 2 Control                                                 | C8H               | TF2          | EXF2   | RCLK    | TCLK              | EXEN2    | TR2    | C/T2    | CP/RL2   | 00H            |
| T2MOD#              | Timer 2 Mode Control                                            | C9H               | -            | _      | -       | -                 | _        | -      | T20E    | DCEN     | xxxxxx00B      |
| TH0                 | Timer High 0                                                    | 8CH               |              | _      | _       | _                 | _        | _      | 12UE    | DUCEN    | 00H            |
| TH1                 | Timer High 1                                                    | 8DH               |              |        |         |                   |          |        |         |          | 00H            |
| TH2#                | Timer High 2                                                    | CDH               |              |        |         |                   |          |        |         |          | 00H            |
| TL0                 | Timer Low 0                                                     | 8AH               |              |        |         |                   |          |        |         |          | 00H            |
| TL1                 | Timer Low 1                                                     | 8BH               |              |        |         |                   |          |        |         |          | 00H            |
| TL2#                | Timer Low 2                                                     | ССН               |              |        |         |                   |          |        |         |          | 00H            |
| TMOD                | Timer Mode                                                      | 89H               | GATE         | C/T    | M1      | MO                | GATE     | C/T    | M1      | MO       | 00H            |

\* SFRs are bit addressable.

# SFRs are modified from or added to the 80C51 SFRs.

- Reserved bits.

1. Reset value depends on reset source.

2. Bit will not be affected by Reset.

3. LPEP – Low Power OTP–EPROM only operation.

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## Table 2. 8XC51FA/FB/FC, 8XC51RA+/RB+/RC+/RD+ Special Function Registers

| SYMBOL              | DESCRIPTION                                                     | DIRECT<br>ADDRESS | BIT A<br>MSB | DDRESS | , SYMBO | L, OR AL          | TERNATIV | E PORT      | FUNCTIO              | N<br>LSB | RESET<br>VALUE |
|---------------------|-----------------------------------------------------------------|-------------------|--------------|--------|---------|-------------------|----------|-------------|----------------------|----------|----------------|
| ACC*                | Accumulator                                                     | E0H               | E7           | E6     | E5      | E4                | E3       | E2          | E1                   | E0       | 00H            |
| AUXR#               | Auxiliary                                                       | 8EH               | -            | -      | -       | -                 | -        | -           | EXTRAM<br>(RX+ only) | AO       | xxxxxx00B      |
| AUXR1#              | Auxiliary 1                                                     | A2H               | -            | -      | -       | LPEP <sup>3</sup> | GF3      | 0           | -                    | DPS      | xxx0xxx0B      |
| B*                  | B register                                                      | F0H               | F7           | F6     | F5      | F4                | F3       | F2          | F1                   | F0       | 00H            |
| CCAP0H#             | Module 0 Capture High                                           | FAH               |              |        |         |                   |          |             |                      |          | xxxxxxxB       |
| CCAP1H#             | Module 1 Capture High                                           | FBH               |              |        |         |                   |          |             |                      |          | xxxxxxxB       |
| CCAP2H#             | Module 2 Capture High                                           | FCH               |              |        |         |                   |          |             |                      |          | xxxxxxxB       |
| CCAP3H#             | Module 3 Capture High                                           | FDH               |              |        |         |                   |          |             |                      |          | xxxxxxxB       |
| CCAP4H#             | Module 4 Capture High                                           | FEH               |              |        |         |                   |          |             |                      |          | xxxxxxxB       |
| CCAP0L#             | Module 0 Capture Low                                            | EAH               |              |        |         |                   |          |             |                      |          | xxxxxxxB       |
| CCAP1L#             | Module 1 Capture Low                                            | EBH               |              |        |         |                   |          |             |                      |          | xxxxxxxB       |
| CCAP2L#             | Module 2 Capture Low                                            | ECH               |              |        |         |                   |          |             |                      |          | xxxxxxxB       |
| CCAP3L#             | Module 3 Capture Low                                            | EDH               |              |        |         |                   |          |             |                      |          | xxxxxxxB       |
| CCAP4L#             | Module 4 Capture Low                                            | EEH               |              |        |         |                   | -        |             |                      |          | xxxxxxxB       |
| CCAPM0#             | Module 0 Mode                                                   | DAH               | -            | ECOM   | CAPP    | CAPN              | MAT      | TOG         | PWM                  | ECCF     | x0000000B      |
| CCAPM1#             | Module 1 Mode                                                   | DBH               | -            | ECOM   | CAPP    | CAPN              | MAT      | TOG         | PWM                  | ECCF     | x0000000B      |
| CCAPM2#             | Module 2 Mode                                                   | DCH               | -            | ECOM   | CAPP    | CAPN              | MAT      | TOG         | PWM                  | ECCF     | x0000000B      |
| CCAPM3#             | Module 3 Mode                                                   | DDH               | -            | ECOM   | CAPP    | CAPN              | MAT      | TOG         | PWM                  | ECCF     | x0000000B      |
| CCAPM4#             | Module 4 Mode                                                   | DEH               | -            | ECOM   | CAPP    | CAPN              | MAT      | TOG         | PWM                  | ECCF     | x0000000B      |
|                     |                                                                 |                   | DF           | DE     | DD      | DC                | DB       | DA          | D9                   | D8       |                |
| CCON*#              | PCA Counter Control                                             | D8H               | CF           | CR     | -       | CCF4              | CCF3     | CCF2        | CCF1                 | CCF0     | 00x00000B      |
| CH#                 | PCA Counter High                                                | F9H               |              |        |         |                   |          |             |                      |          | 00H            |
| CL#                 | PCA Counter Low                                                 | E9H               |              |        |         |                   |          |             |                      |          | 00H            |
| CMOD#               | PCA Counter Mode                                                | D9H               | CIDL         | WDTE   | -       | -                 | -        | CPS1        | CPS0                 | ECF      | 00xxx000B      |
| DPTR:<br>DPH<br>DPL | Data Pointer (2 bytes)<br>Data Pointer High<br>Data Pointer Low | 83H<br>82H        | AF           | AE     | AD      | AC                | AB       | AA          | A9                   | A8       | 00H<br>00H     |
| IE*                 | Interrupt Enable                                                | A8H               | EA           | EC     | ET2     | ES                | ET1      | EX1         | ET0                  | EX0      | 00H            |
|                     |                                                                 | 71011             | BF           | BE     | BD      | BC                | BB       | BA          | B9                   | B8       | 0011           |
| IP*                 | Interrupt Priority                                              | B8H               | _            | PPC    | PT2     | PS                | PT1      | PX1         | PT0                  | PX0      | x0000000B      |
|                     | interrupt i nonty                                               | Bon               | B7           | B6     | B5      | B4                | B3       | B2          | B1                   | B0       |                |
| IPH#                | Interrupt Priority High                                         | B7H               | -            | PPCH   | PT2H    | PSH               | PT1H     | PX1H        | PT0H                 | PX0H     | x0000000B      |
|                     |                                                                 |                   | 87           | 86     | 85      | 84                | 83       | 82          | 81                   | 80       |                |
| P0*                 | Port 0                                                          | 80H               | AD7          | AD6    | AD5     | AD4               | AD3      | AD2         | AD1                  | AD0      | FFH            |
|                     |                                                                 |                   | 97           | 96     | 95      | 94                | 93       | 92          | 91                   | 90       | 1              |
| P1*                 | Port 1                                                          | 90H               | CEX4         | CEX3   | CEX2    | CEX1              | CEX0     | ECI         | T2EX                 | T2       | FFH            |
|                     |                                                                 |                   | A7           | A6     | A5      | A4                | A3       | A2          | A1                   | A0       | 1              |
| P2*                 | Port 2                                                          | A0H               | AD15         | AD14   | AD13    | AD12              | AD11     | AD10        | AD9                  | AD8      | FFH            |
|                     |                                                                 |                   | B7           | B6     | B5      | B4                | B3       | B2          | B1                   | B0       | 1              |
| P3*                 | Port 3                                                          | B0H               | RD           | WR     | T1      | Т0                | INT1     | <b>INTO</b> | TxD                  | RxD      | FFH            |
|                     |                                                                 |                   |              |        |         | -                 |          |             |                      |          |                |
| PCON# <sup>1</sup>  | Power Control                                                   | 87H               | SMOD1        | SMOD0  | -       | POF <sup>2</sup>  | GF1      | GF0         | PD                   | IDL      | 00xx0000B      |

\* SFRs are bit addressable.

# SFRs are modified from or added to the 80C51 SFRs.

- Reserved bits.

1. Reset value depends on reset source.

2. Bit will not be affected by Reset.

3. LPEP - Low Power OTP-EPROM only operation.



Figure 4. Timer 2 in Auto-Reload Mode (DCEN = 0)



Figure 5. Timer 2 Auto Reload Mode (DCEN = 1)



Figure 8. UART Framing Error Detection



Figure 9. UART Multiprocessor Communication, Automatic Address Recognition

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# (8XC51FX and 8XC51RX+ ONLY)

# Programmable Counter Array (PCA) (8XC51FX and 8XC51RX+ only)

The Programmable Counter Array available on the 8XC51FX and 8XC51RX+ is a special 16-bit Timer that has five 16-bit capture/compare modules associated with it. Each of the modules can be programmed to operate in one of four modes: rising and/or falling edge capture, software timer, high-speed output, or pulse width modulator. Each module has a pin associated with it in port 1. Module 0 is connected to P1.3(CEX0), module 1 to P1.4(CEX1), etc. The basic PCA configuration is shown in Figure 14.

The PCA timer is a common time base for all five modules and can be programmed to run at: 1/12 the oscillator frequency, 1/4 the oscillator frequency, the Timer 0 overflow, or the input on the ECI pin (P1.2). The timer count source is determined from the CPS1 and CPS0 bits in the CMOD SFR as follows (see Figure 17):

#### CPS1 CPS0 PCA Timer Count Source

- 0 0 1/12 oscillator frequency
- 0 1 1/4 oscillator frequency
- 1 0 Timer 0 overflow
- 1 1 External Input at ECI pin

In the CMOD SFR are three additional bits associated with the PCA. They are CIDL which allows the PCA to stop during idle mode, WDTE which enables or disables the watchdog function on module 4, and ECF which when set causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows. These functions are shown in Figure 15.

The watchdog timer function is implemented in module 4 (see Figure 24).

The CCON SFR contains the run control bit for the PCA and the flags for the PCA timer (CF) and each module (refer to Figure 18). To run the PCA the CR bit (CCON.6) must be set by software. The PCA is shut off by clearing this bit. The CF bit (CCON.7) is set when the PCA counter overflows and an interrupt will be generated if the

ECF bit in the CMOD register is set, The CF bit can only be cleared by software. Bits 0 through 4 of the CCON register are the flags for the modules (bit 0 for module 0, bit 1 for module 1, etc.) and are set by hardware when either a match or a capture occurs. These flags also can only be cleared by software. The PCA interrupt system shown in Figure 16.

Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (see Figure 19). The registers contain the bits that control the mode that each module will operate in. The ECCF bit (CCAPMn.0 where n=0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module. PWM (CCAPMn.1) enables the pulse width modulation mode. The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register. The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register.

The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition. The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function. Figure 20 shows the CCAPMn settings for the various PCA functions.

There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output.



Figure 14. Programmable Counter Array (PCA)

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# (8XC51FX and 8XC51RX+ ONLY)

|        |        | CIDL        | WDTE                         | -          | -                         | -                | CPS1           | CPS0                 | ECF         |                        |
|--------|--------|-------------|------------------------------|------------|---------------------------|------------------|----------------|----------------------|-------------|------------------------|
|        | Bit:   | 7           | 6                            | 5          | 4                         | 3                | 2              | 1                    | 0           | _                      |
| Symbol | Funct  | ion         |                              |            |                           |                  |                |                      |             |                        |
| CIDL   |        |             | trol: CIDL =<br>during idle. | 0 progran  | ns the PCA                | Counter to       | continue fur   | nctioning du         | ring idle M | ode. CIDL = 1 programs |
| WDTE   | Watch  | dog Timer   | Enable: WI                   | DTE = 0 di | sables Wate               | chdog Tim        | er function o  | n PCA Mod            | ule 4. WDT  | E = 1 enables it.      |
| _      |        |             | , reserved f                 |            |                           | -                |                |                      |             |                        |
| CPS1   | PCA C  | Count Pulse | e Select bit                 | 1.         |                           |                  |                |                      |             |                        |
| CPS0   | PCA C  | count Pulse | e Select bit                 | 0.         |                           |                  |                |                      |             |                        |
|        | CPS1   | CPS0        | Selecte                      | d PCA In   | put**                     |                  |                |                      |             |                        |
|        | 0      | 0           | 0                            | Intern     | al clock, fos             | sc ÷ 12          |                |                      |             |                        |
|        | 0      | 1           | 1                            | Intern     | al clock, f <sub>OS</sub> | <sub>6</sub> ÷ 4 |                |                      |             |                        |
|        |        | 0           | 2                            | Timer      | 0 overflow                |                  |                |                      |             |                        |
|        | 1      |             | 0                            | Extern     | hal clock at              | ECI/P1.2 p       | oin (max. rate | $e = f_{OSC} \div 8$ | )           |                        |
|        | 1<br>1 | 1           | 3                            | LACON      | iai oioon at              | = • · · · · = p  |                |                      |             |                        |

#### Figure 17. CMOD: PCA Counter Mode Register

|                         | Bit Add                                                | dressable                                                                                   |                                                                                                |                                                                                             |                                                                                    |                                                                           |                                                                            |                                                                         |                                                                     | _                                                           |
|-------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------|
|                         |                                                        | CF                                                                                          | CR                                                                                             | -                                                                                           | CCF4                                                                               | CCF3                                                                      | CCF2                                                                       | CCF1                                                                    | CCF0                                                                |                                                             |
|                         | Bit:                                                   | 7                                                                                           | 6                                                                                              | 5                                                                                           | 4                                                                                  | 3                                                                         | 2                                                                          | 1                                                                       | 0                                                                   |                                                             |
| Symbol                  | Funct                                                  | ion                                                                                         |                                                                                                |                                                                                             |                                                                                    |                                                                           |                                                                            |                                                                         |                                                                     |                                                             |
| CF                      | PCA (                                                  | Counter O                                                                                   | verflow flag                                                                                   | Set by ha                                                                                   | rdware whei                                                                        | n the counte                                                              | er rolls over                                                              | CF flags a                                                              | n interrupt                                                         | if bit ECF in CMOD is                                       |
| -                       |                                                        |                                                                                             |                                                                                                |                                                                                             | or software                                                                        |                                                                           |                                                                            |                                                                         |                                                                     |                                                             |
| CR                      | set. C                                                 | F may be<br>Counter Ri                                                                      | set by eithe                                                                                   | r hardware                                                                                  | or software                                                                        | but can on                                                                | ly be cleare                                                               | d by softwa                                                             | are.                                                                | oftware to turn the PCA                                     |
| -                       | set. C<br>PCA (<br>counte                              | F may be<br>Counter Ri<br>er off.                                                           | set by eithe                                                                                   | r hardware<br>it. Set by so                                                                 | or software                                                                        | but can on                                                                | ly be cleare                                                               | d by softwa                                                             | are.                                                                |                                                             |
| -                       | set. C<br>PCA C<br>counte<br>Not im                    | F may be<br>Counter Ri<br>er off.<br>plemente                                               | set by eithe<br>un control b<br>d, reserved                                                    | r hardware<br>it. Set by so<br>for future ι                                                 | or software<br>oftware to tu<br>use*.                                              | but can on<br>urn the PCA                                                 | ly be cleare<br>counter on                                                 | ed by softwa<br>. Must be c                                             | are.<br>leared by s                                                 |                                                             |
| CR<br>-                 | set. C<br>PCA C<br>counte<br>Not im<br>PCA N           | F may be<br>Counter Re<br>er off.<br>pplemente<br>Module 4 in                               | set by eithe<br>un control b<br>d, reserved<br>nterrupt flag                                   | r hardware<br>it. Set by se<br>for future u<br>g. Set by ha                                 | or software<br>oftware to tu<br>use*.<br>ardware whe                               | but can on<br>urn the PCA<br>en a match o                                 | ly be cleare<br>counter on<br>or capture o                                 | ed by softwa<br>. Must be c<br>occurs. Mus                              | are.<br>leared by s<br>t be cleared                                 | oftware to turn the PCA                                     |
| CR<br>-<br>CCF4<br>CCF3 | set. Cl<br>PCA C<br>counte<br>Not im<br>PCA M<br>PCA M | F may be<br>Counter Ri<br>er off.<br>plemente<br>Module 4 in<br>Module 3 in                 | set by eithe<br>un control b<br>d, reserved<br>nterrupt flag<br>nterrupt flag                  | r hardware<br>it. Set by so<br>for future u<br>g. Set by ha<br>g. Set by ha                 | or software<br>oftware to tu<br>use*.<br>ardware whe<br>ardware whe                | but can on<br>urn the PCA<br>an a match o<br>an a match o                 | ly be cleare<br>counter on<br>or capture o<br>or capture o                 | ed by softwa<br>. Must be c<br>occurs. Mus                              | are.<br>leared by s<br>t be cleared<br>t be cleared                 | oftware to turn the PCA                                     |
| CR<br>-<br>CCF4         | set. Cl<br>PCA C<br>counte<br>Not im<br>PCA M<br>PCA M | F may be<br>Counter Ri<br>er off.<br>nplemente<br>Aodule 4 in<br>Aodule 3 in<br>Aodule 2 in | set by eithe<br>un control b<br>d, reserved<br>nterrupt flag<br>nterrupt flag<br>nterrupt flag | r hardware<br>it. Set by so<br>for future u<br>g. Set by ha<br>g. Set by ha<br>g. Set by ha | or software<br>oftware to tu<br>use*.<br>ardware whe<br>ardware whe<br>ardware whe | but can on<br>urn the PCA<br>en a match o<br>en a match o<br>en a match o | ly be cleare<br>counter on<br>or capture o<br>or capture o<br>or capture o | d by softwa<br>. Must be c<br>occurs. Mus<br>occurs. Mus<br>occurs. Mus | are.<br>leared by s<br>t be cleared<br>t be cleared<br>t be cleared | oftware to turn the PCA<br>d by software.<br>d by software. |

SU00036

#### Figure 18. CCON: PCA Counter Control Register

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# (8XC51FX and 8XC51RX+ ONLY)



Figure 23. PCA High Speed Output Mode



Figure 24. PCA PWM Mode

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## (8XC51FX and 8XC51RX+ ONLY)

```
INIT_WATCHDOG:
  MOV CCAPM4, #4CH ; Module 4 in compare mode
MOV CCAP4L, #0FFH ; Write to low byte first
  MOV CCAP4H, #0FFH
                       ; Before PCA timer counts up to
                       ; FFFF Hex, these compare values
                       ; must be changed
  ORL CMOD, #40H
                       ; Set the WDTE bit to enable the
                       ; watchdog timer without changing
                       ; the other bits in CMOD
;
;
; Main program goes here, but CALL WATCHDOG periodically.
;
WATCHDOG:
  CLR EA ; Hold off interrupts
MOV CCAP4L, #00 ; Next compare value is within
  MOV CCAP4H, CH
                      ; 255 counts of the current PCA
  SETB EA
                       ; timer value
  RET
```

Figure 26. PCA Watchdog Timer Initialization Code

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# DC ELECTRICAL CHARACTERISTICS

 $T_{amb} = 0^{\circ}C$  to +70°C or -40°C to +85°C, 33MHz devices; 5V ±10%;  $V_{SS} = 0V$ 

| CVMDO!           | DADAMETED                                                                                   | TEST                                                                                                |                         | LIMITS           |                         | 1.15117  |
|------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------|------------------|-------------------------|----------|
| SYMBOL           | PARAMETER                                                                                   | CONDITIONS                                                                                          | MIN                     | TYP <sup>1</sup> | MAX                     | UNIT     |
| V <sub>IL</sub>  | Input low voltage                                                                           | 4.5V < V <sub>CC</sub> < 5.5V                                                                       | -0.5                    |                  | 0.2V <sub>CC</sub> -0.1 | V        |
| V <sub>IH</sub>  | Input high voltage (ports 0, 1, 2, 3, EA)                                                   |                                                                                                     | 0.2V <sub>CC</sub> +0.9 |                  | V <sub>CC</sub> +0.5    | V        |
| V <sub>IH1</sub> | Input high voltage, XTAL1, RST                                                              |                                                                                                     | 0.7V <sub>CC</sub>      |                  | V <sub>CC</sub> +0.5    | V        |
| V <sub>OL</sub>  | Output low voltage, ports 1, 2, 3 <sup>8</sup>                                              | V <sub>CC</sub> = 4.5V<br>I <sub>OL</sub> = 1.6mA <sup>2</sup>                                      |                         |                  | 0.4                     | V        |
| V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN 7, 8                                                  | V <sub>CC</sub> = 4.5V<br>I <sub>OL</sub> = 3.2mA <sup>2</sup>                                      |                         |                  | 0.4                     | V        |
| V <sub>OH</sub>  | Output high voltage, ports 1, 2, 3 <sup>3</sup>                                             | V <sub>CC</sub> = 4.5V<br>I <sub>OH</sub> = -30μA                                                   | V <sub>CC</sub> – 0.7   |                  |                         | V        |
| V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup>     | V <sub>CC</sub> = 4.5V<br>I <sub>OH</sub> = -3.2mA                                                  | V <sub>CC</sub> – 0.7   |                  |                         | V        |
| IIL              | Logical 0 input current, ports 1, 2, 3                                                      | $V_{IN} = 0.4V$                                                                                     | -1                      |                  | -50                     | μΑ       |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>6</sup>                               | V <sub>IN</sub> = 2.0V<br>See note 4                                                                |                         |                  | -650                    | μA       |
| ILI              | Input leakage current, port 0                                                               | $0.45 < V_{IN} < V_{CC} - 0.3$                                                                      |                         |                  | ±10                     | μΑ       |
| I <sub>CC</sub>  | Power supply current (see Figure 36):<br>Active mode (see Note 5)<br>Idle mode (see Note 5) | See note 5                                                                                          |                         |                  |                         |          |
|                  | Power-down mode or clock stopped<br>(see Figure 40 for conditions)                          | $T_{amb} = 0^{\circ}C \text{ to } 70^{\circ}C$<br>$T_{amb} = -40^{\circ}C \text{ to } +85^{\circ}C$ |                         | 3                | 50<br>75                | μΑ<br>μΑ |
| R <sub>RST</sub> | Internal reset pull-down resistor                                                           |                                                                                                     | 40                      |                  | 225                     | kΩ       |
| C <sub>IO</sub>  | Pin capacitance <sup>10</sup> (except EA)                                                   |                                                                                                     |                         |                  | 15                      | pF       |

NOTES:

1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V.

Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the Vols of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no single output sinks more than 5mA and no more than two outputs exceed the test conditions

3. Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the V<sub>CC</sub>-0.7 specification when the address bits are stabilizing.

Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when VIN is approximately 2V.

5. See Figures 37 through 40 for I<sub>CC</sub> test conditions and Figure 36 for I<sub>CC</sub> vs Freq.

Active mode: I<sub>CC(MAX)</sub> = (0.9 × FREQ. + 1.1)mA. for all devices except 8XC51RD+; 8XC51RD+ I<sub>CC</sub> = (0.9 × Freq +2.1) mA. Idle mode: I<sub>CC(MAX)</sub> = (0.18 × FREQ. +1.0)mA
 This value applies to T<sub>amb</sub> = 0°C to +70°C. For T<sub>amb</sub> = -40°C to +85°C, I<sub>TL</sub> = -750µA.
 Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.

Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: 8.

Maximum IOL per port pin: 15mA (\*NOTE: This is 85°C specification.)

Maximum IOL per 8-bit port: 26mA

Maximum total I<sub>OL</sub> for all outputs: 71mA

If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

ALE is tested to V<sub>OH1</sub>, except when ALE is off then V<sub>OH</sub> is the voltage specification.

10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25pF. Pin capacitance of ceramic package is less than 15pF (except EA is 25pF).



Figure 31. External Data Memory Write Cycle



Figure 32. Shift Register Mode Timing



Figure 33. External Clock Drive

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+



#### Figure 34. AC Testing Input/Output







Figure 36.  $I_{CC}$  vs. FREQ Valid only within frequency specifications of the device under test

## 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+













Figure 40. I<sub>CC</sub> Test Condition, Power Down Mode All other pins are disconnected. V<sub>CC</sub> = 2V to 5.5V

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## Table 9. EPROM Programming Modes

| MODE                 | RST | PSEN | ALE/PROG | EA/V <sub>PP</sub> | P2.7 | P2.6 | P3.7 | P3.6 |
|----------------------|-----|------|----------|--------------------|------|------|------|------|
| Read signature       | 1   | 0    | 1        | 1                  | 0    | 0    | 0    | 0    |
| Program code data    | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 1    |
| Verify code data     | 1   | 0    | 1        | 1                  | 0    | 0    | 1    | 1    |
| Pgm encryption table | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 0    | 1    | 0    |
| Pgm security bit 1   | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 1    | 1    |
| Pgm security bit 2   | 1   | 0    | 0*       | V <sub>PP</sub>    | 1    | 1    | 0    | 0    |
| Pgm security bit 3   | 1   | 0    | 0*       | V <sub>PP</sub>    | 0    | 1    | 0    | 1    |

#### NOTES:

1. '0' =Valid low for that pin, '1' =valid high for that pin.

U = Valid low for that pin, T = Valid high for that pin.
 V<sub>PP</sub> = 12.75V ±0.25V.
 V<sub>CC</sub> = 5V±10% during programming and verification.
 \* ALE/PROG receives 5 programming pulses for code data (also for user array; 5 pulses for encryption or security bits) while V<sub>PP</sub> is held at 12.75V. Each programming pulse is low for 100µs (±10µs) and high for a minimum of 10µs.

## Table 10. Program Security Bits for EPROM Devices

| PROGRAM LOCK BITS <sup>1, 2</sup> |     |     | <b>1</b> , 2 |                                                                                                                                                                                                                        |
|-----------------------------------|-----|-----|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                   | SB1 | SB2 | SB3          | PROTECTION DESCRIPTION                                                                                                                                                                                                 |
| 1                                 | U   | U   | U            | No Program Security features enabled. (Code verify will still be encrypted by the Encryption Array if programmed.)                                                                                                     |
| 2                                 | Ρ   | U   | U            | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on Reset, and further programming of the EPROM is disabled. |
| 3                                 | Р   | Р   | U            | Same as 2, also verify is disabled.                                                                                                                                                                                    |
| 4                                 | Р   | Р   | Р            | Same as 3, external execution is disabled.                                                                                                                                                                             |

NOTES:

1. P - programmed. U - unprogrammed.

2. Any other combination of the security bits is not defined.

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# EPROM PROGRAMMING AND VERIFICATION CHARACTERISTICS

 $T_{amb} = 21^{\circ}C$  to +27°C,  $V_{CC} = 5V\pm10\%$ ,  $V_{SS} = 0V$  (See Figure 44)

| SYMBOL              | PARAMETER                             | MIN                 | MAX                 | UNIT |
|---------------------|---------------------------------------|---------------------|---------------------|------|
| V <sub>PP</sub>     | Programming supply voltage            | 12.5                | 13.0                | V    |
| I <sub>PP</sub>     | Programming supply current            |                     | 50 <sup>1</sup>     | mA   |
| 1/t <sub>CLCL</sub> | Oscillator frequency                  | 4                   | 6                   | MHz  |
| t <sub>AVGL</sub>   | Address setup to PROG low             | 48t <sub>CLCL</sub> |                     |      |
| t <sub>GHAX</sub>   | Address hold after PROG               | 48t <sub>CLCL</sub> |                     |      |
| t <sub>DVGL</sub>   | Data setup to PROG low                | 48t <sub>CLCL</sub> |                     |      |
| t <sub>GHDX</sub>   | Data hold after PROG                  | 48t <sub>CLCL</sub> |                     |      |
| t <sub>EHSH</sub>   | P2.7 (ENABLE) high to V <sub>PP</sub> | 48t <sub>CLCL</sub> |                     |      |
| t <sub>SHGL</sub>   | V <sub>PP</sub> setup to PROG low     | 10                  |                     | μs   |
| t <sub>GHSL</sub>   | V <sub>PP</sub> hold after PROG       | 10                  |                     | μs   |
| t <sub>GLGH</sub>   | PROG width                            | 90                  | 110                 | μs   |
| t <sub>AVQV</sub>   | Address to data valid                 |                     | 48t <sub>CLCL</sub> |      |
| t <sub>ELQZ</sub>   | ENABLE low to data valid              |                     | 48t <sub>CLCL</sub> |      |
| t <sub>EHQZ</sub>   | Data float after ENABLE               | 0                   | 48t <sub>CLCL</sub> |      |
| t <sub>GHGL</sub>   | PROG high to PROG low                 | 10                  |                     | μs   |

NOTE:

1. Not tested.



#### NOTES:

\* FOR PROGRAMMING CONFIGURATION SEE FIGURE 41.

FOR VERIFICATION CONDITIONS SEE FIGURE 43.

\*\* SEE TABLE 9.

Figure 44. EPROM Programming and Verification

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# ROM CODE SUBMISSION FOR 32K ROM DEVICES (80C58, 83C51FC, AND 83C51RC+)

When submitting ROM code for the 32K ROM devices, the following must be specified:

- 1. 32k byte user ROM data
- 2. 64 byte ROM encryption key
- 3. ROM security bits.

| ADDRESS        | CONTENT | BIT(S) | COMMENT                                                           |
|----------------|---------|--------|-------------------------------------------------------------------|
| 0000H to 7FFFH | DATA    | 7:0    | User ROM Data                                                     |
| 8000H to 803FH | KEY     | 7:0    | ROM Encryption Key<br>FFH = no encryption                         |
| 8040H          | SEC     | 0      | ROM Security Bit 1<br>0 = enable security<br>1 = disable security |
| 8040H          | SEC     | 1      | ROM Security Bit 2<br>0 = enable security<br>1 = disable security |

Security Bit 1: When programmed, this bit has two effects on masked ROM parts:

1. External MOVC is disabled, and

2. EA is latched on Reset.

Security Bit 2: When programmed, this bit inhibits Verify User ROM.

**NOTE:** Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.

If the ROM Code file does not include the options, the following information must be included with the ROM code.

For each of the following, check the appropriate box, and send to Philips along with the code:

| Security Bit #1: | □ Enabled | □ Disabled |  |
|------------------|-----------|------------|--|
| Security Bit #2: | Enabled   | Disabled   |  |

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

NOTES