Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 16MHz | | Connectivity | EBI/EMI, UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 32 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.59x16.59) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/p87c51rc-4a-512 | | | | 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33 MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ #### DESCRIPTION Three different Single-Chip 8-Bit Microcontroller families are presented in this datasheet: - 8XC54/8XC58 - 80C51FA/8XC51FA/8XC51FB/8XC51FC - 80C51RA+/8XC51RA+/8XC51RB+/8XC51RC+/8XC51RD+ For applications requiring 4K ROM/EPROM, see the 8XC51/80C31 8-bit CMOS (low voltage, low power, and high speed) microcontroller families datasheet. All the families are Single-Chip 8-Bit Microcontrollers manufactured in advanced CMOS process and are derivatives of the 80C51 microcontroller family. All the devices have the same instruction set as the 80C51. These devices provide architectural enhancements that make them applicable in a variety of applications for general control systems. | ROM/EPROM<br>Memory Size<br>(X by 8) | RAM Size<br>(X by 8) | Programmable<br>Timer Counter<br>(PCA) | Hardware<br>Watch Dog<br>Timer | | |--------------------------------------|----------------------|----------------------------------------|--------------------------------|--| | 80C31/8XC51 | | | | | | 0K/4K | 128 | No | No | | | 8XC54/58 | | | | | | 0K/8K/16K/32K | 256 | No | No | | | 80C51FA/8XC51 | FA/FB/FC | | | | | 0K/8K/16K/32K | 256 | Yes | No | | | 80C51RA+/8XC5 | 1RA+/RB+/RC | + | | | | 0K/8K/16K/32K | 512 | Yes Yes | | | | 8XC51RD+ | | | | | | 64K | 1024 | Yes | Yes | | The ROMless devices, 80C51FA, and 80C51RA+ can address up to 64K of external memory. All the devices have four 8-bit I/O ports, three 16-bit timer/event counters, a multi-source, four-priority-level, nested interrupt structure, an enhanced UART and on-chip oscillator and timing circuits. For systems that require extra memory capability up to 64k bytes, each can be expanded using standard TTL-compatible memories and logic. Its added features make it an even more powerful microcontroller for applications that require pulse width modulation, high-speed I/O and up/down counting capabilities such as motor control. It also has a more versatile serial channel that facilitates multiprocessor communications. #### **FEATURES** - 80C51 Central Processing Unit - Speed up to 33 MHz - Full static operation - Operating voltage range: 2.7 V to 5.5 V @ 16 MHz - Security bits: - ROM 2 bits - OTP-EPROM 3 bits - Encryption array 64 bytes - RAM expandable to 64K bytes - 4 level priority interrupt - 6 or7 interrupt sources, depending on device - Four 8-bit I/O ports - Full-duplex enhanced UART - Framing error detection - Automatic address recognition - Power control modes - Clock can be stopped and resumed - Idle mode - Power down mode - Programmable clock out - Second DPTR register - Asynchronous port reset - Low EMI (inhibit ALE) # **BLOCK DIAGRAM** 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33 MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # **PIN DESCRIPTIONS** | | PIN NUMBER | | | | | |-----------------|------------|--------------|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MNEMONIC | DIP | LCC | QFP | TYPE | NAME AND FUNCTION | | V <sub>SS</sub> | 20 | 22 | 16 | I | Ground: 0 V reference. | | V <sub>CC</sub> | 40 | 44 | 38 | ı | Power Supply: This is the power supply voltage for normal, idle, and power-down operation. | | P0.0-0.7 | 39–32 | 43–36 | 37–30 | I/O | <b>Port 0:</b> Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification and received code bytes during EPROM programming. External pull-ups are required during program verification. | | P1.0-P1.7 | 1–8 | 2–9 | 40–44,<br>1–3 | I/O | <b>Port 1:</b> Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 1 also receives the low-order address byte during program memory verification. | | | | | | | Alternate functions for 8XC51FX and 8XC51RX+ Port 1 include: | | | 1 | 2 | 40 | I/O | T2 (P1.0): Timer/Counter 2 external count input/Clockout (see Programmable Clock-Out) | | | 2 | 3 | 41 | 1 | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control | | | 3 | 4 | 42 | 1 | ECI (P1.2): External Clock Input to the PCA | | | 4 | 5 | 43 | I/O | CEX0 (P1.3): Capture/Compare External I/O for PCA module 0 | | | 5 | 6 | 44 | 1/0 | CEX1 (P1.4): Capture/Compare External I/O for PCA module 1 | | | 6 | 7 | 1 | 1/0 | CEX2 (P1.5): Capture/Compare External I/O for PCA module 2 | | | 7 | 8 | 2 | I/O<br>I/O | CEX3 (P1.6): Capture/Compare External I/O for PCA module 3 | | P2.0-P2.7 | 8<br>21–28 | 9<br>24–31 | 18–25 | 1/0 | CEX4 (P1.7): Capture/Compare External I/O for PCA module 4 | | 1 2.0 1 2.7 | 21 20 | 24 01 | 10 20 | 1/0 | <b>Port 2:</b> Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. Some Port 2 pins receive the high order address bits during EPROM programming and verification. | | P3.0-P3.7 | 10–17 | 11,<br>13–19 | 5,<br>7–13 | I/O | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 3 also serves the special features of the 80C51 family, as listed below: | | | 10 | 11 | 5 | 1 | RxD (P3.0): Serial input port | | | 11 | 13 | 7 | 0 | TxD (P3.1): Serial output port | | | 12 | 14 | 8 | l ! | INTO (P3.2): External interrupt | | | 13 | 15 | 9 | l : | INT1 (P3.4): External interrupt | | | 14<br>15 | 16<br>17 | 10<br>11 | l ¦ | T0 (P3.4): Timer 0 external input T1 (P3.5): Timer 1 external input | | | 16 | 18 | 12 | 0 | WR (P3.6): External data memory write strobe | | | 17 | 19 | 13 | 0 | RD (P3.7): External data memory read strobe | | RST | 9 | 10 | 4 | ı | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to V <sub>SS</sub> permits a power-on reset using only an external capacitor to V <sub>CC</sub> . | | ALE/PROG | 30 | 33 | 27 | 0 | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. ALE can be disabled by setting SFR auxiliary.0. With this bit set, ALE will be active only during a MOVX instruction. | 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33 MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # **8XC54/58 ORDERING INFORMATION** | | MEMORY SIZE<br>16K×8 | MEMORY SIZE<br>32K×8 | TEMPERATURE RANGE °C<br>AND PACKAGE | VOLTAGE<br>RANGE | FREQ.<br>(MHz) | DWG.<br># | |-----|----------------------|----------------------|--------------------------------------------|------------------|----------------|-----------| | ROM | P80C54SBPN | P80C58SBPN | 0 to +70, Plastic Dual In-line Package | 2.7 V to | 0 to 16 | SOT129-1 | | OTP | P87C54SBPN | P87C58SBPN | 0 to +70, Flastic Dual III-lille Fackage | 5.5 V | 0 10 10 | 301129-1 | | ROM | P80C54SBAA | P80C58SBAA | 0 to +70, Plastic Leaded Chip Carrier | 2.7 V to | 0 to 16 | SOT187-2 | | OTP | P87C54SBAA | P87C58SBAA | 0 to +70, Plastic Leaded Chip Carrier | 5.5 V | 0 10 16 | 301107-2 | | ROM | P80C54SBBB | P80C58SBBB | 0 to +70, Plastic Quad Flat Pack | 2.7 V to | 0 to 16 | SOT307-2 | | OTP | P87C54SBBB | P87C58SBBB | 0 to +70, Flastic Quad Flat Fack | 5.5 V | 0 10 10 | 301301-2 | | ROM | P80C54SFPN | P80C58SFPN | -40 to +85, Plastic Dual In-line Package | 2.7 V to | 0 to 16 | SOT129-1 | | OTP | P87C54SFPN | P87C58SFPN | -40 to +65, Flastic Dual III-lille Fackage | 5.5 V | 0 10 10 | 301129-1 | | ROM | P80C54SFA A | P80C58SFA A | -40 to +85, Plastic Leaded Chip Carrier | 2.7 V to | 0 to 16 | SOT187-2 | | OTP | P87C54SFA A | P87C58SFA A | -40 to +65, Flastic Leaded Chip Camer | 5.5 V | 0 10 10 | 301107-2 | | ROM | P80C54SFBB | P80C58SFBB | –40 to +85, Plastic Quad Flat Pack | 2.7 V to | 0 to 16 | SOT307-2 | | OTP | P87C54SFBB | P87C58SFBB | -40 to 703, Flastic Quad Flat Fack | 5.5 V | 0 10 10 | 301301-2 | | ROM | P80C54UBAA | P80C58UBAA | 0 to +70, Plastic Leaded Chip Carrier | 5 V | 0 to 33 | SOT187-2 | | OTP | P87C54UBAA | P87C58UBAA | 0 to +70, Plastic Leaded Chip Carrier | 5 V | 0 10 33 | 301107-2 | | ROM | P80C54UBPN | P80C58UBPN | 0 to +70, Plastic Dual In-line Package | 5 V | 0 to 33 | SOT129-1 | | OTP | P87C54UBPN | P87C58UBPN | 0 to +70, Flastic Dual III-IIIIe Fackage | J V | 0 10 33 | 301129-1 | | ROM | P80C54UBBB | P80C58UBBB | 0 to +70, Plastic Quad Flat Pack | 5 V | 0 to 33 | SOT307-2 | | OTP | P87C54UBBB | P87C58UBBB | 0 to +70, Flastic Quad Flat Fack | J V | 0 10 33 | 301301-2 | | ROM | P80C54UFAA | P80C58UFA A | -40 to +85, Plastic Leaded Chip Carrier | 5 V | 0 to 33 | SOT187-2 | | OTP | P87C54UFAA | P87C58UFA A | -40 to 405, Flastic Leaded Chip Camel | J 5 V | 0 10 33 | 301107-2 | | ROM | P80C54UFPN | P80C58UFPN | -40 to +85, Plastic Dual In-line Package | 5 V | 0 to 33 | SOT129-1 | | OTP | P87C54UFPN | P87C58UFPN | -40 to 700, Flastic Dual III-IIIIe Package | 5 v | 0 10 33 | 301129-1 | | ROM | P80C54UFBB | P80C58UFBB | –40 to +85, Plastic Quad Flat Pack | 5 V | 0 to 33 | SOT307-2 | | OTP | P87C54UFBB | P87C58UFBB | -40 to 400, Flastic Quau Flat Pack | 5 v | 0 10 33 | 301307-2 | Note: For Multi Time Programmable devices, See P89C51RX+ Flash datasheet. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Table 1. 8XC54/58 Special Function Registers | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | BIT A | DDRESS | , SYMBO | L, OR ALT | TERNATIV | E PORT | FUNCTIO | N<br>LSB | RESET<br>VALUE | |----------------|-----------------------------|-------------------|--------|--------|---------|-------------------|----------|--------|---------|----------|----------------| | ACC* | Accumulator | E0H | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | 00H | | AUXR# | Auxiliary | 8EH | _ | _ | _ | _ | _ | _ | _ | AO | xxxxxxx0B | | AUXR1# | Auxiliary 1 | A2H | _ | _ | _ | LPEP <sup>3</sup> | GF3 | 0 | _ | DPS | xxx0xxx0B | | B* | B register | F0H | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 00H | | DPTR: | Data Pointer (2 bytes) | | | | | | | | | | | | DPH | Data Pointer High | 83H | | | | | | | | | 00H | | DPL | Data Pointer Low | 82H | AF | AE | AD | AC | AB | AA | A9 | A8 | 00H | | IE* | Interrupt Enable | A8H | EA | _ | ET2 | ES | ET1 | EX1 | ET0 | EX0 | 0x000000B | | | ' | | BF | BE | BD | BC | BB | BA | B9 | B8 | 1 | | IP* | Interrupt Priority | В8Н | _ | _ | PT2 | PS | PT1 | PX1 | PT0 | PX0 | xx000000B | | | | | B7 | B6 | B5 | B4 | B3 | B2 | B1 | В0 | 1 | | IPH# | Interrupt Priority High | В7Н | - | - | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | xx0000000B | | | | | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | ] | | P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH | | | | | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | ] | | P1* | Port 1 | 90H | _ | - | _ | _ | _ | _ | T2EX | T2 | FFH | | | | | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | ] | | P2* | Port 2 | A0H | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | FFH | | | | | В7 | B6 | B5 | B4 | В3 | B2 | B1 | В0 | | | P3* | Port 3 | ВОН | RD | WR | T1 | T0 | ĪNT1 | INT0 | TxD | RxD | FFH | | PCON#1 | Power Control | 87H | SMOD1 | SMOD0 | _ | POF <sup>2</sup> | GF1 | GF0 | PD | IDL | 00xx0000B | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | ] | | PSW* | Program Status Word | D0H | CY | AC | F0 | RS1 | RS0 | OV | _ | Р | 000000x0B | | RCAP2H# | Timer 2 Capture High | CBH | | | | | | | | | 00H | | RCAP2L# | Timer 2 Capture Low | CAH | | | | | | | | | 00H | | SADDR# | Slave Address | A9H | | | | | | | | | 00H | | SADEN#<br>SBUF | Slave Address Mask | B9H<br>99H | | | | | | | | | 00H | | SBUF | Serial Data Buffer | 990 | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | xxxxxxxxB | | SCON* | Serial Control | 98H | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 00H | | SP | Stack Pointer | 81H | | • | • | | | | | | 07H | | | | | 8F | 8E | 8D | 8C | 8B | 8A | 89 | 88 | | | TCON* | Timer Control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00H | | | | | CF | CE | CD | СС | СВ | CA | C9 | C8 | 1 | | T2CON* | Timer 2 Control | C8H | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 | 00H | | T2MOD# | Timer 2 Mode Control | C9H | - | - | - | - | <u> </u> | - | T2OE | DCEN | xxxxxx00B | | TH0 | Timer High 0 | 8CH | | | • | | • | • | • | | 00H | | TH1 | Timer High 1 | 8DH | | | | | | | | | 00H | | TH2#<br>TL0 | Timer High 2<br>Timer Low 0 | CDH<br>8AH | | | | | | | | | 00H<br>00H | | TL0 | Timer Low 0 | 8BH | | | | | | | | | 00H | | TL2# | Timer Low 1 | CCH | | | | | | | | | 00H | | TMOD | Timer Mode | 89H | GATE | C/T | M1 | MO | GATE | C/T | M1 | MO | 00H | <sup>\*</sup> SFRs are bit addressable. <sup>#</sup> SFRs are modified from or added to the 80C51 SFRs. <sup>-</sup> Reserved bits. <sup>1.</sup> Reset value depends on reset source. <sup>2.</sup> Bit will not be affected by Reset. <sup>3.</sup> LPEP – Low Power OTP–EPROM only operation. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Table 2. 8XC51FA/FB/FC, 8XC51RA+/RB+/RC+/RD+ Special Function Registers | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | BIT A | ADDRESS | , SYMBO | L, OR AL | TERNATIV | E PORT | FUNCTIO | N<br>LSB | RESET<br>VALUE | |---------------------|-----------------------------------------------------------------|-------------------|---------|-----------|-----------|-------------------|-----------|-----------|----------------------|-----------|----------------| | ACC* | Accumulator | E0H | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | 00H | | AUXR# | Auxiliary | 8EH | - | - | - | - | - | - | EXTRAM<br>(RX+ only) | AO | xxxxxx00B | | AUXR1# | Auxiliary 1 | A2H | - | - | - | LPEP <sup>3</sup> | GF3 | 0 | - | DPS | xxx0xxx0B | | B* | B register | F0H | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 00H | | CCAP0H# | Module 0 Capture High | FAH | | | | | | | | | xxxxxxxxB | | CCAP1H# | Module 1 Capture High | FBH | | | | | | | | | xxxxxxxxB | | CCAP2H# | Module 2 Capture High | FCH | | | | | | | | | xxxxxxxxB | | CCAP3H# | Module 3 Capture High | FDH | | | | | | | | | xxxxxxxxB | | CCAP4H# | Module 4 Capture High | FEH | | | | | | | | | xxxxxxxxB | | CCAP0L# | Module 0 Capture Low | EAH | | | | | | | | | xxxxxxxxB | | CCAP1L# | Module 1 Capture Low | EBH | | | | | | | | | xxxxxxxxB | | CCAP2L# | Module 2 Capture Low | ECH | | | | | | | | | xxxxxxxxB | | CCAP3L# | Module 3 Capture Low | EDH | | | | | | | | | xxxxxxxxB | | CCAP4L# | Module 4 Capture Low | EEH | | | | | | | | | xxxxxxxxB | | CCAPM0# | Module 0 Mode | DAH | _ | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM1# | Module 1 Mode | DBH | - | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM2# | Module 2 Mode | DCH | _ | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM3# | Module 3 Mode | DDH | - | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | CCAPM4# | Module 4 Mode | DEH | - | ECOM | CAPP | CAPN | MAT | TOG | PWM | ECCF | x0000000B | | | | | DF | DE | DD | DC | DB | DA | D9 | D8 | | | CCON*# | PCA Counter Control | D8H | CF | CR | _ | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 | 00x00000B | | CH# | PCA Counter High | F9H | | | | | | | | | 00H | | CL# | PCA Counter Low | E9H | | | | | | | | | 00H | | CMOD# | PCA Counter Mode | D9H | CIDL | WDTE | _ | _ | _ | CPS1 | CPS0 | ECF | 00xxx000B | | DPTR:<br>DPH<br>DPL | Data Pointer (2 bytes)<br>Data Pointer High<br>Data Pointer Low | 83H<br>82H | AF | AE | AD | AC | AB | AA | A9 | A8 | 00H<br>00H | | IE* | Interrupt Fachle | A8H | EA | EC | ET2 | ES | ET1 | EX1 | ET0 | EX0 | 00H | | IE | Interrupt Enable | АОП | BF | | | I | | <u> </u> | | | 000 | | IP* | latamunt Driavitu | DOLL | | BE | BD | BC | BB | BA | B9 | B8 | 00000000 | | IP | Interrupt Priority | B8H | –<br>В7 | PPC<br>B6 | PT2<br>B5 | PS<br>B4 | PT1<br>B3 | PX1<br>B2 | PT0<br>B1 | PX0<br>B0 | x0000000B | | IPH# | Interrupt Priority High | B7H | | PPCH | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | x0000000B | | IFN# | interrupt Phonty High | В/П | _ | РРСП | РІДП | РЭП | FIII | PAIN | FIUH | РЛОП | XUUUUUUUD | | | | | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | | | P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH | | | | | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | 1 | | P1* | Port 1 | 90H | CEX4 | CEX3 | CEX2 | CEX1 | CEX0 | ECI | T2EX | T2 | FFH | | | | | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | | P2* | Port 2 | A0H | AD15 | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8 | FFH | | | | | B7 | B6 | B5 | B4 | В3 | B2 | B1 | B0 | | | P3* | Port 3 | вон | RD | WR | T1 | T0 | INT1 | ĪNT0 | TxD | RxD | FFH | | PCON# <sup>1</sup> | Power Control | 87H | SMOD1 | SMOD0 | _ | POF <sup>2</sup> | GF1 | GF0 | PD | IDL | 00xx0000B | | | | - | | | | - | - | | | | | <sup>\*</sup> SFRs are bit addressable. <sup>#</sup> SFRs are modified from or added to the 80C51 SFRs. Reserved bits. <sup>1.</sup> Reset value depends on reset source. Bit will not be affected by Reset. <sup>3.</sup> LPEP – Low Power OTP–EPROM only operation. Figure 4. Timer 2 in Auto-Reload Mode (DCEN = 0) Figure 5. Timer 2 Auto Reload Mode (DCEN = 1) 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ When Timer 2 is in the baud rate generator mode, one should not try to read or write TH2 and TL2. As a baud rate generator, Timer 2 is incremented every state time (osc/2) or asynchronously from pin T2; under these conditions, a read or write of TH2 or TL2 may not be accurate. The RCAP2 registers may be read, but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers. Table 5 shows commonly used baud rates and how they can be obtained from Timer 2. # **Summary Of Baud Rate Equations** Timer 2 is in baud rate generating mode. If Timer 2 is being clocked through pin T2(P1.0) the baud rate is: Baud Rate = $$\frac{\text{Timer 2 Overflow Rate}}{16}$$ If Timer 2 is being clocked internally, the baud rate is: Baud Rate = $$\frac{f_{OSC}}{[32 \times [65536 - (RCAP2H, RCAP2L)]]}$$ Where f<sub>OSC</sub>= Oscillator Frequency To obtain the reload value for RCAP2H and RCAP2L, the above equation can be rewritten as: $$RCAP2H, RCAP2L = 65536 - \left(\frac{f_{OSC}}{32 \times Baud \ Rate}\right)$$ ## **Timer/Counter 2 Set-up** Except for the baud rate generator mode, the values given for T2CON do not include the setting of the TR2 bit. Therefore, bit TR2 must be set, separately, to turn the timer on. See Table 6 for set-up of Timer 2 as a timer. Also see Table 7 for set-up of Timer 2 as a counter. Table 6. Timer 2 as a Timer | | T2C | ON | |---------------------------------------------------------|------------------------------|------------------------------| | MODE | INTERNAL CONTROL<br>(Note 1) | EXTERNAL CONTROL<br>(Note 2) | | 16-bit Auto-Reload | 00H | 08H | | 16-bit Capture | 01H | 09H | | Baud rate generator receive and transmit same baud rate | 34H | 36H | | Receive only | 24H | 26H | | Transmit only | 14H | 16H | ## Table 7. Timer 2 as a Counter | | TMOD | | | | | |-------------|------------------------------|------------------------------|--|--|--| | MODE | INTERNAL CONTROL<br>(Note 1) | EXTERNAL CONTROL<br>(Note 2) | | | | | 16-bit | 02H | 0AH | | | | | Auto-Reload | 03H | 0BH | | | | #### NOTES: - 1. Capture/reload occurs only on timer/counter overflow. - 2. Capture/reload occurs on timer/counter overflow and a 1-to-0 transition on T2EX (P1.1) pin except when Timer 2 is used in the baud rate generator mode. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ #### **Enhanced UART** The UART operates in all of the usual modes that are described in the first section of *Data Handbook IC20, 80C51-Based 8-Bit Microcontrollers*. In addition the UART can perform framing error detect by looking for missing stop bits, and automatic address recognition. The UART also fully supports multiprocessor communication as does the standard 80C51 UART. When used for framing error detect the UART looks for missing stop bits in the communication. A missing bit will set the FE bit in the SCON register. The FE bit shares the SCON.7 bit with SM0 and the function of SCON.7 is determined by PCON.6 (SMOD0) (see Figure 7). If SMOD0 is set then SCON.7 functions as FE. SCON.7 functions as SM0 when SMOD0 is cleared. When used as FE SCON.7 can only be cleared by software. Refer to Figure 8. #### **Automatic Address Recognition** Automatic Address Recognition is a feature which allows the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address which passes by the serial port. This feature is enabled by setting the SM2 bit in SCON. In the 9 bit UART modes, mode 2 and mode 3, the Receive Interrupt flag (RI) will be automatically set when the received byte contains either the "Given" address or the "Broadcast" address. The 9 bit mode requires that the 9th information bit is a 1 to indicate that the received information is an address and not data. Automatic address recognition is shown in Figure 9. The 8 bit mode is called Mode 1. In this mode the RI flag will be set if SM2 is enabled and the information received has a valid stop bit following the 8 address bits and the information is either a Given or Broadcast address. Mode 0 is the Shift Register mode and SM2 is ignored. Using the Automatic Address Recognition feature allows a master to selectively communicate with one or more slaves by invoking the Given slave address or addresses. All of the slaves may be contacted by using the Broadcast address. Two special Function Registers are used to define the slave's address, SADDR, and the address mask, SADEN. SADEN is used to define which bits in the SADDR are to b used and which bits are "don't care". The SADEN mask can be logically ANDed with the SADDR to create the "Given" address which the master will use for addressing each of the slaves. Use of the Given address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme: Slave 0 SADDR = 1100 0000 SADEN = 1111 1101 Given = 1100 00X0 Slave 1 SADDR = 1100 0000 SADEN = 1111 1110 Given = 1100 000X In the above example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires a 0 in bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is ignored. A unique address for Slave 0 would be 1100 0010 since slave 1 requires a 0 in bit 1. A unique address for slave 1 would be 1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 1100 0000. In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0: | Slave 0 | SADDR<br>SADEN<br>Given | =<br>=<br>= | 1111 | 0000<br>1001<br>0XX0 | |---------|-------------------------|-------------|------|----------------------| | Slave 1 | SADDR<br>SADEN<br>Given | =<br>=<br>= | 1111 | 0000<br>1010<br>0X0X | | Slave 2 | SADDR<br>SADEN<br>Given | = = | 1111 | 0000<br>1100<br>00XX | In the above example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0=0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1=0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2=0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2 use address 1110 0100, since it is necessary to make bit 2=1 to exclude slave 2. The Broadcast Address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are trended as don't-cares. In most cases, interpreting the don't-cares as ones, the broadcast address will be FF hexadecimal. Upon reset SADDR (SFR address 0A9H) and SADEN (SFR address 0B9H) are leaded with 0s. This produces a given address of all "don't cares" as well as a Broadcast address of all "don't cares". This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard 80C51 type UART drivers which do not make use of this feature. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ | | SC | ON Addr | ess = 98H | | | | | | ļ | Reset Value = 0000 0000B | |--------|-------------------|-----------------------------|-----------------------|--------------------|----------------------------|----------------------------------|---------------|--------------|-------------|------------------------------------------------------------| | | Bit Addı | essable | | | | | | | T | | | | | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | (8 | SMOD0 = 0 | /1)* | | | | | | | | | Symbol | Funct | on | | | | | | | | | | FE | | | | | | hen an inva | | | | t is not cleared by valid<br>e FE bit. | | SM0 | Serial | Port Mode | Bit 0, (SMC | DD0 must : | = 0 to acce | ss bit SM0) | | | | | | SM1 | Serial | Port Mode | Bit 1 | | | | | | | | | | SM0 | SM1 | Mode | Descr | iption | Baud Rate | ** | | | | | | 0 | 0 | 0 | shift re | 0 | f <sub>OSC</sub> /12 | | | | | | | 0 | 1<br>0 | 1<br>2 | 8-bit U<br>9-bit U | | variable f <sub>OSC</sub> /64 or | food/32 | | | | | | 1 | 1 | 3 | 9-bit U | | variable | 1050/32 | | | | | SM2 | receive<br>In Mod | ed 9th data<br>le 1, if SM2 | bit (RB8) i | s 1, indicat | ting an add<br>e activated | ress, and th<br>I unless a va | e received l | byte is a G | iven or Bro | ot be set unless the padcast Address. e received byte is a | | REN | Enable | es serial red | ception. Se | t by softwa | are to enab | le reception | . Clear by so | oftware to | disable red | eption. | | ГВ8 | The 9t | h data bit th | hat will be t | ransmitted | I in Modes | 2 and 3. Se | t or clear by | software a | as desired. | | | RB8 | | | the 9th das not used. | | was receiv | ed. In Mode | e 1, if SM2 = | 0, RB8 is | the stop bi | t that was received. | | П | | | | | | d of the 8th<br>cleared by s | | 1ode 0, or a | at the begi | nning of the stop bit in the | | | | | | | | d of the 8th bee SM2). M | | | | ough the stop bit time in | | RI | the oth | ici illoucs, | , , | | ( | , | | , | | | Figure 7. SCON: Serial Port Control Register 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Figure 8. UART Framing Error Detection Figure 9. UART Multiprocessor Communication, Automatic Address Recognition 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ ### **Interrupt Priority Structure** The 8XC51FA/FB/FC and 8XC51RA+/RB+/RC+/RD+ have a 7-source four-level interrupt structure (see Table 8). The 80C54/58 have a 6-source four-level interrupt structure because these devices do not have a PCA. There are 3 SFRs associated with the four-level interrupt. They are the IE, IP, and IPH. (See Figures 10, 11, and 12.) The IPH (Interrupt Priority High) register makes the four-level interrupt structure possible. The IPH is located at SFR address B7H. The structure of the IPH register and a description of its bits is shown in Figure 12. The function of the IPH SFR is simple and when combined with the IP SFR determines the priority of each interrupt. The priority of each interrupt is determined as shown in the following table: | PRIOR | ITY BITS | INTERRUPT PRIORITY LEVEL | | | | | |-------|----------|----------------------------|--|--|--|--| | IPH.x | IP.x | INTERROPT PRIORITY LEVEL | | | | | | 0 | 0 | Level 0 (lowest priority) | | | | | | 0 | 1 | Level 1 | | | | | | 1 | 0 | Level 2 | | | | | | 1 | 1 | Level 3 (highest priority) | | | | | The priority scheme for servicing the interrupts is the same as that for the 80C51, except there are four interrupt levels rather than two as on the 80C51. An interrupt will be serviced as long as an interrupt of equal or higher priority is not already being serviced. If an interrupt of equal or higher level priority is being serviced, the new interrupt will wait until it is finished before being serviced. If a lower priority level interrupt is being serviced, it will be stopped and the new interrupt serviced. When the new interrupt is finished, the lower priority level interrupt that was stopped will be completed. Table 8. Interrupt Table | · | | | | | |--------|------------------|---------------------|---------------------------------------|----------------| | SOURCE | POLLING PRIORITY | REQUEST BITS | HARDWARE CLEAR? | VECTOR ADDRESS | | X0 | 1 | IE0 | N (L) <sup>1</sup> Y (T) <sup>2</sup> | 03H | | T0 | 2 | TF0 | Υ | 0B | | X1 | 3 | IE1 | N (L) Y (T) | 13 | | T1 | 4 | TF1 | Υ | 1B | | PCA | 5 | CF, CCFn<br>n = 0-4 | N | 33 | | SP | 6 | RI, TI | N | 23 | | T2 | 7 | TF2, EXF2 | N | 2B | #### NOTES: - 1. L = Level activated - 2. T = Transition activated | _ | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----------|--------|----------------------------|-------------|--------------|----------|-----------|-------------|-----------| | | IE (0A8H) | EA | EC | ET2 | ES | ET1 | EX1 | ET0 | EX0 | | | | | Bit = 1 ena<br>Bit = 0 dis | | nterrupt. | | | | | | BIT | SYMBOL | FUNC | TION | | | | | | | | IE.7 | EA | | | | 0, all inter | | | | each inte | | IE.6 | EC | PCA ir | nterrupt er | able bit fo | or FX and | RX+ only | - otherwi | se it is no | t impleme | | IE.5 | ET2 | Timer | 2 interrup | enable b | it. | | | | | | IE.4 | ES | Serial | Port interr | upt enable | e bit. | | | | | | IE.3 | ET1 | Timer | 1 interrup | enable b | it. | | | | | | IE.2 | EX1 | Extern | al interrup | t 1 enable | e bit. | | | | | | IE.1 | ET0 | Timer | 0 interrup | enable b | it. | | | | | | IE.0 | EX0 | Extern | al interrup | t 0 enable | e bit. | | | | | Figure 10. IE Registers 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Figure 11. IP Registers Figure 12. IPH Registers # (8XC51FX and 8XC51RX+ ONLY) Figure 15. PCA Timer/Counter Figure 16. PCA Interrupt System 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ SU00035 # (8XC51FX and 8XC51RX+ ONLY) | gated off during idle<br>og Timer Enable: V<br>lemented, reserved<br>unt Pulse Select b<br>unt Pulse Select b | le. WDTE = 0 dised for future used to the second contract seco | sables Wate | | | · · | Ü | lode. CIDL = 1 programs<br>ΓE = 1 enables it. | | | |----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|--|--| | Idle control: CIDL gated off during idle og Timer Enable: Vellemented, reserved unt Pulse Select bunt Pulse Select bunt Pulse Select b | _ = 0 program-<br>le.<br>WDTE = 0 dis<br>ed for future us<br>bit 1. | s the PCA | Counter to | continue fur | nctioning du | ıring idle M | | | | | Idle control: CIDL gated off during idle og Timer Enable: Vermented, reserved unt Pulse Select bunt Pulse Select bunt Pulse Select b | le. WDTE = 0 dised for future used to the second contract seco | sables Wate | | | · · | Ü | | | | | gated off during idle<br>og Timer Enable: V<br>lemented, reserved<br>unt Pulse Select b<br>unt Pulse Select b | le. WDTE = 0 dised for future used to the second contract seco | sables Wate | | | · · | Ü | | | | | lemented, reserved<br>ount Pulse Select b<br>ount Pulse Select b | ed for future us<br>bit 1. | | chdog Time | er function o | n PCA Mod | ule 4. WDT | ΓE = 1 enables it. | | | | lemented, reserved<br>ount Pulse Select b<br>ount Pulse Select b | ed for future us<br>bit 1. | | Ü | | | | | | | | unt Pulse Select b | | | | | | | | | | | | hit O | | | | | | | | | | CPS0 Selec | cted PCA Inp | ut** | | | | | | | | | 0 0 | Interna | al clock, f <sub>OS</sub> | <sub>iC</sub> ÷ 12 | | | | | | | | 1 1 | Interna | al clock, f <sub>OS</sub> | iC ÷ 4 | | | | | | | | 0 2 | Timer ( | 0 overflow | | | | | | | | | 1 3 | Externa | al clock at I | ECI/P1.2 pi | n (max. rate | $e = f_{OSC} \div 8$ | ) | | | | | PCA Enable Counter Overflow interrupt: ECF = 1 enables CF bit in CCON to generate an interrupt. ECF = 0 disables that function of CF. | | | | | | | | | | | ci<br>w | 1 1 0 2 1 3 able Counter Overtion of CF. | 1 1 Interna 0 2 Timer 1 3 Externable Counter Overflow interruption of CF. | 1 1 Internal clock, fos 0 2 Timer 0 overflow 1 3 External clock at I able Counter Overflow interrupt: ECF = 1 strong of CF. | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | | | Figure 17. CMOD: PCA Counter Mode Register | | Bit Addressable | | | | | | | | | | | |-------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|--| | | | CF | CR | _ | CCF4 | CCF3 | CCF2 | CCF1 | CCF0 | | | | | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Symbol | Funct | ion | | | | | | | | | | | - , | | | | | | | | | | | | | | | | | | rdware wher<br>or software | | | | | if bit ECF in CMOD is | | | CF | set. Cl | F may be s<br>Counter Ru | set by eithe | r hardware | or software | but can on | ly be cleare | d by softwa | ire. | if bit ECF in CMOD is oftware to turn the PC | | | CF | set. Cl<br>PCA C<br>counte | F may be s<br>Counter Ru<br>er off. | set by eithe | r hardware<br>it. Set by so | or software<br>oftware to tu | but can on | ly be cleare | d by softwa | ire. | | | | CF<br>CR | set. Cl<br>PCA C<br>counte<br>Not im | F may be s<br>Counter Ru<br>er off.<br>nplemented | set by eithe<br>un control b<br>d, reserved | r hardware<br>it. Set by so<br>for future u | or software of tware to tware. | but can onlurn the PCA | ly be cleare<br>counter on | ed by softwa<br>. Must be c | re.<br>leared by s | | | | CF<br>CR<br>-<br>CCF4 | set. CI<br>PCA C<br>counte<br>Not im<br>PCA M | F may be seemed to the seeme | set by eithe<br>un control b<br>d, reserved<br>nterrupt flag | er hardware<br>it. Set by so<br>for future u<br>g. Set by ha | or software to tu use*. | e but can onlurn the PCA | ly be cleare<br>counter on<br>or capture o | ed by software. Must be concerned by software. | are.<br>leared by s | oftware to turn the PC | | | CF<br>CR<br>-<br>CCF4<br>CCF3 | set. CI<br>PCA C<br>counte<br>Not im<br>PCA M | F may be see Counter Ruer off. In plemented Module 4 in Module 3 in Module 3 in may be see the th | set by eithe<br>un control b<br>d, reserved<br>nterrupt flag<br>nterrupt flag | er hardware<br>it. Set by so<br>for future u<br>g. Set by ha<br>g. Set by ha | or software to tu<br>ise*.<br>irdware whe | e but can only urn the PCA en a match cen | ly be cleare counter on creapture of | ed by software. Must be concern. Must be concern. Must be concern. Must become the content of th | are. leared by s t be cleared t be cleared | oftware to turn the PC | | | CF CR CCF4 CCF3 CCF2 CCF1 | Set. CI PCA C counte Not im PCA N PCA N | F may be so Counter Ruer off. Inplemented Module 4 in Module 3 in Module 2 in Module 2 in Module 2 in Figure 1. | set by eithe un control b d, reserved nterrupt flagonterrupt flagonterru | r hardware it. Set by so for future u g. Set by ha g. Set by ha g. Set by ha | or software to tunise*. Irdware whe irdware when ird ware when irdware irdwar | e but can only urn the PCA en a match cen | ly be cleare counter on or capture of or capture of or capture of | ed by softwa<br>. Must be concerned<br>accurs. Must<br>accurs. Must<br>accurs. Must | t be cleared<br>t be cleared<br>t be cleared<br>t be cleared | oftware to turn the PC<br>If by software.<br>If by software. | | Figure 18. CCON: PCA Counter Control Register 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ # (8XC51FX and 8XC51RX+ ONLY) ``` INIT_WATCHDOG: MOV CCAPM4, #4CH ; Module 4 in compare mode MOV CCAP4L, #0FFH ; Write to low byte first MOV CCAP4H, #0FFH ; Before PCA timer counts up to ; FFFF Hex, these compare values ; must be changed ORL CMOD, #40H ; Set the WDTE bit to enable the ; watchdog timer without changing ; the other bits in CMOD ; Main program goes here, but CALL WATCHDOG periodically. ; *********************** WATCHDOG: CLR EA ; Hold off interrupts MOV CCAP4L, #00 ; Next compare value is within MOV CCAP4H, CH ; 255 counts of the current PCA SETB EA ; timer value RET ``` Figure 26. PCA Watchdog Timer Initialization Code 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ ## (8XC51RX+ ONLY) Figure 28. Internal and External Data Memory Address Space with EXTRAM = 0 # HARDWARE WATCHDOG TIMER (ONE-TIME ENABLED WITH RESET-OUT FOR 89C51RC+/RD+) The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer reset (WDTRST) SFR. The WDT is disabled at reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output reset HIGH pulse at the RST-pin. ## Using the WDT To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST. SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When using the WDT, a 1Kohm resistor must be inserted between RST of the device and the Power On Reset circuitry. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT, the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the reset pin. The RESET pulse duration is $98 \times T_{OSC}$ , where $T_{OSC} = 1/f_{OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset. In applications using the Hardware Watchdog Timer of the P8xC51RD+, a series resistor (1K $\Omega\pm20\%$ ) needs to be included between the reset pin and any external components. Without this resistor the watchdog timer will not function. 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ Figure 37. I<sub>CC</sub> Test Condition, Active Mode All other pins are disconnected Figure 38. I<sub>CC</sub> Test Condition, Idle Mode All other pins are disconnected Figure 39. Clock Signal Waveform for $I_{CC}$ Tests in Active and Idle Modes $t_{CLCH} = t_{CHCL} = 5$ ns Figure 40. $I_{CC}$ Test Condition, Power Down Mode All other pins are disconnected. $V_{CC}$ = 2V to 5.5V 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ ## **EPROM PROGRAMMING AND VERIFICATION CHARACTERISTICS** $T_{amb} = 21^{\circ}C$ to $+27^{\circ}C$ , $V_{CC} = 5V\pm10\%$ , $V_{SS} = 0V$ (See Figure 44) | SYMBOL | PARAMETER | MIN | MAX | UNIT | |---------------------|---------------------------------------|---------------------|---------------------|------| | V <sub>PP</sub> | Programming supply voltage | 12.5 | 13.0 | V | | I <sub>PP</sub> | Programming supply current | | 50 <sup>1</sup> | mA | | 1/t <sub>CLCL</sub> | Oscillator frequency | 4 | 6 | MHz | | t <sub>AVGL</sub> | Address setup to PROG low | 48t <sub>CLCL</sub> | | | | t <sub>GHAX</sub> | Address hold after PROG | 48t <sub>CLCL</sub> | | | | t <sub>DVGL</sub> | Data setup to PROG low | 48t <sub>CLCL</sub> | | | | t <sub>GHDX</sub> | Data hold after PROG | 48t <sub>CLCL</sub> | | | | t <sub>EHSH</sub> | P2.7 (ENABLE) high to V <sub>PP</sub> | 48t <sub>CLCL</sub> | | | | t <sub>SHGL</sub> | V <sub>PP</sub> setup to PROG low | 10 | | μs | | t <sub>GHSL</sub> | V <sub>PP</sub> hold after PROG | 10 | | μs | | t <sub>GLGH</sub> | PROG width | 90 | 110 | μs | | t <sub>AVQV</sub> | Address to data valid | | 48t <sub>CLCL</sub> | | | t <sub>ELQZ</sub> | ENABLE low to data valid | | 48t <sub>CLCL</sub> | | | t <sub>EHQZ</sub> | Data float after ENABLE | 0 | 48t <sub>CLCL</sub> | | | t <sub>GHGL</sub> | PROG high to PROG low | 10 | | μs | ## NOTE: 1. Not tested. #### NOTES: - FOR PROGRAMMING CONFIGURATION SEE FIGURE 41. FOR VERIFICATION CONDITIONS SEE FIGURE 43. - \*\* SEE TABLE 9. Figure 44. EPROM Programming and Verification 80C51 8-bit microcontroller family 8K-64K/256-1K OTP/ROM/ROMless, low voltage (2.7V-5.5V), low power, high speed (33MHz) 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+ **NOTES**