



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | 8051                                                                    |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 16MHz                                                                   |
| Connectivity               | EBI/EMI, UART/USART                                                     |
| Peripherals                | POR, PWM, WDT                                                           |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 64KB (64K x 8)                                                          |
| Program Memory Type        | OTP                                                                     |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 1K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-LCC (J-Lead)                                                         |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/p87c51rd-4a-512 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

### DESCRIPTION

Three different Single-Chip 8-Bit Microcontroller families are presented in this datasheet:

- 8XC54/8XC58
- 80C51FA/8XC51FA/8XC51FB/8XC51FC
- 80C51RA+/8XC51RA+/8XC51RB+/8XC51RC+/8XC51RD+

For applications requiring 4K ROM/EPROM, see the 8XC51/80C31 8-bit CMOS (low voltage, low power, and high speed) microcontroller families datasheet.

All the families are Single-Chip 8-Bit Microcontrollers manufactured in advanced CMOS process and are derivatives of the 80C51 microcontroller family. All the devices have the same instruction set as the 80C51.

These devices provide architectural enhancements that make them applicable in a variety of applications for general control systems.

| ROM/EPROM<br>Memory Size<br>(X by 8) | RAM Size<br>(X by 8) | Programmable<br>Timer Counter<br>(PCA) | Hardware<br>Watch Dog<br>Timer |  |  |  |  |  |  |
|--------------------------------------|----------------------|----------------------------------------|--------------------------------|--|--|--|--|--|--|
| 80C31/8XC51                          |                      |                                        |                                |  |  |  |  |  |  |
| 0K/4K                                | 128                  | No                                     | No                             |  |  |  |  |  |  |
| 8XC54/58                             | 8XC54/58             |                                        |                                |  |  |  |  |  |  |
| 0K/8K/16K/32K                        | 256                  | No                                     | No                             |  |  |  |  |  |  |
| 80C51FA/8XC51                        | FA/FB/FC             |                                        |                                |  |  |  |  |  |  |
| 0K/8K/16K/32K                        | 256                  | Yes                                    | No                             |  |  |  |  |  |  |
| 80C51RA+/8XC5                        | 51RA+/RB+/RC+        | ÷                                      |                                |  |  |  |  |  |  |
| 0K/8K/16K/32K                        | 512                  | Yes                                    | Yes                            |  |  |  |  |  |  |
| 8XC51RD+                             |                      |                                        |                                |  |  |  |  |  |  |
| 64K                                  | 1024                 | Yes                                    | Yes                            |  |  |  |  |  |  |

The ROMless devices, 80C51FA, and 80C51RA+ can address up to 64K of external memory. All the devices have four 8-bit I/O ports, three 16-bit timer/event counters, a multi-source, four-priority-level, nested interrupt structure, an enhanced UART and on-chip oscillator and timing circuits. For systems that require extra memory capability up to 64k bytes, each can be expanded using standard TTL-compatible memories and logic.

Its added features make it an even more powerful microcontroller for applications that require pulse width modulation, high-speed I/O and up/down counting capabilities such as motor control. It also has a more versatile serial channel that facilitates multiprocessor communications.

## **FEATURES**

- 80C51 Central Processing Unit
- Speed up to 33 MHz
- Full static operation
- Operating voltage range: 2.7 V to 5.5 V @ 16 MHz
- Security bits:
  - ROM 2 bits
  - OTP-EPROM 3 bits
- Encryption array 64 bytes
- RAM expandable to 64K bytes
- 4 level priority interrupt
- 6 or7 interrupt sources, depending on device
- Four 8-bit I/O ports
- Full-duplex enhanced UART
  - Framing error detection
  - Automatic address recognition
- Power control modes
  - Clock can be stopped and resumed
  - Idle mode
  - Power down mode
- Programmable clock out
- Second DPTR register
- Asynchronous port reset
- Low EMI (inhibit ALE)

## 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## **PIN DESCRIPTIONS**

|                 | PI    | N NUMB       | ER            |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|-----------------|-------|--------------|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| MNEMONIC        | DIP   | LCC          | QFP           | TYPE | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| V <sub>SS</sub> | 20    | 22           | 16            | 1    | Ground: 0 V reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| V <sub>CC</sub> | 40    | 44           | 38            | 1    | Power Supply: This is the power supply voltage for normal, idle, and power-down operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| P0.0–0.7        | 39–32 | 43–36        | 37–30         | I/O  | <b>Port 0:</b> Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification and received code bytes during EPROM programming. External pull-ups are required during program verification.                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| P1.0-P1.7       | 1–8   | 2–9          | 40–44,<br>1–3 | I/O  | <b>Port 1:</b> Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 1 also receives the low-order address byte during program memory verification.                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                 |       |              |               |      | Alternate functions for 8XC51FX and 8XC51RX+ Port 1 include:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|                 | 1     | 2            | 40            | I/O  | T2 (P1.0): Timer/Counter 2 external count input/Clockout (see Programmable Clock-Out)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                 | 2     | 3            | 41            | 1    | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                 | 3     | 4            | 42            | 1    | ECI (P1.2): External Clock Input to the PCA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                 | 4     | 5            | 43            | I/O  | CEX0 (P1.3): Capture/Compare External I/O for PCA module 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                 | 5     | 6            | 44            | I/O  | CEX1 (P1.4): Capture/Compare External I/O for PCA module 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                 | 6     | 7            | 1             | 1/0  | CEX2 (P1.5): Capture/Compare External I/O for PCA module 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                 | 7     | 8            | 2             | 1/0  | CEX3 (P1.6): Capture/Compare External I/O for PCA module 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                 | 8     | 9            | 3             | 1/0  | <b>CEX4 (P1.7):</b> Capture/Compare External I/O for PCA module 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| P2.0-P2.7       | 21–28 | 24-31        | 18–25         | 1/0  | <b>Port 2:</b> Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. Some Port 2 pins receive the high order address bits during EPROM programming and verification. |  |  |  |  |
| P3.0–P3.7       | 10–17 | 11,<br>13–19 | 5,<br>7–13    | I/O  | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Port 3 also serves the special features of the 80C51 family, as listed below:                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                 | 10    | 11           | 5             | 1    | RxD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                 | 11    | 13           | 7             | 0    | TxD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                 | 12    | 14           | 8             |      | INTO (P3.2): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                 | 13    | 15           | 9             |      | INT1 (P3.3): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                 | 14    | 16           | 10            |      | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                 | 15    | 17           | 11            |      | II (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                 | 10    | 10           | 12            |      | WR (F3.0): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|                 | 17    | 19           | 13            |      | RD (F3.1). External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| RST             | 9     | 10           | 4             |      | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| ALE/PROG        | 30    | 33           | 27            | 0    | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. ALE can be disabled by setting SFR auxiliary.0. With this bit set, ALE will be active only during a MOVX instruction.                                                                                                                                                                                                                                                                                                      |  |  |  |  |

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# Table 1. 8XC54/58 Special Function Registers

| SYMBOL  | DESCRIPTION             | DIRECT<br>ADDRESS | BIT A<br>MSB | DDRESS | , SYMBO | BIT ADDRESS, SYMBOL, OR ALTERNATIVE PORT FUNCTION<br>MSB LSB |        |      |                     |      |           |  |
|---------|-------------------------|-------------------|--------------|--------|---------|--------------------------------------------------------------|--------|------|---------------------|------|-----------|--|
| ACC*    | Accumulator             | E0H               | E7           | E6     | E5      | E4                                                           | E3     | E2   | E1                  | E0   | 00H       |  |
| AUXR#   | Auxiliary               | 8EH               | -            | -      | -       | -                                                            | -      | -    | -                   | AO   | xxxxxxx0B |  |
| AUXR1#  | Auxiliary 1             | A2H               | -            | -      | -       | LPEP <sup>3</sup>                                            | GF3    | 0    | -                   | DPS  | xxx0xxx0B |  |
| B*      | B register              | F0H               | F7           | F6     | F5      | F4                                                           | F3     | F2   | F1                  | F0   | 00H       |  |
| DPTR:   | Data Pointer (2 bytes)  |                   |              |        |         |                                                              |        |      |                     |      |           |  |
| DPH     | Data Pointer High       | 83H               |              |        |         |                                                              |        |      |                     |      | 00H       |  |
| DPL     | Data Pointer Low        | 82H               |              |        |         |                                                              |        |      | 4.0                 | 10   | 00H       |  |
|         | laters at Eachle        | A 01 1            |              | AE     |         | AC                                                           |        |      | A9                  | A8   | 0.0000000 |  |
|         | Interrupt Enable        | A8H               | EA           |        | EI2     | ES                                                           | EIT    | EXI  | EIU                 | EXU  | 0X000000B |  |
| 10+     | La ta munit Daila aite  | DOLL              | BF           | BE     | BD      | BC                                                           | BB     | BA   | B9                  | B8   |           |  |
|         | Interrupt Priority      | B8H               | -            | -      |         | PS                                                           | PI1    | PX1  | PIO                 | PX0  | XX000000B |  |
|         |                         |                   | B7           | B6     | B5      | B4                                                           | B3     | B2   | B1                  | BU   |           |  |
| IPH#    | Interrupt Priority High | В7Н               | -            | _      | PI2H    | PSH                                                          | PI1H   | PX1H | PIOH                | РХОН | xx000000B |  |
|         |                         |                   | 87           | 86     | 85      | 84                                                           | 83     | 82   | 81                  | 80   |           |  |
| P0*     | Port 0                  | 80H               | AD7          | AD6    | AD5     | AD4                                                          | AD3    | AD2  | AD1                 | AD0  | FFH       |  |
|         |                         |                   | 97           | 96     | 95      | 94                                                           | 93     | 92   | 91                  | 90   |           |  |
| P1*     | Port 1                  | 90H               | -            | -      | -       | -                                                            | -      | -    | T2EX                | T2   | FFH       |  |
|         |                         |                   | A7           | A6     | A5      | A4                                                           | A3     | A2   | A1                  | A0   |           |  |
| P2*     | Port 2                  | A0H               | AD15         | AD14   | AD13    | AD12                                                         | AD11   | AD10 | AD9                 | AD8  | FFH       |  |
|         |                         |                   | B7           | B6     | B5      | B4                                                           | B3     | B2   | B1                  | B0   |           |  |
| P3*     | Port 3                  | B0H               | RD           | WR     | T1      | Т0                                                           | INT1   | INT0 | TxD                 | RxD  | FFH       |  |
|         |                         |                   |              |        |         |                                                              |        |      |                     |      |           |  |
| PCON#1  | Power Control           | 87H               | SMOD1        | SMODO  | -       | POF <sup>2</sup>                                             | GF1    | GF0  | PD                  | IDL  | 00xx0000B |  |
|         |                         |                   | D7           | D6     | D5      | D4                                                           | D3     | D2   | D1                  | D0   |           |  |
| PSW*    | Program Status Word     | DOH               | CY           | AC     | F0      | RS1                                                          | RS0    | OV   | -                   | Р    | 000000x0B |  |
| RCAP2H# | Timer 2 Capture High    | CBH               |              |        |         |                                                              |        |      |                     |      | 00H       |  |
| RCAP2L# | Timer 2 Capture Low     | CAH               |              |        |         |                                                              |        |      |                     |      | 00H       |  |
| SADDR#  | Slave Address           | A9H<br>BOLL       |              |        |         |                                                              |        |      |                     |      | 00H       |  |
| SADEN#  | Slave Address Mask      | D9H               |              |        |         |                                                              |        |      |                     |      |           |  |
| SBUF    | Serial Data Buller      | 990               | ٩F           | ٩F     | ٩D      | 90                                                           | 9B     | ٩A   | 99                  | 98   | XXXXXXXXD |  |
| SCON*   | Serial Control          | аян               | SM0/FE       | SM1    | SM2     |                                                              | TB8    | RB8  | Т                   | RI   | 00H       |  |
| SD      | Stack Pointer           | 81H               | ONIO/T E     | OWIT   | OWIZ    | IXEN.                                                        | TBO    | TKB0 |                     |      | 071       |  |
|         | Stack I Onlief          | 0111              | 8F           | 8F     | 8D      | 80                                                           | 8B     | 84   | 89                  | 88   | 0/11      |  |
|         | Timer Control           | 881               |              |        |         |                                                              |        |      |                     |      | 00H       |  |
|         |                         | 0011              |              |        |         |                                                              |        | CA   | C0                  | <br> | 0011      |  |
|         | Timor 2 Control         | COL               |              | EVE2   |         |                                                              |        |      | С9<br>С/ <u>т</u> 2 |      |           |  |
| T200N   | Timer 2 Mode Control    |                   | 1172         | LAFZ   | KOLK    | TOLK                                                         | LALINZ | 162  | C/12                |      |           |  |
|         | Timer High 0            | 8CH               | _            | -      | _       | -                                                            | -      | -    | 120E                | DCEN | 00H       |  |
| TH1     | Timer High 1            | 8DH               |              |        |         |                                                              |        |      |                     |      | 00H       |  |
| TH2#    | Timer High 2            | CDH               |              |        |         |                                                              |        |      |                     |      | 00H       |  |
| TL0     | Timer Low 0             | 8AH               |              |        |         |                                                              |        |      |                     |      | 00H       |  |
| TL1     | Timer Low 1             | 8BH               |              |        |         |                                                              |        |      |                     |      | 00H       |  |
| TL2#    | Timer Low 2             | ССН               |              |        |         |                                                              |        |      |                     |      | 00H       |  |
| TMOD    | Timer Mode              | 89H               | GATE         | C/T    | M1      | MO                                                           | GATE   | C/T  | M1                  | M0   | 00H       |  |

\* SFRs are bit addressable.

# SFRs are modified from or added to the 80C51 SFRs.

- Reserved bits.

1. Reset value depends on reset source.

2. Bit will not be affected by Reset.

3. LPEP – Low Power OTP–EPROM only operation.

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## **TIMER 2 OPERATION**

### Timer 2

Timer 2 is a 16-bit Timer/Counter which can operate as either an event timer or an event counter, as selected by  $C/T2^*$  in the special function register T2CON (see Figure 1). Timer 2 has three operating modes: Capture, Auto-reload (up or down counting), and Baud Rate Generator, which are selected by bits in the T2CON as shown in Table 4.

## **Capture Mode**

In the capture mode there are two options which are selected by bit EXEN2 in T2CON. If EXEN2=0, then timer 2 is a 16-bit timer or counter (as selected by C/T2\* in T2CON) which, upon overflowing sets bit TF2, the timer 2 overflow bit. This bit can be used to generate an interrupt (by enabling the Timer 2 interrupt bit in the IE register). If EXEN2= 1, Timer 2 operates as described above, but with the added feature that a 1-to-0 transition at external input T2EX causes the current value in the Timer 2 registers, TL2 and TH2, to be captured into registers RCAP2L and RCAP2H, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set, and EXF2 like TF2 can generate an interrupt (which vectors to the same location as Timer 2 overflow interrupt. The Timer 2 interrupt service routine can interrogate TF2 and EXF2 to determine which event caused the interrupt). The capture mode is illustrated in Figure 2. (There is no reload value for TL2 and TH2 in this mode. Even when a capture event occurs from T2EX, the counter keeps on counting T2EX pin transitions or osc/12 pulses.)

### Auto-Reload Mode (Up or Down Counter)

In the 16-bit auto-reload mode, Timer 2 can be configured (as either a timer or counter [C/T2\* in T2CON]) then programmed to count up or down. The counting direction is determined by bit DCEN (Down Counter Enable) which is located in the T2MOD register (see

Figure 3). When reset is applied the DCEN=0 which means Timer 2 will default to counting up. If DCEN bit is set, Timer 2 can count up or down depending on the value of the T2EX pin.

Figure 4 shows Timer 2 which will count up automatically since DCEN=0. In this mode there are two options selected by bit EXEN2 in T2CON register. If EXEN2=0, then Timer 2 counts up to 0FFFH and sets the TF2 (Overflow Flag) bit upon overflow. This causes the Timer 2 registers to be reloaded with the 16-bit value in RCAP2L and RCAP2H. The values in RCAP2L and RCAP2H are preset by software means.

If EXEN2=1, then a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at input T2EX. This transition also sets the EXF2 bit. The Timer 2 interrupt, if enabled, can be generated when either TF2 or EXF2 are 1.

In Figure 5 DCEN=1, which enables Timer 2 to count up or down. This mode allows pin T2EX to control the direction of count. When a logic 1 is applied at pin T2EX Timer 2 will count up. Timer 2 will overflow at 0FFFFH and set the TF2 flag, which can then generate an interrupt, if the interrupt is enabled. This timer overflow also causes the 16-bit value in RCAP2L and RCAP2H to be reloaded into the timer registers TL2 and TH2.

When a logic 0 is applied at pin T2EX this causes Timer 2 to count down. The timer will underflow when TL2 and TH2 become equal to the value stored in RCAP2L and RCAP2H. Timer 2 underflow sets the TF2 flag and causes 0FFFFH to be reloaded into the timer registers TL2 and TH2.

The external flag EXF2 toggles when Timer 2 underflows or overflows. This EXF2 bit can be used as a 17th bit of resolution if needed. The EXF2 flag does not generate an interrupt in this mode of operation.

|        | (MSB     | )                                                                  |                                                                                                                                                                                                                                                                                                                                        |                            |                                                                                                                                                                                                                                      |                               |                               | (LSB)                               |                            |  |
|--------|----------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------|-------------------------------------|----------------------------|--|
|        | TF       | F2 EXF2                                                            | RCLK                                                                                                                                                                                                                                                                                                                                   | TCLK                       | EXEN2                                                                                                                                                                                                                                | TR2                           | C/T2                          | CP/RL2                              |                            |  |
| Symbol | Position | Name and Sig                                                       | nificance                                                                                                                                                                                                                                                                                                                              |                            |                                                                                                                                                                                                                                      |                               |                               |                                     |                            |  |
| TF2    | T2CON.7  | Timer 2 overflow                                                   | w flag set b<br>CLK or TCLł                                                                                                                                                                                                                                                                                                            | y a Timer 2<br>K = 1.      | overflow and                                                                                                                                                                                                                         | d must be c                   | leared by so                  | oftware. TF2 wi                     | ill not be set             |  |
| EXF2   | T2CON.6  | Timer 2 extern<br>EXEN2 = 1. W<br>interrupt routin<br>counter mode | Finer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and EXEN2 = 1. When Timer 2 interrupt is enabled, EXF2 = 1 will cause the CPU to vector to the Timer 2 interrupt routine. EXF2 must be cleared by software. EXF2 does not cause an interrupt in up/down counter mode (DCEN = 1).  |                            |                                                                                                                                                                                                                                      |                               |                               |                                     |                            |  |
| RCLK   | T2CON.5  | Receive clock<br>in modes 1 and                                    | Receive clock flag. When set, causes the serial port to use Timer 2 overflow pulses for its receive clock in modes 1 and 3. RCLK = 0 causes Timer 1 overflow to be used for the receive clock.                                                                                                                                         |                            |                                                                                                                                                                                                                                      |                               |                               |                                     |                            |  |
| TCLK   | T2CON.4  | Transmit clock in modes 1 and                                      | flag. When<br>d 3. TCLK =                                                                                                                                                                                                                                                                                                              | set, causes<br>0 causes Ti | the serial po<br>mer 1 overfl                                                                                                                                                                                                        | ort to use Ti<br>lows to be u | mer 2 overfl<br>ised for the  | low pulses for i<br>transmit clock. | ts transmit cloc           |  |
| EXEN2  | T2CON.3  | Timer 2 extern<br>transition on Ta<br>ignore events a              | al enable fla<br>2EX if Timer<br>at T2EX.                                                                                                                                                                                                                                                                                              | g. When se<br>2 is not bei | t, allows a cannot a<br>Cannot a cannot | apture or re<br>clock the se  | load to occu<br>rial port. EX | ur as a result of<br>EN2 = 0 cause  | a negative<br>s Timer 2 to |  |
| TR2    | T2CON.2  | Start/stop cont                                                    | rol for Timer                                                                                                                                                                                                                                                                                                                          | 2. A logic 1               | starts the ti                                                                                                                                                                                                                        | mer.                          |                               |                                     |                            |  |
| C/T2   | T2CON.1  | Timer or count<br>0 = I<br>1 = E                                   | Timer or counter select. (Timer 2)<br>0 = Internal timer (OSC/12)<br>1 = External event counter (falling edge triggered).                                                                                                                                                                                                              |                            |                                                                                                                                                                                                                                      |                               |                               |                                     |                            |  |
| CP/RL2 | T2CON.0  | Capture/Reloa<br>cleared, auto-r<br>EXEN2 = 1. W<br>on Timer 2 ove | Capture/Reload flag. When set, captures will occur on negative transitions at T2EX if EXEN2 = 1. When cleared, auto-reloads will occur either with Timer 2 overflows or negative transitions at T2EX when EXEN2 = 1. When either RCLK = 1 or TCLK = 1, this bit is ignored and the timer is forced to auto-reload on Timer 2 overflow. |                            |                                                                                                                                                                                                                                      |                               |                               |                                     |                            |  |

Figure 1. Timer/Counter 2 (T2CON) Control Register

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## Table 4. Timer 2 Operating Modes

| RCLK + TCLK | CP/RL2 | TR2 | MODE                |
|-------------|--------|-----|---------------------|
| 0           | 0      | 1   | 16-bit Auto-reload  |
| 0           | 1      | 1   | 16-bit Capture      |
| 1           | Х      | 1   | Baud rate generator |
| Х           | Х      | 0   | (off)               |



Figure 2. Timer 2 in Capture Mode

| T2MOD                                                                                                                                                                                                                                                                                         | Addre               | ss = 0C9H  | l             | Reset Val      | ue = XXXX XX00B |             |              |             |          |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|---------------|----------------|-----------------|-------------|--------------|-------------|----------|--|
|                                                                                                                                                                                                                                                                                               | Not Bit Addressable |            |               |                |                 |             |              |             |          |  |
|                                                                                                                                                                                                                                                                                               |                     | _          | _             | _              | _               | _           | _            | T2OE        | DCEN     |  |
|                                                                                                                                                                                                                                                                                               | Bit                 | 7          | 6             | 5              | 4               | 3           | 2            | 1           | 0        |  |
| Symbol                                                                                                                                                                                                                                                                                        | Function            |            |               |                |                 |             |              |             |          |  |
| _                                                                                                                                                                                                                                                                                             | Not im              | plemented  | d, reserved f | or future use  | э.*             |             |              |             |          |  |
| T2OE                                                                                                                                                                                                                                                                                          | Timer               | 2 Output E | Enable bit.   |                |                 |             |              |             |          |  |
| DCEN                                                                                                                                                                                                                                                                                          | Down                | Count Ena  | able bit. Whe | en set, this a | llows Timer     | 2 to be con | figured as a | n up/down d | counter. |  |
| User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features.<br>In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate. |                     |            |               |                |                 |             |              |             |          |  |

Figure 3. Timer 2 Mode (T2MOD) Control Register



Figure 4. Timer 2 in Auto-Reload Mode (DCEN = 0)



Figure 5. Timer 2 Auto Reload Mode (DCEN = 1)

8XC51FA/FB/FC/80C51FA

8XC51RA+/RB+/RC+/RD+/80C51RA+

## 80C51 8-bit microcontroller family 8K–64K/256–1K OTP/ROM/ROMless, low voltage (2.7V–5.5V), low power, high speed (33MHz)



Figure 6. Timer 2 in Baud Rate Generator Mode

| Table 5. | Timer 2 Generated Commonly Used |
|----------|---------------------------------|
|          | Baud Rates                      |

| Roud Poto |          | Timer 2 |        |  |  |  |
|-----------|----------|---------|--------|--|--|--|
| Baud Kale | Osc Freq | RCAP2H  | RCAP2L |  |  |  |
| 375K      | 12MHz    | FF      | FF     |  |  |  |
| 9.6K      | 12MHz    | FF      | D9     |  |  |  |
| 2.8K      | 12MHz    | FF      | B2     |  |  |  |
| 2.4K      | 12MHz    | FF      | 64     |  |  |  |
| 1.2K      | 12MHz    | FE      | C8     |  |  |  |
| 300       | 12MHz    | FB      | 1E     |  |  |  |
| 110       | 12MHz    | F2      | AF     |  |  |  |
| 300       | 6MHz     | FD      | 8F     |  |  |  |
| 110       | 6MHz     | F9      | 57     |  |  |  |

# **Baud Rate Generator Mode**

Bits TCLK and/or RCLK in T2CON (Table 5) allow the serial port transmit and receive baud rates to be derived from either Timer 1 or Timer 2. When TCLK= 0, Timer 1 is used as the serial port transmit baud rate generator. When TCLK= 1, Timer 2 is used as the serial port transmit baud rate generator. RCLK has the same effect for the serial port receive baud rate. With these two bits, the serial port can have different receive and transmit baud rates – one generated by Timer 1, the other by Timer 2.

Figure 6 shows the Timer 2 in baud rate generation mode. The baud rate generation mode is like the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in modes 1 and 3 are determined by Timer 2's overflow rate given below:

Modes 1 and 3 Baud Rates = 
$$\frac{\text{Timer 2 Overflow Rate}}{16}$$

The timer can be configured for either "timer" or "counter" operation. In many applications, it is configured for "timer" operation ( $C\overline{/T}2^*=0$ ). Timer operation is different for Timer 2 when it is being used as a baud rate generator.

Usually, as a timer it would increment every machine cycle (i.e., 1/12 the oscillator frequency). As a baud rate generator, it increments every state time (i.e., 1/2 the oscillator frequency). Thus the baud rate formula is as follows:

Modes 1 and 3 Baud Rates =

$$\frac{\text{Oscillator Frequency}}{[32 \times [65536 - (\text{RCAP2H}, \text{RCAP2L})]]}$$

Where: (RCAP2H, RCAP2L)= The content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

The Timer 2 as a baud rate generator mode shown in Figure 6, is valid only if RCLK and/or TCLK = 1 in T2CON register. Note that a rollover in TH2 does not set TF2, and will not generate an interrupt. Thus, the Timer 2 interrupt does not have to be disabled when Timer 2 is in the baud rate generator mode. Also if the EXEN2 (T2 external enable flag) is set, a 1-to-0 transition in T2EX (Timer/counter 2 trigger input) will set EXF2 (T2 external flag) but will not cause a reload from (RCAP2H, RCAP2L) to (TH2,TL2). Therefore when Timer 2 is in use as a baud rate generator, T2EX can be used as an additional external interrupt, if needed.

## 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# (8XC51FX and 8XC51RX+ ONLY)



### Figure 15. PCA Timer/Counter



Figure 16. PCA Interrupt System

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## (8XC51FX and 8XC51RX+ ONLY)

| CCAPMn /                                     | Address                     | CCAF<br>CCAF<br>CCAF<br>CCAF<br>CCAF | 2M0 0DA<br>2M1 0DE<br>2M2 0DC<br>2M3 0DE<br>2M3 0DE<br>2M4 0DE | AH<br>3H<br>CH<br>DH<br>EH         |                                     |                              |                  |                 | R                  | eset Value = X000 0000B               |
|----------------------------------------------|-----------------------------|--------------------------------------|----------------------------------------------------------------|------------------------------------|-------------------------------------|------------------------------|------------------|-----------------|--------------------|---------------------------------------|
|                                              | Not Bit                     | Addressa                             | ble                                                            |                                    |                                     | -                            |                  |                 |                    | _                                     |
|                                              |                             | -                                    | ECOMn                                                          | CAPPn                              | CAPNn                               | MATn                         | TOGn             | PWMn            | ECCFn              |                                       |
|                                              | Bit:                        | 7                                    | 6                                                              | 5                                  | 4                                   | 3                            | 2                | 1               | 0                  | <u> -</u>                             |
| Symbol                                       | Function                    |                                      |                                                                |                                    |                                     |                              |                  |                 |                    |                                       |
| _                                            | Not in                      | nplemente                            | d, reserved                                                    | for future u                       | se*.                                |                              |                  |                 |                    |                                       |
| ECOMn                                        | Enabl                       | le Compara                           | ator. ECOM                                                     | n = 1 enabl                        | es the com                          | parator fund                 | ction.           |                 |                    |                                       |
| CAPPn                                        | Captu                       | ure Positive                         | e, CAPPn =                                                     | 1 enables                          | positive edg                        | e capture.                   |                  |                 |                    |                                       |
| CAPNn                                        | Captu                       | ure Negativ                          | e, CAPNn :                                                     | = 1 enables                        | negative e                          | dge capture                  | ).               |                 |                    |                                       |
| MATn                                         | Match<br>in CC              | n. When M.<br>ON to be s             | ATn = 1, a r<br>set, flagging                                  | natch of the<br>an interrup        | e PCA coun<br>ot.                   | ter with this                | module's c       | compare/ca      | pture regist       | er causes the CCFn bit                |
| TOGn                                         | Toggle<br>pin to            | e. When To<br>toggle.                | OGn = 1, a                                                     | match of th                        | e PCA cour                          | nter with this               | s module's       | compare/ca      | apture regis       | ter causes the CEXn                   |
| PWMn                                         | Pulse                       | Width Mo                             | dulation Mo                                                    | de. PWMn                           | = 1 enables                         | the CEXn                     | pin to be us     | sed as a pu     | lse width m        | odulated output.                      |
| ECCFn                                        | Enabl                       | le CCF inte                          | errupt. Enab                                                   | les compai                         | e/capture fl                        | ag CCFn in                   | the CCON         | register to     | generate a         | n interrupt.                          |
| NOTE:<br>*User software<br>bit will be 0, ar | should not<br>id its active | write 1s to re<br>value will be      | served bits. The<br>1. The value rea                           | ese bits may be<br>ad from a reser | used in future<br>ved bit is indete | 8051 family pro<br>erminate. | oducts to invoke | e new features. | . In that case, th | he reset or inactive value of the new |

| Figure 19  | CCAPMn <sup>•</sup> PCA | Modules Com | nare/Canture  | Registers   |
|------------|-------------------------|-------------|---------------|-------------|
| rigure 13. | COAL MILL LOA           | wouldes con | ipale/Gaptule | ritegisters |

| - | ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMn | ECCFn | MODULE FUNCTION                                   |  |  |
|---|-------|-------|-------|------|------|------|-------|---------------------------------------------------|--|--|
| Х | 0     | 0     | 0     | 0    | 0    | 0    | 0     | No operation                                      |  |  |
| Х | Х     | 1     | 0     | 0    | 0    | 0    | Х     | 16-bit capture by a positive-edge trigger on CEXn |  |  |
| Х | Х     | 0     | 1     | 0    | 0    | 0    | Х     | 16-bit capture by a negative trigger on CEXn      |  |  |
| Х | Х     | 1     | 1     | 0    | 0    | 0    | Х     | 16-bit capture by a transition on CEXn            |  |  |
| Х | 1     | 0     | 0     | 1    | 0    | 0    | Х     | 16-bit Software Timer                             |  |  |
| Х | 1     | 0     | 0     | 1    | 1    | 0    | Х     | 16-bit High Speed Output                          |  |  |
| Х | 1     | 0     | 0     | 0    | 0    | 1    | 0     | 8-bit PWM                                         |  |  |
| Х | 1     | 0     | 0     | 1    | Х    | 0    | Х     | Watchdog Timer                                    |  |  |

Figure 20. PCA Module Modes (CCAPMn Register)

#### PCA Capture Mode

To use one of the PCA modules in the capture mode either one or both of the CCAPM bits CAPN and CAPP for that module must be set. The external CEX input for the module (on port 1) is sampled for a transition. When a valid transition occurs the PCA hardware loads the value of the PCA counter registers (CH and CL) into the module's capture registers (CCAPnL and CCAPnH). If the CCFn bit for the module in the CCON SFR and the ECCFn bit in the CCAPMn SFR are set then an interrupt will be generated. Refer to Figure 21.

#### 16-bit Software Timer Mode

The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the modules CCAPMn register. The PCA timer will be compared to the module's capture registers and when a match occurs an interrupt will occur if the CCFn (CCON SFR) and the ECCFn (CCAPMn SFR) bits for the module are both set (see Figure 22).

#### High Speed Output Mode

In this mode the CEX output (on port 1) associated with the PCA module will toggle each time a match occurs between the PCA counter and the module's capture registers. To activate this mode the TOG, MAT, and ECOM bits in the module's CCAPMn SFR must be set (see Figure 23).

#### Pulse Width Modulator Mode

All of the PCA modules can be used as PWM outputs. Figure 24 shows the PWM function. The frequency of the output depends on the source for the PCA timer. All of the modules will have the same frequency of output because they all share the PCA timer. The duty cycle of each module is independently variable using the module's capture register CCAPLn. When the value of the PCA CL SFR is less than the value in the module's CCAPLn SFR the output will be low, when it is equal to or greater than the output will be high. When CL overflows from FF to 00, CCAPLn is reloaded with the value in CCAPHn. the allows updating the PWM without glitches. The PWM and ECOM bits in the module's CCAPMn register must be set to enable the PWM mode.

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# (8XC51RX+ ONLY)



Figure 28. Internal and External Data Memory Address Space with EXTRAM = 0

# HARDWARE WATCHDOG TIMER (ONE-TIME ENABLED WITH RESET-OUT FOR 89C51RC+/RD+)

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer reset (WDTRST) SFR. The WDT is disabled at reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output reset HIGH pulse at the RST-pin.

# Using the WDT

To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST. SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When using the WDT, a 1Kohm resistor must be inserted between RST of the device and the Power On Reset circuitry. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT, the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the reset pin. The RESET pulse duration is  $98 \times T_{OSC}$ , where  $T_{OSC} = 1/f_{OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

In applications using the Hardware Watchdog Timer of the P8xC51RD+, a series resistor (1K $\Omega \pm 20\%$ ) needs to be included between the reset pin and any external components. Without this resistor the watchdog timer will not function.

#### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# DC ELECTRICAL CHARACTERISTICS

 $T_{amb} = 0^{\circ}C$  to +70°C or -40°C to +85°C, 33MHz devices; 5V ±10%;  $V_{SS} = 0V$ 

| CYMDOL           | DADAMETED                                                                                                                       | TEST                                                                              |                         | LINUT            |                         |          |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------|------------------|-------------------------|----------|--|
| STMBOL           | PARAMETER                                                                                                                       | CONDITIONS                                                                        | MIN                     | TYP <sup>1</sup> | MAX                     | UNIT     |  |
| V <sub>IL</sub>  | Input low voltage                                                                                                               | 4.5V < V <sub>CC</sub> < 5.5V                                                     | -0.5                    |                  | 0.2V <sub>CC</sub> -0.1 | V        |  |
| V <sub>IH</sub>  | Input high voltage (ports 0, 1, 2, 3, EA)                                                                                       |                                                                                   | 0.2V <sub>CC</sub> +0.9 |                  | V <sub>CC</sub> +0.5    | V        |  |
| V <sub>IH1</sub> | Input high voltage, XTAL1, RST                                                                                                  |                                                                                   | 0.7V <sub>CC</sub>      |                  | V <sub>CC</sub> +0.5    | V        |  |
| V <sub>OL</sub>  | Output low voltage, ports 1, 2, 3 <sup>8</sup>                                                                                  | V <sub>CC</sub> = 4.5V<br>I <sub>OL</sub> = 1.6mA <sup>2</sup>                    |                         |                  | 0.4                     | V        |  |
| V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN 7, 8                                                                                      | V <sub>CC</sub> = 4.5V<br>I <sub>OL</sub> = 3.2mA <sup>2</sup>                    |                         |                  | 0.4                     | V        |  |
| V <sub>OH</sub>  | Output high voltage, ports 1, 2, 3 <sup>3</sup>                                                                                 | V <sub>CC</sub> = 4.5V<br>I <sub>OH</sub> = -30µA                                 | V <sub>CC</sub> – 0.7   |                  |                         | V        |  |
| V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup>                                         | $V_{CC} = 4.5V$<br>$I_{OH} = -3.2mA$                                              | V <sub>CC</sub> – 0.7   |                  |                         | V        |  |
| IIL              | Logical 0 input current, ports 1, 2, 3                                                                                          | $V_{IN} = 0.4V$                                                                   | -1                      |                  | -50                     | μΑ       |  |
| I <sub>TL</sub>  | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>6</sup>                                                                   | V <sub>IN</sub> = 2.0V<br>See note 4                                              |                         |                  | -650                    | μΑ       |  |
| ILI              | Input leakage current, port 0                                                                                                   | $0.45 < V_{IN} < V_{CC} - 0.3$                                                    |                         |                  | ±10                     | μA       |  |
| I <sub>CC</sub>  | Power supply current (see Figure 36):<br>Active mode (see Note 5)<br>Idle mode (see Note 5)<br>Bower down mode or clock stepped | See note 5                                                                        |                         | 2                | 50                      |          |  |
|                  | (see Figure 40 for conditions)                                                                                                  | $T_{amb} = 0^{\circ}C t0^{7}0^{\circ}C$ $T_{amb} = -40^{\circ}C t0 + 85^{\circ}C$ |                         | 3                | 75                      | μΑ<br>μΑ |  |
| R <sub>RST</sub> | Internal reset pull-down resistor                                                                                               |                                                                                   | 40                      |                  | 225                     | kΩ       |  |
| C <sub>IO</sub>  | Pin capacitance <sup>10</sup> (except EA)                                                                                       |                                                                                   |                         |                  | 15                      | pF       |  |

NOTES:

1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V.

Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the Vols of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no single output sinks more than 5mA and no more than two outputs exceed the test conditions

3. Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the V<sub>CC</sub>-0.7 specification when the address bits are stabilizing.

Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when VIN is approximately 2V.

5. See Figures 37 through 40 for I<sub>CC</sub> test conditions and Figure 36 for I<sub>CC</sub> vs Freq.

Active mode: I<sub>CC(MAX)</sub> = (0.9 × FREQ. + 1.1)mA. for all devices except 8XC51RD+; 8XC51RD+ I<sub>CC</sub> = (0.9 × Freq +2.1) mA. Idle mode: I<sub>CC(MAX)</sub> = (0.18 × FREQ. +1.0)mA
This value applies to T<sub>amb</sub> = 0°C to +70°C. For T<sub>amb</sub> = -40°C to +85°C, I<sub>TL</sub> = -750µA.
Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.

Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: 8.

Maximum IOL per port pin: 15mA (\*NOTE: This is 85°C specification.)

Maximum IOL per 8-bit port: 26mA

Maximum total I<sub>OL</sub> for all outputs: 71mA

If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

ALE is tested to V<sub>OH1</sub>, except when ALE is off then V<sub>OH</sub> is the voltage specification.

10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25pF. Pin capacitance of ceramic package is less than 15pF (except EA is 25pF).

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# **AC ELECTRICAL CHARACTERISTICS**

 $T_{amb} = 0^{\circ}C$  to +70°C or -40°C to +85°C,  $V_{CC} = +2.7V$  to +5.5V,  $V_{SS} = 0V^{1, 2, 3}$ 

|                     |                      | 16MHz CLOC                                                  |     | CLOCK | OCK VARIABLE CLOCK       |                                      |      |  |
|---------------------|----------------------|-------------------------------------------------------------|-----|-------|--------------------------|--------------------------------------|------|--|
| SYMBOL              | 30L FIGURE PARAMETER |                                                             | MIN | MAX   | MIN                      | MAX                                  | UNIT |  |
| 1/t <sub>CLCL</sub> | 29                   | Oscillator frequency <sup>5</sup><br>Speed versions :4; 5;S |     |       | 3.5                      | 16                                   | MHz  |  |
| t <sub>LHLL</sub>   | 29                   | ALE pulse width                                             | 85  |       | 2t <sub>CLCL</sub> -40   |                                      | ns   |  |
| t <sub>AVLL</sub>   | 29                   | Address valid to ALE low                                    | 22  |       | t <sub>CLCL</sub> -40    |                                      | ns   |  |
| t <sub>LLAX</sub>   | 29                   | Address hold after ALE low                                  | 32  |       | t <sub>CLCL</sub> -30    |                                      | ns   |  |
| t <sub>LLIV</sub>   | 29                   | ALE low to valid instruction in                             |     | 150   |                          | 4t <sub>CLCL</sub> -100              | ns   |  |
| t <sub>LLPL</sub>   | 29                   | ALE low to PSEN low                                         | 32  |       | t <sub>CLCL</sub> -30    |                                      | ns   |  |
| t <sub>PLPH</sub>   | 29                   | PSEN pulse width                                            | 142 |       | 3t <sub>CLCL</sub> -45   |                                      | ns   |  |
| t <sub>PLIV</sub>   | 29                   | PSEN low to valid instruction in                            |     | 82    |                          | 3t <sub>CLCL</sub> -105              | ns   |  |
| t <sub>PXIX</sub>   | 29                   | Input instruction hold after PSEN                           | 0   |       | 0                        |                                      | ns   |  |
| t <sub>PXIZ</sub>   | 29                   | Input instruction float after PSEN                          |     | 37    |                          | t <sub>CLCL</sub> -25                | ns   |  |
| t <sub>AVIV</sub> 5 | 29                   | Address to valid instruction in                             |     | 207   |                          | 5t <sub>CLCL</sub> -105              | ns   |  |
| t <sub>PLAZ</sub>   | 29                   | PSEN low to address float                                   |     | 10    |                          | 10                                   | ns   |  |
| Data Memo           | ory                  | •                                                           |     |       |                          | •                                    |      |  |
| t <sub>RLRH</sub>   | 30, 31               | RD pulse width                                              | 275 |       | 6t <sub>CLCL</sub> -100  |                                      | ns   |  |
| t <sub>WLWH</sub>   | 30, 31               | WR pulse width                                              | 275 |       | 6t <sub>CLCL</sub> -100  |                                      | ns   |  |
| t <sub>RLDV</sub>   | 30, 31               | RD low to valid data in                                     |     | 147   |                          | 5t <sub>CLCL</sub> -165              | ns   |  |
| t <sub>RHDX</sub>   | 30, 31               | Data hold after RD                                          | 0   |       | 0                        |                                      | ns   |  |
| t <sub>RHDZ</sub>   | 30, 31               | Data float after RD                                         |     | 65    |                          | 2t <sub>CLCL</sub> -60               | ns   |  |
| t <sub>LLDV</sub>   | 30, 31               | ALE low to valid data in                                    |     | 350   |                          | 8t <sub>CLCL</sub> -150              | ns   |  |
| t <sub>AVDV</sub>   | 30, 31               | Address to valid data in                                    |     | 397   |                          | 9t <sub>CLCL</sub> -165              | ns   |  |
| t <sub>LLWL</sub>   | 30, 31               | ALE low to RD or WR low                                     | 137 | 239   | 3t <sub>CLCL</sub> -50   | 3t <sub>CLCL</sub> +50               | ns   |  |
| t <sub>AVWL</sub>   | 30, 31               | Address valid to WR low or RD low                           | 122 |       | 4t <sub>CLCL</sub> -130  |                                      | ns   |  |
| t <sub>QVWX</sub>   | 30, 31               | Data valid to WR transition                                 | 13  |       | t <sub>CLCL</sub> -50    |                                      | ns   |  |
| t <sub>WHQX</sub>   | 30, 31               | Data hold after WR                                          | 13  |       | t <sub>CLCL</sub> -50    |                                      | ns   |  |
| t <sub>QVWH</sub>   | 31                   | Data valid to WR high                                       | 287 |       | 7t <sub>CLCL</sub> -150  |                                      | ns   |  |
| t <sub>RLAZ</sub>   | 30, 31               | RD low to address float                                     |     | 0     |                          | 0                                    | ns   |  |
| t <sub>WHLH</sub>   | 30, 31               | RD or WR high to ALE high                                   | 23  | 103   | t <sub>CLCL</sub> -40    | t <sub>CLCL</sub> +40                | ns   |  |
| External Cl         | ock                  |                                                             |     |       |                          |                                      |      |  |
| t <sub>CHCX</sub>   | 33                   | High time                                                   | 20  |       | 20                       | tCLCL-tCLCX                          | ns   |  |
| t <sub>CLCX</sub>   | 33                   | Low time                                                    | 20  |       | 20                       | t <sub>CLCL</sub> -t <sub>CHCX</sub> | ns   |  |
| t <sub>CLCH</sub>   | 33                   | Rise time                                                   |     | 20    |                          | 20                                   | ns   |  |
| t <sub>CHCL</sub>   | 33                   | Fall time                                                   |     | 20    |                          | 20                                   | ns   |  |
| Shift Regis         | ter                  |                                                             |     |       |                          |                                      |      |  |
| t <sub>XLXL</sub>   | 32                   | Serial port clock cycle time                                | 750 |       | 12t <sub>CLCL</sub>      |                                      | ns   |  |
| t <sub>QVXH</sub>   | 32                   | Output data setup to clock rising edge                      | 492 |       | 10t <sub>CLCL</sub> -133 |                                      | ns   |  |
| t <sub>XHQX</sub>   | 32                   | Output data hold after clock rising edge                    | 8   |       | 2t <sub>CLCL</sub> -117  |                                      | ns   |  |
| t <sub>XHDX</sub>   | 32                   | Input data hold after clock rising edge                     | 0   |       | 0                        |                                      | ns   |  |
| t <sub>XHDV</sub>   | 32                   | Clock rising edge to input data valid                       |     | 492   |                          | 10t <sub>CLCL</sub> -133             | ns   |  |

NOTES:

 Parameters are valid over operating temperature range unless otherwise specified.
Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
Interfacing the microcontroller to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to Port 0 drivers.

4. See application note AN457 for external memory interface.

5. Parts are guaranteed to operate down to 0Hz.

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

# **AC ELECTRICAL CHARACTERISTICS**

 $T_{amb} = 0^{\circ}C$  to +70°C or -40°C to +85°C,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = 0V^{1, 2, 3}$ 

|                   |        |                                                             | VARIABL                  | 33MHz                                |     |     |      |
|-------------------|--------|-------------------------------------------------------------|--------------------------|--------------------------------------|-----|-----|------|
| SYMBOL            | FIGURE | PARAMETER                                                   | MIN                      | MAX                                  | MIN | MAX | UNIT |
| t <sub>LHLL</sub> | 29     | ALE pulse width                                             | 2t <sub>CLCL</sub> -40   |                                      | 21  |     | ns   |
| t <sub>AVLL</sub> | 29     | Address valid to ALE low                                    | t <sub>CLCL</sub> -25    |                                      | 5   |     | ns   |
| t <sub>LLAX</sub> | 29     | Address hold after ALE low                                  | t <sub>CLCL</sub> -25    |                                      |     |     | ns   |
| t <sub>LLIV</sub> | 29     | ALE low to valid instruction in                             |                          | 4t <sub>CLCL</sub> -65               |     | 55  | ns   |
| t <sub>LLPL</sub> | 29     | ALE low to PSEN low                                         | t <sub>CLCL</sub> -25    |                                      | 5   |     | ns   |
| t <sub>PLPH</sub> | 29     | PSEN pulse width                                            | 3t <sub>CLCL</sub> -45   |                                      | 45  |     | ns   |
| t <sub>PLIV</sub> | 29     | PSEN low to valid instruction in                            |                          | 3t <sub>CLCL</sub> –60               |     | 30  | ns   |
| t <sub>PXIX</sub> | 29     | Input instruction hold after PSEN                           | 0                        |                                      | 0   |     | ns   |
| t <sub>PXIZ</sub> | 29     | Input instruction float after PSEN                          |                          | t <sub>CLCL</sub> -25                |     | 5   | ns   |
| t <sub>AVIV</sub> | 29     | Address to valid instruction in                             |                          | 5t <sub>CLCL</sub> -80               |     | 70  | ns   |
| t <sub>PLAZ</sub> | 29     | PSEN low to address float                                   |                          | 10                                   |     | 10  | ns   |
| Data Memor        | у      | _                                                           |                          |                                      | _   | _   |      |
| t <sub>RLRH</sub> | 30, 31 | RD pulse width                                              | 6t <sub>CLCL</sub> -100  |                                      | 82  |     | ns   |
| t <sub>WLWH</sub> | 30, 31 | WR pulse width                                              | 6t <sub>CLCL</sub> -100  |                                      | 82  |     | ns   |
| t <sub>RLDV</sub> | 30, 31 | RD low to valid data in                                     |                          | 5t <sub>CLCL</sub> –90               |     | 60  | ns   |
| t <sub>RHDX</sub> | 30, 31 | Data hold after RD                                          | 0                        |                                      | 0   |     | ns   |
| t <sub>RHDZ</sub> | 30, 31 | Data float after RD                                         |                          | 2t <sub>CLCL</sub> –28               |     | 32  | ns   |
| t <sub>LLDV</sub> | 30, 31 | ALE low to valid data in                                    |                          | 8t <sub>CLCL</sub> -150              |     | 90  | ns   |
| t <sub>AVDV</sub> | 30, 31 | Address to valid data in                                    |                          | 9t <sub>CLCL</sub> -165              |     | 105 | ns   |
| t <sub>LLWL</sub> | 30, 31 | ALE low to RD or WR low                                     | 3t <sub>CLCL</sub> -50   | 3t <sub>CLCL</sub> +50               | 40  | 140 | ns   |
| t <sub>AVWL</sub> | 30, 31 | Address valid to $\overline{WR}$ low or $\overline{RD}$ low | 4t <sub>CLCL</sub> -75   |                                      | 45  |     | ns   |
| t <sub>QVWX</sub> | 30, 31 | Data valid to WR transition                                 | t <sub>CLCL</sub> -30    |                                      | 0   |     | ns   |
| t <sub>WHQX</sub> | 30, 31 | Data hold after WR                                          | t <sub>CLCL</sub> -25    |                                      | 5   |     | ns   |
| t <sub>QVWH</sub> | 31     | Data valid to WR high                                       | 7t <sub>CLCL</sub> -130  |                                      | 80  |     | ns   |
| t <sub>RLAZ</sub> | 30, 31 | RD low to address float                                     |                          | 0                                    |     | 0   | ns   |
| t <sub>WHLH</sub> | 30, 31 | RD or WR high to ALE high                                   | t <sub>CLCL</sub> -25    | t <sub>CLCL</sub> +25                | 5   | 55  | ns   |
| External Clo      | ock    |                                                             |                          |                                      |     |     |      |
| t <sub>CHCX</sub> | 33     | High time                                                   | 0.38t <sub>CLCL</sub>    | t <sub>CLCL</sub> -t <sub>CLCX</sub> |     |     | ns   |
| t <sub>CLCX</sub> | 33     | Low time                                                    | 0.38t <sub>CLCL</sub>    | tCLCL-tCHCX                          |     |     | ns   |
| t <sub>CLCH</sub> | 33     | Rise time                                                   |                          | 5                                    |     |     | ns   |
| t <sub>CHCL</sub> | 33     | Fall time                                                   |                          | 5                                    |     |     | ns   |
| Shift Regist      | er     |                                                             |                          |                                      |     |     |      |
| t <sub>XLXL</sub> | 32     | Serial port clock cycle time                                | 12t <sub>CLCL</sub>      |                                      | 360 |     | ns   |
| t <sub>QVXH</sub> | 32     | Output data setup to clock rising edge                      | 10t <sub>CLCL</sub> -133 |                                      | 167 |     | ns   |
| t <sub>XHQX</sub> | 32     | Output data hold after clock rising edge                    | 2t <sub>CLCL</sub> -80   |                                      |     |     | ns   |
| t <sub>XHDX</sub> | 32     | Input data hold after clock rising edge                     | 0                        |                                      | 0   |     | ns   |
| t <sub>XHDV</sub> | 32     | Clock rising edge to input data valid                       |                          | 10t <sub>CLCL</sub> -133             |     | 167 | ns   |

NOTES:

 Parameters are valid over operating temperature range unless otherwise specified.
Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
Interfacing the microcontroller to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to Port 0 drivers.

4. For frequencies equal or less than 16MHz, see 16MHz "AC Electrical Characteristics", page 38.

5. Parts are guaranteed to operate down to 0Hz.

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+



### Figure 34. AC Testing Input/Output







Figure 36.  $I_{CC}$  vs. FREQ Valid only within frequency specifications of the device under test

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## **EPROM CHARACTERISTICS**

All these devices can be programmed by using a modified Improved Quick-Pulse Programming<sup>™</sup> algorithm. It differs from older methods in the value used for V<sub>PP</sub> (programming supply voltage) and in the width and number of the ALE/PROG pulses.

The family contains two signature bytes that can be read and used by an EPROM programming system to identify the device. The signature bytes identify the device as being manufactured by Philips.

Table 9 shows the logic levels for reading the signature byte, and for programming the program memory, the encryption table, and the security bits. The circuit configuration and waveforms for quick-pulse programming are shown in Figures 41 and 42. Figure 43 shows the circuit configuration for normal program memory verification.

#### **Quick-Pulse Programming**

The setup for microcontroller quick-pulse programming is shown in Figure 41. Note that the device is running with a 4 to 6MHz oscillator. The reason the oscillator needs to be running is that the device is executing internal address and program data transfers.

The address of the EPROM location to be programmed is applied to ports 1 and 2, as shown in Figure 41. The code byte to be programmed into that location is applied to port 0. RST, <u>PSEN</u> and pins of ports 2 and 3 specified in Table 9 are held at the 'Program Code Data' levels indicated in Table 9. The ALE/PROG is pulsed low 5 times as shown in Figure 42.

To program the encryption table, repeat the 5 pulse programming sequence for addresses 0 through 1FH, using the 'Pgm Encryption Table' levels. Do not forget that after the encryption table is programmed, verification cycles will produce only encrypted data.

To program the security bits, repeat the 5 pulse programming sequence using the 'Pgm Security Bit' levels. After one security bit is programmed, further programming of the code memory and encryption table is disabled. However, the other security bits can still be programmed.

Note that the  $\overline{EA}/V_{PP}$  pin must not be allowed to go above the maximum specified  $V_{PP}$  level for any amount of time. Even a narrow glitch above that voltage can cause permanent damage to the device. The  $V_{PP}$  source should be well regulated and free of glitches and overshoot.

#### **Program Verification**

If security bits 2 and 3 have not been programmed, the on-chip program memory can be read out for program verification. The

address of the program memory locations to be read is applied to ports 1 and 2 as shown in Figure 43. The other pins are held at the 'Verify Code Data' levels indicated in Table 9. The contents of the address location will be emitted on port 0. External pull-ups are required on port 0 for this operation.

If the 64 byte encryption table has been programmed, the data presented at port 0 will be the exclusive NOR of the program byte with one of the encryption bytes. The user will have to know the encryption table contents in order to correctly decode the verification data. The encryption table itself cannot be read out.

#### **Reading the Signature Bytes**

The signature bytes are read by the same procedure as a normal verification of locations 030H and 031H, except that P3.6 and P3.7 need to be pulled to a logic low. The values are:

(030H) = 15H indicates manufactured by Philips (031H) = BBH indicates 87C54

| = | BBH Indicates 87054    |
|---|------------------------|
|   | BDH indicates 87C58    |
|   | B1H indicates 87C51FA  |
|   | B2H indicates 87C51FB  |
|   | B3H indicates 87C51FC  |
|   | CAH indicates 87C51RA+ |
|   | CBH indicates 87C51RB+ |
|   | CCH indicates 87C51RC+ |
|   | CDH indicates 87C51RD+ |
|   |                        |

(060H) = NA

### Program/Verify Algorithms

Any algorithm in agreement with the conditions listed in Table 9, and which satisfies the timing specifications, is suitable.

### **Security Bits**

With none of the security bits programmed the code in the program memory can be verified. If the encryption table is programmed, the code will be encrypted when verified. When only security bit 1 (see Table 10) is programmed, MOVC instructions executed from external program memory are disabled from fetching code bytes from the internal memory, EA is latched on Reset and all further programming of the EPROM is disabled. When security bits 1 and 2 are programmed, in addition to the above, verify mode is disabled. When all three security bits are programmed, all of the conditions above apply and all external program memory execution is disabled.

### **Encryption Array**

64 bytes of encryption array are initially unprogrammed (all 1s).

<sup>™</sup>Trademark phrase of Intel Corporation.



Figure 41. Programming Configuration



Figure 42. PROG Waveform



Figure 43. Program Verification

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## ROM CODE SUBMISSION FOR 32K ROM DEVICES (80C58, 83C51FC, AND 83C51RC+)

When submitting ROM code for the 32K ROM devices, the following must be specified:

- 1. 32k byte user ROM data
- 2. 64 byte ROM encryption key
- 3. ROM security bits.

| ADDRESS        | CONTENT | BIT(S) | COMMENT                                                           |
|----------------|---------|--------|-------------------------------------------------------------------|
| 0000H to 7FFFH | DATA    | 7:0    | User ROM Data                                                     |
| 8000H to 803FH | KEY     | 7:0    | ROM Encryption Key<br>FFH = no encryption                         |
| 8040H          | SEC     | 0      | ROM Security Bit 1<br>0 = enable security<br>1 = disable security |
| 8040H          | SEC     | 1      | ROM Security Bit 2<br>0 = enable security<br>1 = disable security |

Security Bit 1: When programmed, this bit has two effects on masked ROM parts:

1. External MOVC is disabled, and

2. EA is latched on Reset.

Security Bit 2: When programmed, this bit inhibits Verify User ROM.

**NOTE:** Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.

If the ROM Code file does not include the options, the following information must be included with the ROM code.

For each of the following, check the appropriate box, and send to Philips along with the code:

| Security Bit #1: | Enabled | □ Disabled |  |
|------------------|---------|------------|--|
| Security Bit #2: | Enabled | Disabled   |  |

### 8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+

## ROM CODE SUBMISSION FOR 64K ROM DEVICE (83C51RD+)

When submitting ROM code for the 64K ROM devices, the following must be specified:

- 1. 64k byte user ROM data
- 2. 64 byte ROM encryption key
- 3. ROM security bits.

| ADDRESS          | CONTENT | BIT(S) | COMMENT                                                           |
|------------------|---------|--------|-------------------------------------------------------------------|
| 0000H to FFFFH   | DATA    | 7:0    | User ROM Data                                                     |
| 10000H to 1003FH | KEY     | 7:0    | ROM Encryption Key<br>FFH = no encryption                         |
| 10040H           | SEC     | 0      | ROM Security Bit 1<br>0 = enable security<br>1 = disable security |
| 10040H           | SEC     | 1      | ROM Security Bit 2<br>0 = enable security<br>1 = disable security |

Security Bit 1: When programmed, this bit has two effects on masked ROM parts:

1. External MOVC is disabled, and

2.  $\overline{EA}$  is latched on Reset.

Security Bit 2: When programmed, this bit inhibits Verify User ROM.

**NOTE:** Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.

If the ROM Code file does not include the options, the following information must be included with the ROM code.

For each of the following, check the appropriate box, and send to Philips along with the code:

| Security Bit #1: | □ Enabled | □ Disabled |  |
|------------------|-----------|------------|--|
|                  |           |            |  |

Encryption: 🗆 No

□ Yes If Yes, must send

8XC54/58 8XC51FA/FB/FC/80C51FA 8XC51RA+/RB+/RC+/RD+/80C51RA+



| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | с              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | Μ <sub>E</sub> | М <sub>Н</sub> | w     | max.  |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|----------------|----------------|-------|-------|
| mm     | 4.7       | 0.51                   | 4.0                    | 1.70<br>1.14   | 0.53<br>0.38   | 0.36<br>0.23   | 52.50<br>51.50   | 14.1<br>13.7     | 2.54 | 15.24          | 3.60<br>3.05 | 15.80<br>15.24 | 17.42<br>15.90 | 0.254 | 2.25  |
| inches | 0.19      | 0.020                  | 0.16                   | 0.067<br>0.045 | 0.021<br>0.015 | 0.014<br>0.009 | 2.067<br>2.028   | 0.56<br>0.54     | 0.10 | 0.60           | 0.14<br>0.12 | 0.62<br>0.60   | 0.69<br>0.63   | 0.01  | 0.089 |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFEF  | EUROPEAN  |  |            |                                  |
|----------|--------|--------|-----------|--|------------|----------------------------------|
| VERSION  | IEC    | JEDEC  | EIAJ      |  | PROJECTION | ISSUE DATE                       |
| SOT129-1 | 051G08 | MO-015 | SC-511-40 |  |            | <del>-95-01-14</del><br>99-12-27 |

## Data sheet status

| Data sheet<br>status       | Product<br>status | Definition <sup>[1]</sup>                                                                                                                                                                                                                                        |
|----------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective<br>specification | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                             |
| Preliminary specification  | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make changes at any time without notice in order to<br>improve design and supply the best possible product. |
| Product specification      | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                             |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

## Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 2000 All rights reserved. Printed in U.S.A.

> Date of release: 08-00 9397 750 07405

Document order number:

Let's make things better.



