



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                                       |
|----------------------------|----------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                              |
| Core Size                  | 32-Bit Single-Core                                                                           |
| Speed                      | 100MHz                                                                                       |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, LINbus, MMC/SD/SDIO, QSPI, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                                 |
| Number of I/O              | 36                                                                                           |
| Program Memory Size        | 1MB (1M x 8)                                                                                 |
| Program Memory Type        | FLASH                                                                                        |
| EEPROM Size                | -                                                                                            |
| RAM Size                   | 256K x 8                                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V                                                                                  |
| Data Converters            | A/D 10x12b                                                                                   |
| Oscillator Type            | Internal                                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                            |
| Mounting Type              | Surface Mount                                                                                |
| Package / Case             | 48-UFQFN Exposed Pad                                                                         |
| Supplier Device Package    | 48-UFQFPN (7x7)                                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f412cgu6                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 91.  | Synchronous multiplexed NOR/PSRAM read timings                            | 154   |
|------------|---------------------------------------------------------------------------|-------|
| Table 92.  | Synchronous multiplexed PSRAM write timings                               | 156   |
| Table 93.  | Synchronous non-multiplexed NOR/PSRAM read timings                        | 157   |
| Table 94.  | Synchronous non-multiplexed PSRAM write timings                           | 159   |
| Table 95.  | Dynamic characteristics: SD / MMC characteristics                         | 160   |
| Table 96.  | Dynamic characteristics: eMMC characteristics VDD = 1.7 V to 1.9 V        | 161   |
| Table 97.  | RTC characteristics                                                       | 161   |
| Table 98.  | WLCSP64 - 64-pin, 3.658 x 3.686 mm, 0.4 mm pitch wafer level chip scale   |       |
|            | package mechanical data                                                   | 163   |
| Table 99.  | WLCSP64 recommended PCB design rules (0.4 mm pitch)                       | 163   |
| Table 100. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |       |
|            | package mechanical data                                                   | 165   |
| Table 101. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat                         |       |
|            | package mechanical data                                                   | 169   |
| Table 102. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package               |       |
|            | mechanical data                                                           | 171   |
| Table 103. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package               |       |
|            | mechanical data                                                           | 175   |
| Table 104. | UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball        |       |
|            | grid array package mechanical data                                        | . 178 |
| Table 105. | UFBGA100 recommended PCB design rules (0.5 mm pitch BGA)                  | 179   |
| Table 106. | UFBGA144 - 144-pin, 10 x 10 mm, 0.80 mm pitch, ultra fine pitch ball      |       |
|            | grid array package mechanical data                                        | . 181 |
| Table 107. | UFBGA144 recommended PCB design rules (0.80 mm pitch BGA)                 | 182   |
| Table 108. | Package thermal characteristics                                           | 184   |
| Table 109. | Ordering information scheme                                               | 185   |
| Table 110. | Document revision history                                                 | 191   |
|            |                                                                           |       |



There are three power modes configured by software when the regulator is ON:

- MR is used in the nominal regulation mode (With different voltage scaling in Run mode) In Main regulator mode (MR mode), different voltage scaling are provided to reach the best compromise between maximum frequency and dynamic power consumption.
- LPR is used in the Stop mode

The LP regulator mode is configured by software when entering Stop mode.

• Power-down is used in Standby mode.

The Power-down mode is activated only when entering in Standby mode. The regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption. The contents of the registers and SRAM are lost.

Depending on the package, one or two external ceramic capacitors should be connected on the VCAP\_1 and VCAP\_2 pins. The VCAP\_2 pin is only available for the 100 pins and 144 pins packages.

All packages have the regulator ON feature.

### 3.19.2 Regulator OFF

This feature is available only on UFBGA100 and UFBGA144 packages, which feature the BYPASS\_REG pin. The regulator is disabled by holding BYPASS\_REG high. The regulator OFF mode allows to supply externally a V<sub>12</sub> voltage source through V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> pins.

Since the internal voltage scaling is not managed internally, the external voltage value must be aligned with the targeted maximum frequency.

The two 2.2  $\mu\text{F}$  ceramic capacitors should be replaced by two 100 nF decoupling capacitors.

When the regulator is OFF, there is no more internal monitoring on  $V_{12}$ . An external power supply supervisor should be used to monitor the  $V_{12}$  of the logic power domain. PA0 pin should be used for this purpose, and act as power-on reset on  $V_{12}$  power domain.

In regulator OFF mode, the following features are no more supported:

- PA0 cannot be used as a GPIO pin since it allows to reset a part of the V<sub>12</sub> logic power domain which is not reset by the NRST pin.
- As long as PA0 is kept low, the debug mode cannot be used under power-on reset. As a consequence, PA0 and NRST pins must be managed separately if the debug connection under reset or pre-reset is required.



# 3.27 Inter-integrated sound (I<sup>2</sup>S)

Five standard I<sup>2</sup>S interfaces (multiplexed with SPI1 to SPI5) are available. They can be operated in master or slave mode, in simplex communication mode, and full duplex mode for I2S2 and I2S3. All I<sup>2</sup>S interfaces can be configured to operate with a 16-/32-bit resolution as an input or output channel. I2Sx audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency.

All I<sup>2</sup>Sx interfaces can be served by the DMA controller.

# 3.28 Audio PLL (PLLI2S)

The devices feature an additional dedicated PLL for audio I<sup>2</sup>S applications. It allows to achieve error-free I<sup>2</sup>S sampling clock accuracy without compromising on the CPU performance, while using USB peripherals.

Different sources can be selected for the I2S master clock of the APB1 and the I2S master clock of the APB2. This gives the flexibility to work with two different audio sampling frequencies. The different possible sources are the main PLL, the PLLI2S, HSE or HSI clocks or an external clock provided through a pin (external PLL or Codec output)

The PLLI2S configuration can be modified to manage an I<sup>2</sup>S sample rate change without disabling the main PLL (PLL) used for CPU, USB and Ethernet interfaces.

The audio PLL can be programmed with very low error to obtain sampling rates ranging from 8 KHz to 192 KHz.

# 3.29 Digital filter for sigma-delta modulators (DFSDM)

The device embeds one DFSDM with 2 digital filters modules and 4 external input serial channels (transceivers) or alternately 2 internal parallel inputs support.

The DFSDM peripheral is dedicated to interface the external  $\Sigma\Delta$  modulators to microcontroller and then to perform digital filtering of the received data streams (which represent analog value on  $\Sigma\Delta$  modulators inputs). DFSDM can also interface PDM (Pulse Density Modulation) microphones and perform PDM to PCM conversion and filtering in hardware. DFSDM features optional parallel data stream inputs from microcontrollers memory (through DMA/CPU transfers into DFSDM).

DFSDM transceivers support several serial interface formats (to support various  $\Sigma\Delta$  modulators). DFSDM digital filter modules perform digital processing according user selected filter parameters with up to 24-bit final ADC resolution.



## 3.33 Random number generator (RNG)

All devices embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit.

## 3.34 General-purpose input/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current-capable and have speed selection to better manage internal noise, power consumption and electromagnetic emission.

The I/O configuration can be locked if needed by following a specific sequence in order to avoid spurious writing to the I/Os registers.

Fast I/O handling allowing maximum I/O toggling up to 100 MHz.

## 3.35 Analog-to-digital converter (ADC)

One 12-bit analog-to-digital converter is embedded and shares up to 16 external channels, performing conversions in the single-shot or scan mode. In scan mode, automatic conversion is performed on a selected group of analog inputs.

The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

To synchronize A/D conversion and timers, the ADCs could be triggered by any of TIM1, TIM2, TIM3, TIM4 or TIM5 timer.

## 3.36 Temperature sensor

The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 1.7 V and 3.6 V. The temperature sensor is internally connected to the ADC\_IN18 input channel which is used to convert the sensor output voltage into a digital value. Refer to the reference manual for additional information.

As the offset of the temperature sensor varies from chip to chip due to process variation, the internal temperature sensor is mainly suitable for applications that detect temperature changes instead of absolute temperatures. If an accurate temperature reading is needed, then an external temperature sensor part should be used.

# 3.37 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.



DocID028087 Rev 4

|          |        | Pir     | n Nu    | mber     |          |         |                                                         |             |                  |       |                                                                                                |                         |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|------------------------------------------------------------------------------------------------|-------------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                            | Additional<br>functions |
| -        | 40     | E2      | 66      | D12      | E11      | 99      | PC9                                                     | I/O         | FT               | -     | MCO_2, TIM3_CH4,<br>TIM8_CH4, I2C3_SDA,<br>I2S2_CKIN,<br>QUADSPI_BK1_IO0,<br>SDIO_D1, EVENTOUT | -                       |
| 29       | 41     | E3      | 67      | D11      | E12      | 100     | PA8                                                     | I/O         | FT               | -     | MCO_1, TIM1_CH1,<br>I2C3_SCL, USART1_CK,<br>USB_FS_SOF, SDIO_D1,<br>EVENTOUT                   | -                       |
| 30       | 42     | D1      | 68      | D10      | D12      | 101     | PA9                                                     | I/O         | FT               | -     | TIM1_CH2, I2C3_SMBA,<br>USART1_TX,<br>USB_FS_VBUS,<br>SDIO_D2, EVENTOUT                        | -                       |
| 31       | 43     | D2      | 69      | C12      | D11      | 102     | PA10                                                    | I/O         | FT               | -     | TIM1_CH3,<br>SPI5_MOSI/I2S5_SD,<br>USART1_RX,<br>USB_FS_ID, EVENTOUT                           | -                       |
| 32       | 44     | D3      | 70      | B12      | C12      | 103     | PA11                                                    | I/O         | FT               | -     | TIM1_CH4, SPI4_MISO,<br>USART1_CTS,<br>USART6_TX, CAN1_RX,<br>USB_FS_DM,<br>EVENTOUT           | -                       |
| 33       | 45     | C1      | 71      | A12      | B12      | 104     | PA12                                                    | I/O         | FT               | -     | TIM1_ETR, SPI5_MISO,<br>USART1_RTS,<br>USART6_RX, CAN1_TX,<br>USB_FS_DP, EVENTOUT              | -                       |
| 34       | 46     | C2      | 72      | A11      | A12      | 105     | PA13                                                    | I/O         | FT               | -     | JTMS-SWDIO,<br>EVENTOUT                                                                        | -                       |
| -        | -      | -       | 73      | C11      | G9       | 106     | VCAP_2                                                  | S           | -                | -     | -                                                                                              | -                       |
| 35       | 47     | B1      | 74      | F11      | G10      | 107     | VSS                                                     | S           | -                | -     | -                                                                                              | -                       |
| 36       | 48     | -       | 75      | G11      | -        | -       | VDD                                                     | S           | -                | -     | -                                                                                              | -                       |
| -        | -      | A1      | -       | -        | F9       | 108     | VDD                                                     | S           | -                | -     | -                                                                                              | -                       |
| 37       | 49     | B2      | 76      | A10      | A11      | 109     | PA14                                                    | I/O         | FT               | -     | JTCK-SWCLK,<br>EVENTOUT                                                                        | -                       |
| 38       | 50     | A2      | 77      | A9       | A10      | 110     | PA15                                                    | I/O         | FT               | -     | JTDI,<br>TIM2_CH1/TIM2_ETR,<br>SPI1_NSS/I2S1_WS,<br>SPI3_NSS/I2S3_WS,<br>USART1_TX, EVENTOUT   | -                       |

Table 9. STM32F412xE/G pin definition (continued)



| Symbol                              | Baramatar                                                                            | Conditiona                                                                                | Min  | Tun  | Mox  | Unit |
|-------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol                              | Parameter                                                                            | Conditions                                                                                | WIIN | тур  | wax  | Unit |
| V <sub>PDRhyst</sub> <sup>(2)</sup> | PDR hysteresis                                                                       | -                                                                                         | -    | 40   | -    | mV   |
| V                                   | Brownout level 1                                                                     | Falling edge                                                                              | 2.13 | 2.19 | 2.24 |      |
| VBOR1                               | threshold                                                                            | Rising edge                                                                               | 2.23 | 2.29 | 2.33 |      |
|                                     | Brownout level 2                                                                     | Falling edge                                                                              | 2.44 | 2.50 | 2.56 | V    |
| VBOR2                               | threshold                                                                            | Rising edge                                                                               | 2.53 | 2.59 | 2.63 | v    |
| N                                   | Brownout level 3                                                                     | Falling edge                                                                              | 2.75 | 2.83 | 2.88 |      |
| VBOR3                               | threshold                                                                            | Rising edge                                                                               | 2.85 | 2.92 | 2.97 |      |
| V <sub>BORhyst</sub> <sup>(2)</sup> | BOR hysteresis                                                                       | -                                                                                         | -    | 100  | -    | mV   |
| T <sub>RSTTEMPO</sub>               | POR reset timing                                                                     | -                                                                                         | 0.5  | 1.5  | 3.0  | ms   |
| I <sub>RUSH</sub> <sup>(2)</sup>    | In-Rush current on<br>voltage regulator power-<br>on (POR or wakeup from<br>Standby) | -                                                                                         | -    | 160  | 200  | mA   |
| E <sub>RUSH</sub> <sup>(2)</sup>    | In-Rush energy on<br>voltage regulator power-<br>on (POR or wakeup from<br>Standby)  | V <sub>DD</sub> = 1.7 V, T <sub>A</sub> = 105 °C,<br>I <sub>RUSH</sub> = 171 mA for 31 μs | -    | -    | 5.4  | μC   |

Table 20. Embedded reset and power control block characteristics (continued)

1. The product behavior is guaranteed by design down to the minimum  $V_{\text{POR/PDR}}$  value.

2. Guaranteed by design, not tested in production.

3. The reset timing is measured from the power-on (POR reset or wakeup from  $V_{BAT}$ ) to the instant when first instruction is fetched by the user application code.

## 6.3.6 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 22: Current consumption measurement scheme*.

All the run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code.



|        |                                      |                                                      |                            | Тур                       |                           | Max <sup>(1)</sup>        |                            |      |
|--------|--------------------------------------|------------------------------------------------------|----------------------------|---------------------------|---------------------------|---------------------------|----------------------------|------|
| Symbol | Parameter                            | Conditions                                           | <sup>T</sup> HCLK<br>(MHz) | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit |
|        |                                      |                                                      | 100                        | 36.3                      | 38.95                     | 41.19                     | 42.95                      |      |
|        |                                      |                                                      | 84                         | 31.1                      | 33.22                     | 34.81                     | 36.10                      |      |
|        |                                      | External clock,                                      | 64                         | 22.3                      | 23.97                     | 25.10                     | 26.23                      |      |
|        |                                      | all peripherals enabled <sup>(3)</sup>               | 50                         | 18.3                      | 19.77                     | 20.65                     | 21.73                      |      |
|        | Supply current<br>in <b>Run mode</b> |                                                      | 25                         | 10.1                      | 11.39                     | 12.16                     | 13.11                      | - mA |
|        |                                      |                                                      | 20                         | 8.6                       | 9.60                      | 10.25                     | 11.06                      |      |
|        |                                      | HSI, PLL OFF, all peripherals enabled <sup>(3)</sup> | 16                         | 6.3                       | 6.85                      | 7.51                      | 8.38                       |      |
| I      |                                      |                                                      | 1                          | 1.1                       | 1.39                      | 1.82                      | 2.61                       |      |
| 'DD    |                                      |                                                      | 100                        | 22.1                      | 23.95                     | 25.80                     | 27.50                      |      |
|        |                                      |                                                      | 84                         | 19.7                      | 20.79                     | 22.52                     | 24.12                      |      |
|        |                                      | External clock, PLL ON <sup>(2)</sup>                | 64                         | 14.5                      | 15.88                     | 17.21                     | 18.54                      |      |
|        |                                      | all peripherals disabled <sup>(3)</sup>              | 50                         | 12.2                      | 13.38                     | 14.59                     | 15.79                      |      |
|        |                                      |                                                      | 25                         | 7.0                       | 8.05                      | 8.89                      | 10.16                      | -    |
|        |                                      |                                                      | 20                         | 6.0                       | 6.84                      | 7.51                      | 8.52                       |      |
|        |                                      | HSI, PLL OFF, all                                    | 16                         | 4.4                       | 4.91                      | 5.56                      | 6.54                       |      |
|        |                                      | peripherals disabled <sup>(3)</sup>                  | 1                          | 0.9                       | 1.25                      | 1.79                      | 2.59                       |      |

# Table 25. Typical and maximum current consumption in run mode, code with data processing<br/>(ART accelerator disabled) running from Flash memory - $V_{DD}$ = 3.6 V

1. Based on characterization, not tested in production unless otherwise specified.

2. Refer to Table 44 and RM0383 for the possible PLL VCO setting

3. Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register).



|          |                 | -       |                       |         |           |  |
|----------|-----------------|---------|-----------------------|---------|-----------|--|
| Parinhar |                 |         | I <sub>DD</sub> (Тур) |         | Unit      |  |
| renpiler | ai              | Scale 1 | Scale 2               | Scale 3 | Unit      |  |
|          | AHB-APB2 bridge | 0.09    | 0.07                  | 0.08    |           |  |
|          | TIM1            | 6.83    | 6.46                  | 5.81    |           |  |
|          | TIM8            | 6.63    | 6.29                  | 5.63    |           |  |
|          | USART1          | 3.31    | 3.11                  | 2.80    |           |  |
|          | USART6          | 3.21    | 3.02                  | 2.73    |           |  |
|          | ADC1            | 3.51    | 3.31                  | 2.98    |           |  |
|          | SDIO            | 3.74    | 3.51                  | 3.17    |           |  |
| APB2     | SPI1            | 1.47    | 1.36                  | 1.23    |           |  |
|          | SPI4            | 1.56    | 1.45                  | 1.31    | μΑνινιτιΖ |  |
|          | SYSCFG          | 0.54    | 0.49                  | 0.45    |           |  |
|          | TIM9            | 3.09    | 2.92                  | 2.63    |           |  |
|          | TIM10           | 1.91    | 1.79                  | 1.61    |           |  |
|          | TIM11           | 1.93    | 1.81                  | 1.64    |           |  |
|          | SPI5            | 1.54    | 1.44                  | 1.30    |           |  |
|          | DFSDM1          | 4.25    | 4.02                  | 3.61    |           |  |
| Bus Matr | ix              | 3.23    | 3.06                  | 2.73    |           |  |

 Table 36. Peripheral current consumption (continued)

1. N is the number of stream enable (1...8).

## 6.3.7 Wakeup time from low-power modes

The wakeup times given in *Table 37* are measured starting from the wakeup event trigger up to the first instruction executed by the CPU:

- For Stop or Sleep modes: the wakeup event is WFE.
- WKUP (PA0/PC0/PC1) pins are used to wakeup from Standby, Stop and Sleep modes.





Figure 27. High-speed external clock source AC timing diagram

Figure 28. Low-speed external clock source AC timing diagram



#### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 26 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 40*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).



## 6.3.11 PLL spread spectrum clock generation (SSCG) characteristics

The spread spectrum clock generation (SSCG) feature allows to reduce electromagnetic interferences (see *Table 52: EMI characteristics for LQFP144*). It is available only on the main PLL.

| Symbol            | Parameter                              | Min  | Тур | Max <sup>(1)</sup> | Unit |
|-------------------|----------------------------------------|------|-----|--------------------|------|
| f <sub>Mod</sub>  | Modulation frequency                   | -    | -   | 10                 | kHz  |
| md                | Peak modulation depth                  | 0.25 | -   | 2                  | %    |
| MODEPER * INCSTEP | (Modulation period) * (Increment Step) | -    | -   | 2 <sup>15</sup> -1 | -    |

| Table 46. | SSCG | parameter | constraints |
|-----------|------|-----------|-------------|
|           | 0000 | purumeter | constraints |

1. Guaranteed by design, not tested in production.

#### Equation 1

The frequency modulation period (MODEPER) is given by the equation below:

MODEPER = round[ $f_{PLL | IN} / (4 \times f_{Mod})$ ]

f<sub>PLL IN</sub> and f<sub>Mod</sub> must be expressed in Hz.

As an example:

If  $f_{PLL_IN} = 1$  MHz, and  $f_{MOD} = 1$  kHz, the modulation depth (MODEPER) is given by equation 1:

MODEPER = round  $[10^{6}/(4 \times 10^{3})] = 250$ 

#### Equation 2

Equation 2 allows to calculate the increment step (INCSTEP):

INCSTEP = round[
$$((2^{15} - 1) \times md \times PLLN)/(100 \times 5 \times MODEPER)$$
]

f<sub>VCO OUT</sub> must be expressed in MHz.

With a modulation depth (md) =  $\pm 2$  % (4 % peak to peak), and PLLN = 240 (in MHz):

INCSTEP = round[ $((2^{15}-1) \times 2 \times 240)/(100 \times 5 \times 250)$ ] = 126md(quantitazed)%

An amplitude quantization error may be generated because the linear modulation profile is obtained by taking the quantized values (rounded to the nearest integer) of MODPER and INCSTEP. As a result, the achieved modulation depth is quantized. The percentage quantized modulation depth is given by the following formula:

$$md_{quantized}$$
% = (MODEPER×INCSTEP×100×5)/ ((2<sup>15</sup>-1)×PLLN)

As a result:

$$md_{guantized} \% = (250 \times 126 \times 100 \times 5) / ((2^{15} - 1) \times 240) = 2.002\%$$
(peak)

DocID028087 Rev 4



The test results are given in *Table 52*. They are based on the EMS levels and classes defined in application note AN1709.

| Symbol            | Parameter                                                                                                                         | Conditions                                                                                                      | Level/<br>Class |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                    | $V_{DD}$ = 3.3 V, LQFP144<br>T <sub>A</sub> = +25 °C, f <sub>HCLK</sub> = 100 MHz,<br>conforms to IEC 61000-4-2 | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP144<br>T <sub>A</sub> = +25 °C, f <sub>HCLK</sub> = 100 MHz,<br>conforms to IEC 61000-4-4 | 4B              |

| Table 51. | EMS | characteristics | for LO | QFP144 | package |
|-----------|-----|-----------------|--------|--------|---------|
|           | _   |                 |        |        | paonago |

When the application is exposed to a noisy environment, it is recommended to avoid pin exposition to disturbances. The pins showing a middle range robustness are: PA0, PA1, PA2, on LQFP144 packages and PDR ON on WLCSP49.

As a consequence, it is recommended to add a serial resistor (1 k $\Omega$  maximum) located as close as possible to the MCU to the pins exposed to noise (connected to tracks longer than 50 mm on PCB).

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).



## 6.3.19 Communications interfaces

## I<sup>2</sup>C interface characteristics

The I<sup>2</sup>C interface meets the requirements of the standard I<sup>2</sup>C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" opendrain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DD</sub> is disabled, but is still present.

The I<sup>2</sup>C characteristics are described in *Table 61*. Refer also to *Section 6.3.16: I/O port characteristics* for more details on the input/output alternate function characteristics (SDA and SCL).

The  $I^2C$  bus interface supports standard mode (up to 100 kHz) and fast mode (up to 400 kHz). The  $I^2C$  bus frequency can be increased up to 1 MHz. For more details about the complete solution, contact your local ST sales representative.

| Symbol                                     | Parameter                                                                                          | Standar<br>I <sup>2</sup> C <sup>(</sup> | rd mode<br>1)(2)    | Fast mode | Unit               |     |
|--------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------|---------------------|-----------|--------------------|-----|
|                                            |                                                                                                    | Min                                      | Max                 | Min       | Max                |     |
| t <sub>w(SCLL)</sub>                       | SCL clock low time                                                                                 | 4.7                                      | -                   | 1.3       | -                  | 110 |
| t <sub>w(SCLH)</sub>                       | SCL clock high time                                                                                | 4.0                                      | -                   | 0.6       | -                  | μο  |
| t <sub>su(SDA)</sub>                       | SDA setup time                                                                                     | 250                                      | -                   | 100       | -                  |     |
| t <sub>h(SDA)</sub>                        | SDA data hold time                                                                                 | 0                                        | 3450 <sup>(3)</sup> | 0         | 900 <sup>(4)</sup> |     |
| t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time                                                                              | -                                        | 1000                | -         | 300                | ns  |
| t <sub>f(SDA)</sub><br>t <sub>f(SCL)</sub> | SDA and SCL fall time                                                                              | -                                        | 300                 | -         | 300                |     |
| t <sub>h(STA)</sub>                        | Start condition hold time                                                                          | 4.0                                      | -                   | 0.6       | -                  |     |
| t <sub>su(STA)</sub>                       | Repeated Start condition setup time                                                                | 4.7                                      | -                   | 0.6       | -                  | μs  |
| t <sub>su(STO)</sub>                       | Stop condition setup time                                                                          | 4.0                                      | -                   | 0.6       | -                  | μs  |
| t <sub>w(STO:STA)</sub>                    | Stop to Start condition time (bus free)                                                            | 4.7                                      | -                   | 1.3       | -                  | μs  |
| t <sub>SP</sub>                            | Pulse width of the spikes<br>that are suppressed by the<br>analog filter for standard fast<br>mode | -                                        | -                   | 50        | 120 <sup>(5)</sup> | ns  |
| Cb                                         | Capacitive load for each bus line                                                                  | -                                        | 400                 | -         | 400                | pF  |

#### Table 61. I<sup>2</sup>C characteristics

1. Guaranteed by design, not tested in production.

 f<sub>PCLK1</sub> must be at least 2 MHz to achieve standard mode I<sup>2</sup>C frequencies. It must be at least 4 MHz to achieve fast mode I<sup>2</sup>C frequencies, and a multiple of 10 MHz to reach the 400 kHz maximum I<sup>2</sup>C fast mode clock.

3. The device must internally provide a hold time of at least 300 ns for the SDA signal in order to bridge the undefined region of the falling edge of SCL.



# FMPI<sup>2</sup>C characteristics

The following table presents FMPI<sup>2</sup>C characteristics.

Refer also to Section 6.3.16: I/O port characteristics for more details on the input/output function characteristics (SDA and SCL).

|                    | Demonster                                                                                              | Standa | rd mode | Fast | mode | Fast+ mode |                    | L los it |
|--------------------|--------------------------------------------------------------------------------------------------------|--------|---------|------|------|------------|--------------------|----------|
|                    | Parameter                                                                                              | Min    | Max     | Min  | Max  | Min        | Max                | Unit     |
| ffmpi2CC           | FMPI2CCLK frequency                                                                                    | 2      | -       | 8    | -    | 18         | -                  |          |
| tw(SCLL)           | SCL clock low time                                                                                     | 4.7    | -       | 1.3  | -    | 0.5        | -                  |          |
| tw(SCLH)           | SCL clock high time                                                                                    | 4.0    | -       | 0.6  | -    | 0.26       | -                  |          |
| tsu(SDA)           | SDA setup time                                                                                         | 0.25   | -       | 0.10 | -    | 0.05       | -                  |          |
| th(SDA)            | SDA data hold time                                                                                     | 0      | -       | 0    | -    | 0          | -                  |          |
| tv(SDA,ACK)        | Data, ACK valid time                                                                                   | -      | 3.45    | -    | 0.9  | -          | 0.45               |          |
| tr(SDA)<br>tr(SCL) | SDA and SCL rise time                                                                                  | -      | 1.0     | -    | 0.30 | -          | 0.12               |          |
| tf(SDA)<br>tf(SCL) | SDA and SCL fall time                                                                                  | -      | 0.30    | -    | 0.30 | -          | 0.12               | μs       |
| th(STA)            | Start condition hold time                                                                              | 4      | -       | 0.6  | -    | 0.26       | -                  |          |
| tsu(STA)           | Repeated Start condition setup time                                                                    | 4.7    | -       | 0.6  | -    | 0.26       | -                  |          |
| tsu(STO)           | Stop condition setup time                                                                              | 4      | -       | 0.6  | -    | 0.26       | -                  |          |
| tw(STO:STA)        | Stop to Start condition time (bus free)                                                                | 4.7    | -       | 1.3  | -    | 0.5        | -                  |          |
| tsp                | Pulse width of the spikes that<br>are suppressed by the<br>analog filter for standard and<br>fast mode | -      | -       | 0.05 | 0.1  | 0.05       | 0.1                |          |
| Cb                 | Capacitive load for each bus<br>Line                                                                   | -      | 400     | -    | 400  | -          | 550 <sup>(2)</sup> | pF       |

| Table 63. FMPI <sup>2</sup> C characteristics <sup>(1</sup> |
|-------------------------------------------------------------|
|-------------------------------------------------------------|

1. Based on characterization results, not tested in production.

2. Can be limited. Maximum supported value can be retrieved by referring to the following formulas:  $t_{r(SDA/SCL)} = 0.8473 \times R_p \times C_{load} R_{p(min)} = (V_{DD} - V_{OL(max)}) / I_{OL(max)}$ 





Figure 39. FMPI<sup>2</sup>C timing diagram and measurement circuit



### I<sup>2</sup>S interface characteristics

Unless otherwise specified, the parameters given in *Table 65* for the I<sup>2</sup>S interface are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 15*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS).

| Symbol                 | Parameter                      | Conditions                             | Min    | Мах                   | Unit |
|------------------------|--------------------------------|----------------------------------------|--------|-----------------------|------|
| f <sub>MCK</sub>       | I2S Main clock output          | -                                      | 256x8K | 256xFs <sup>(2)</sup> | MHz  |
| f                      | 128 clock frequency            | Master data: 32 bits                   | -      | 64xFs                 |      |
| <sup>I</sup> CK        | 125 Clock frequency            | Slave data: 32 bits                    | -      | 64xFs                 |      |
| D <sub>CK</sub>        | I2S clock frequency duty cycle | Slave receiver                         | 30     | 70                    | %    |
| t <sub>v(WS)</sub>     | WS valid time                  | Master mode                            | -      | 5                     |      |
| t <sub>h(WS)</sub>     | WS hold time                   | Master mode                            | 0      | -                     |      |
| t <sub>su(WS)</sub>    | WS setup time                  | Slave mode                             | 2      | -                     |      |
| t <sub>h(WS)</sub>     | WS hold time                   | Slave mode                             | 0.5    | -                     |      |
| t <sub>su(SD_MR)</sub> | Data input sotup timo          | Master receiver                        | 0      | -                     |      |
| t <sub>su(SD_SR)</sub> |                                | Slave receiver                         | 2      | -                     | ns   |
| t <sub>h(SD_MR)</sub>  | Data input hold time           | Master receiver                        | 0      | -                     |      |
| t <sub>h(SD_SR)</sub>  | Data input noid time           | Slave receiver                         | 2.5    | -                     |      |
| t <sub>v(SD_ST)</sub>  | Data output valid timo         | Slave transmitter (after enable edge)  | -      | 15                    |      |
| t <sub>v(SD_MT)</sub>  |                                | Master transmitter (after enable edge) | -      | 2.5                   |      |
| t <sub>h(SD_ST)</sub>  |                                | Slave transmitter (after enable edge)  | 6      | -                     |      |
| t <sub>h(SD_MT)</sub>  | Data output hold time          | Master transmitter (after enable edge) | 0      | -                     |      |

| Table 65. I <sup>2</sup> 9 | dvnamic | characteristics <sup>(1)</sup> |
|----------------------------|---------|--------------------------------|
|----------------------------|---------|--------------------------------|

1. Guaranteed by characterization, not tested in production.

2. The maximum value of 256xFs is 50 MHz (APB1 maximum frequency).

Note: Refer to the I2S section of RM0383 reference manual for more details on the sampling frequency ( $F_S$ ).

 $f_{MCK}$ ,  $f_{CK}$ , and  $D_{CK}$  values reflect only the digital peripheral behavior. The values of these parameters might be slightly impacted by the source clock precision.  $D_{CK}$  depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of (I2SDIV/(2\*I2SDIV+ODD) and a maximum value of (I2SDIV+ODD)/(2\*I2SDIV+ODD).  $F_S$  maximum value is supported for each mode/condition.



| Symbol                    | Parameter                                      | Min                      | Мах                       | Unit |
|---------------------------|------------------------------------------------|--------------------------|---------------------------|------|
| t <sub>w(NE)</sub>        | FSMC_NE low time                               | 2T <sub>HCLK</sub> – 1   | 2 T <sub>HCLK</sub> + 0.5 |      |
| t <sub>v(NOE_NE)</sub>    | FSMC_NEx low to FSMC_NOE low                   | 0                        | 1                         |      |
| t <sub>w(NOE)</sub>       | FSMC_NOE low time                              | 2T <sub>HCLK</sub> - 1.5 | 2T <sub>HCLK</sub>        |      |
| t <sub>h(NE_NOE)</sub>    | FSMC_NOE high to FSMC_NE high hold time        | 0                        | -                         |      |
| t <sub>v(A_NE)</sub>      | FSMC_NEx low to FSMC_A valid                   | -                        | 1.5                       |      |
| t <sub>h(A_NOE)</sub>     | Address hold time after FSMC_NOE high          | 0                        | -                         |      |
| t <sub>v(BL_NE)</sub>     | FSMC_NEx low to FSMC_BL valid                  | -                        | 0.5                       | ns   |
| t <sub>h(BL_NOE)</sub>    | FSMC_BL hold time after FSMC_NOE high          | 0                        | -                         |      |
| t <sub>su(Data_NE)</sub>  | Data to FSMC_NEx high setup time               | T <sub>HCLK</sub> - 1    | -                         |      |
| t <sub>su(Data_NOE)</sub> | su(Data_NOE) Data to FSMC_NOEx high setup time |                          | -                         |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FSMC_NOE high             | 0                        | -                         |      |
| t <sub>h(Data_NE)</sub>   | Data hold time after FSMC_NEx high             | 0                        | -                         |      |
| t <sub>v(NADV_NE)</sub>   | FSMC_NEx low to FSMC_NADV low                  | -                        | 0                         |      |
| t <sub>w(NADV)</sub>      | FSMC_NADV low time                             | -                        | T <sub>HCLK</sub> + 0.5   |      |

Table 83. Asynchronous non-multiplexed SRAM/PSRAM/NOR - read timings  $^{(1)(2)}$ 

1. C<sub>L</sub> = 30 pF.

2. Based on characterization, not tested in production.

| Table 84. Asynchronous non-multiplexed SRAM/PSRAM/NOR read - |
|--------------------------------------------------------------|
| NWAIT timings <sup>(1)(2)</sup>                              |

| Symbol                    | Parameter                                   | Min                      | Max                      | Unit |
|---------------------------|---------------------------------------------|--------------------------|--------------------------|------|
| t <sub>w(NE)</sub>        | FSMC_NE low time                            | 7T <sub>HCLK</sub> - 1   | 7T <sub>HCLK</sub> + 0.5 |      |
| t <sub>w(NOE)</sub>       | FSMC_NWE low time                           | 5T <sub>HCLK</sub> – 1.5 | 5T <sub>HCLK</sub>       |      |
| t <sub>w(NWAIT)</sub>     | FSMC_NWAIT low time                         | T <sub>HCLK</sub> – 0.5  | -                        | ns   |
| t <sub>su(NWAIT_NE)</sub> | FSMC_NWAIT valid before FSMC_NEx<br>high    | 5T <sub>HCLK</sub> -1    | -                        |      |
| t <sub>h(NE_NWAIT)</sub>  | FSMC_NEx hold time after FSMC_NWAIT invalid | 4T <sub>HCLK</sub> + 1   | -                        |      |

1. C<sub>L</sub> = 30 pF.

2. Based on characterization, not tested in production.



| Cumhal            | millimeters |        |       | inches <sup>(1)</sup> |        |        |
|-------------------|-------------|--------|-------|-----------------------|--------|--------|
| Зутрої            | Min         | Тур    | Мах   | Min                   | Тур    | Max    |
| А                 | 0.525       | 0.555  | 0.585 | 0.0207                | 0.0219 | 0.0230 |
| A1                | -           | 0.170  | -     | -                     | 0.0067 | -      |
| A2                | -           | 0.380  | -     | -                     | 0.0150 | -      |
| A3 <sup>(2)</sup> | -           | 0.025  | -     | -                     | 0.0010 | -      |
| b <sup>(3)</sup>  | 0.220       | 0.250  | 0.280 | 0.0087                | 0.0098 | 0.0110 |
| D                 | 3.588       | 3.623  | 3.658 | 0.1413                | 0.1426 | 0.1440 |
| E                 | 3.616       | 3.651  | 3.686 | 0.1424                | 0.1437 | 0.1451 |
| е                 | -           | 0.400  | -     | -                     | 0.0157 | -      |
| e1                | -           | 2.800  | -     | -                     | 0.1102 | -      |
| e2                | -           | 2.800  | -     | -                     | 0.1102 | -      |
| F                 | -           | 0.4115 | -     | -                     | 0.0162 | -      |
| G                 | -           | 0.4255 | -     | -                     | 0.0168 | -      |
| aaa               | -           | -      | 0.100 | -                     | -      | 0.0039 |
| bbb               | -           | -      | 0.100 | -                     | -      | 0.0039 |
| ссс               | -           | -      | 0.100 | -                     | -      | 0.0039 |
| ddd               | -           | -      | 0.050 | -                     | -      | 0.0020 |
| eee               | -           | -      | 0.050 | -                     | -      | 0.0020 |

# Table 98. WLCSP64 - 64-pin, 3.658 x 3.686 mm, 0.4 mm pitch wafer level chip scale package mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Back side coating.

3. Dimension is measured at the maximum bump diameter parallel to primary datum Z.

# Figure 61. WLCSP64 - 64-pin, 3.658 x 3.686 mm, 0.4 mm pitch wafer level chip scale recommended footprint

| ○ ○ ○ ○ ○ ○ ○ ○ ○ ○ ○ ○ ○ ○ ○ ○ ○ ○ ○ |
|---------------------------------------|
| A04F_FP_V1                            |

#### Table 99. WLCSP64 recommended PCB design rules (0.4 mm pitch)

| Dimension | Recommended values |  |
|-----------|--------------------|--|
| Pitch     | 0.4 mm             |  |
| Dpad      | 0.225 mm           |  |



| Symbol | millimeters |        |        | inches <sup>(1)</sup> |        |        |
|--------|-------------|--------|--------|-----------------------|--------|--------|
| Symbol | Min         | Тур    | Мах    | Min                   | Тур    | Мах    |
| А      | -           | -      | 1.600  | -                     | -      | 0.0630 |
| A1     | 0.050       | -      | 0.150  | 0.0020                | -      | 0.0059 |
| A2     | 1.350       | 1.400  | 1.450  | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170       | 0.220  | 0.270  | 0.0067                | 0.0087 | 0.0106 |
| с      | 0.090       | -      | 0.200  | 0.0035                | -      | 0.0079 |
| D      | 21.800      | 22.000 | 22.200 | 0.8583                | 0.8661 | 0.8740 |
| D1     | 19.800      | 20.000 | 20.200 | 0.7795                | 0.7874 | 0.7953 |
| D3     | -           | 17.500 | -      | -                     | 0.6890 | -      |
| E      | 21.800      | 22.000 | 22.200 | 0.8583                | 0.8661 | 0.8740 |
| E1     | 19.800      | 20.000 | 20.200 | 0.7795                | 0.7874 | 0.7953 |
| E3     | -           | 17.500 | -      | -                     | 0.6890 | -      |
| е      | -           | 0.500  | -      | -                     | 0.0197 | -      |
| L      | 0.450       | 0.600  | 0.750  | 0.0177                | 0.0236 | 0.0295 |
| L1     | -           | 1.000  | -      | -                     | 0.0394 | -      |
| k      | 0°          | 3.5°   | 7°     | 0°                    | 3.5°   | 7°     |
| ССС    | -           | -      | 0.080  | -                     | -      | 0.0031 |

| Table 103. LQFP144 - 144-pin, | 20 x 20 mm low-profile | quad flat package |
|-------------------------------|------------------------|-------------------|
| me                            | chanical data          |                   |

1. Values in inches are converted from mm and rounded to 4 decimal digits.



#### **Device marking for UFBGA144**

The following figure gives an example of topside marking and ball A1 position identifier location.



Figure 80. UFBGA144 marking example (package top view)

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25-Mar-2016 | 3        | <ul> <li>Added:</li> <li><i>Figure 82: USB peripheral-only Full speed mode with direct connection for VBUS sense</i></li> <li><i>Figure 83: USB peripheral-only Full speed mode, VBUS detection using GPIO</i></li> <li>Updated:</li> <li><i>Figure 15: STM32F412xE/G LQFP144 pinout</i></li> <li><i>Section 6.3.6: Supply current characteristics</i></li> <li><i>Table 9: STM32F412xE/G pin definition</i></li> <li><i>Table 10: STM32F412xE/G alternate functions</i></li> <li><i>Table 11: STM32F412xE/G register boundary addresses</i></li> <li><i>Table 15: General operating conditions</i></li> <li><i>Table 36: Peripheral current consumption</i></li> <li><i>Table 96: Dynamic characteristics: eMMC characteristics VDD = 1.7 V to 1.9 V</i></li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 27-May-2016 | 4        | <ul> <li>Updated:</li> <li>Section 3.23.2: General-purpose timers (TIMx)</li> <li>Table 21: Typical and maximum current consumption, code with data processing (ART accelerator disabled) running from SRAM - VDD = 1.7 V</li> <li>Table 22: Typical and maximum current consumption, code with data processing (ART accelerator disabled) running from SRAM - VDD = 3.6 V</li> <li>Table 23: Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled except prefetch) running from Flash memory- VDD = 1.7 V</li> <li>Table 24: Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled except prefetch) running from Flash memory - VDD = 3.6 V</li> <li>Table 25: Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from Flash memory - VDD = 3.6 V</li> <li>Table 26: Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from Flash memory - VDD = 3.6 V</li> <li>Table 26: Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from Flash memory - VDD = 1.7 V</li> <li>Table 27: Typical and maximum current consumption in run mode, code with data processing (ART accelerator disabled) running from Flash memory - VDD = 1.7 V</li> <li>Table 27: Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled with prefetch) running from Flash memory - VDD = 1.7 V</li> <li>Table 27: Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled with prefetch) running from Flash memory - VDD = 1.7 V</li> <li>Table 27: Typical and maximum current consumption in Sleep mode - VDD = 3.6 V</li> <li>Table 28: Typical and maximum current consumption in Sleep mode - VDD = 1.7 V</li> <li>Table 29: Typical and maximum current consumption in Sleep mode - VDD = 1.7 V</li> <li>Table 37: Low-power mode wakeup timing</li></ul> |

