Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 100MHz | | Connectivity | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, LINbus, MMC/SD/SDIO, QSPI, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT | | Number of I/O | 50 | | Program Memory Size | 512KB (512K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V | | Data Converters | A/D 16x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f412ret6 | | STM32F412xE/G | Contents | |---------------|----------| | | | | | 7.4 | LQFP100 package information | 171 | |----------|--------|--------------------------------------------------|-----| | | 7.5 | LQFP144 package information | 174 | | | 7.6 | UFBGA100 package information | 178 | | | 7.7 | UFBGA144 package information | 181 | | | 7.8 | Thermal characteristics | 184 | | | | 7.8.1 Reference document | 184 | | 8 | Part n | numbering | 185 | | Appendix | A R | ecommendations when using the internal reset OFF | 186 | | Appendix | В А | pplication block diagrams | 187 | | | B.1 | USB OTG full speed (FS) interface solutions | 187 | | | B.2 | Sensor Hub application example | 189 | | | B.3 | Display application example | 190 | | Revision | histor | | 191 | STM32F412xE/G Functional overview ## 3.13 Nested vectored interrupt controller (NVIC) The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 81 maskable interrupt channels plus the 16 interrupt lines of the $Cortex^{\textcircled{\$}}$ -M4 with FPU. - Closely coupled NVIC gives low-latency interrupt processing - Interrupt entry vector table address passed directly to the core - Allows early processing of interrupts - Processing of late arriving, higher-priority interrupts - Support tail chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimum interrupt latency. ## 3.14 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 21 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 114 GPIOs can be connected to the 16 external interrupt lines. # 3.15 Clocks and startup On reset the 16 MHz internal RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer 1% accuracy at 25 °C. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock can be monitored for failure. If a failure is detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 100 MHz. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails). Several prescalers allow the configuration of the three AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the three AHB buses and high-speed APB domains is 100 MHz. The maximum allowed frequency of the low-speed APB domain is 50 MHz. The devices embed a dedicated PLL (PLLI2S) which allows to achieve audio class performance. In this case, the I<sup>2</sup>S master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz. STM32F412xE/G Functional overview ### 3.19.3 Regulator ON/OFF and internal reset ON/OFF availability Table 4. Regulator ON/OFF and internal power supply supervisor availability | Package | Regulator ON | Regulator OFF | Power supply supervisor ON | Power supply supervisor OFF | |----------|---------------------------|---------------------------|--------------------------------------|--------------------------------------| | UFQFPN48 | Yes | No | Yes | No | | WLCSP64 | Yes | No | Yes<br>PDR_ON set to V <sub>DD</sub> | Yes<br>PDR_ON set to V <sub>SS</sub> | | LQFP64 | Yes | No | Yes | No | | LQFP100 | Yes | No | Yes | No | | LQFP144 | Yes | No | | | | UFBGA100 | Yes BYPASS_REG set to VSS | Yes BYPASS_REG set to VDD | Yes PDR_ON set to VDD | Yes<br>PDR_ON set to V <sub>SS</sub> | | UFBGA144 | Yes BYPASS_REG set to VSS | Yes BYPASS_REG set to VDD | | _ 33 | # 3.20 Real-time clock (RTC) and backup registers The backup domain includes: - The real-time clock (RTC) - 20 backup registers The real-time clock (RTC) is an independent BCD timer/counter. Dedicated registers contain the second, minute, hour (in 12/24 hour), week day, date, month, year, in BCD (binary-coded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day of the month are performed automatically. The RTC features a reference clock detection, a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC provides a programmable alarm and programmable periodic interrupts with wakeup from Stop and Standby modes. The sub-seconds value is also available in binary format. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 32 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation. Two alarm registers are used to generate an alarm at a specific time and calendar fields can be independently masked for alarm comparison. To generate a periodic interrupt, a 16-bit programmable binary auto-reload downcounter with programmable resolution is available and allows automatic wakeup and periodic alarms from every 120 µs to every 36 hours. A 20-bit prescaler is used for the time base clock. It is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. The backup registers are 32-bit registers used to store 80 byte of user application data when $V_{DD}$ power is not present. Backup registers are not reset by a system, a power reset, or when the device wakes up from the Standby mode (see Section 3.21: Low-power modes). Functional overview STM32F412xE/G Additional 32-bit registers contain the programmable alarm subseconds, seconds, minutes, hours, day, and date. The RTC and backup registers are supplied through a switch that is powered either from the $V_{DD}$ supply when present or from the $V_{BAT}$ pin. ## 3.21 Low-power modes The devices support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: ### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. To further reduce the power consumption, the Flash memory can be switched off before entering in Sleep mode. Note that this requires a code execution from the RAM. #### Stop mode The Stop mode achieves the lowest power consumption while retaining the contents of SRAM and registers. All clocks in the 1.2 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode. The device can be woken up from the Stop mode by any of the EXTI line (the EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm/ wakeup/ tamper/ time stamp events). #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.2 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, the SRAM and register contents are lost except for registers in the backup domain when selected. The device exits the Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on one of the WKUP pins, or an RTC alarm/ wakeup/ tamper/time stamp event occurs. Standby mode is not supported when the embedded voltage regulator is bypassed and the 1.2 V domain is controlled by an external power. # 3.22 V<sub>BAT</sub> operation The VBAT pin allows to power the device $V_{BAT}$ domain from an external battery, an external super-capacitor, or from $V_{DD}$ when no external battery and an external super-capacitor are present. V<sub>BAT</sub> operation is activated when V<sub>DD</sub> is not present. The VBAT pin supplies the RTC and the backup registers. Note: When the microcontroller is supplied from VBAT, external interrupts and RTC alarm/events do not exit it from $V_{BAT}$ operation. When PDR\_ON pin is not connected to $V_{DD}$ (internal Reset OFF), the $V_{BAT}$ functionality is no more available and VBAT pin should be connected to $V_{DD}$ . Figure 15. STM32F412xE/G LQFP144 pinout 1. The above figure shows the package top view. 577 Table 9. STM32F412xE/G pin definition (continued) | | | Piı | n Nu | mber | | | | | • | | (continued) | | |----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|-----------------------------------------------------------------------------------------------------------------|----------------------| | UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions | Additional functions | | 16 | 22 | Н6 | 31 | L4 | L3 | 42 | PA6 | I/O | FT | - | TIM1_BKIN, TIM3_CH1,<br>TIM8_BKIN, SPI1_MISO,<br>I2S2_MCK, TIM13_CH1,<br>QUADSPI_BK2_IO0,<br>SDIO_CMD, EVENTOUT | ADC1_6 | | 17 | 23 | E5 | 32 | M4 | М3 | 43 | PA7 | I/O | FT | , | TIM1_CH1N, TIM3_CH2,<br>TIM8_CH1N,<br>SPI1_MOSI/I2S1_SD,<br>TIM14_CH1,<br>QUADSPI_BK2_IO1,<br>EVENTOUT | ADC1_7 | | - | 24 | E4 | 33 | K5 | J4 | 44 | PC4 | I/O | FT | - | I2S1_MCK,<br>QUADSPI_BK2_IO2,<br>FSMC_NE4, EVENTOUT | ADC1_14 | | - | 25 | G5 | 34 | L5 | K4 | 45 | PC5 | I/O | FT | - | I2CFMP1_SMBA,<br>USART3_RX,<br>QUADSPI_BK2_IO3,<br>FSMC_NOE, EVENTOUT | ADC1_15 | | 18 | 26 | H5 | 35 | M5 | L4 | 46 | PB0 | I/O | FT | - | TIM1_CH2N, TIM3_CH3,<br>TIM8_CH2N,<br>SPI5_SCK/I2S5_CK,<br>EVENTOUT | ADC1_8 | | 19 | 27 | F4 | 36 | M6 | M4 | 47 | PB1 | I/O | FT | - | TIM1_CH3N, TIM3_CH4,<br>TIM8_CH3N,<br>SPI5_NSS/I2S5_WS,<br>DFSDM1_DATIN0,<br>QUADSPI_CLK,<br>EVENTOUT | ADC1_9 | | 20 | 28 | G4 | 37 | L6 | J5 | 48 | PB2 | I/O | FT | - | DFSDM1_CKIN0,<br>QUADSPI_CLK,<br>EVENTOUT | BOOT1 | | - | - | - | - | - | M5 | 49 | PF11 | I/O | FT | - | TIM8_ETR, EVENTOUT | - | | - | - | - | - | - | L5 | 50 | PF12 | I/O | FT | - | TIM8_BKIN, FSMC_A6,<br>EVENTOUT | - | | - | - | - | - | - | - | 51 | VSS | S | - | - | - | - | | - | - | - | - | - | G5 | 52 | VDD | S | - | - | - | - | | - | - | - | - | - | K5 | 53 | PF13 | I/O | FT | - | I2CFMP1_SMBA,<br>FSMC_A7, EVENTOUT | - | ## 6 Electrical characteristics ### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. ### 6.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3 \sigma$ ). ## 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 3.3 V (for the 1.7 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2 \sigma$ ). ### 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ## 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 19. ### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in *Figure 20*. # 6.3 Operating conditions # 6.3.1 General operating conditions Table 15. General operating conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |------------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------|---------------------|------|---------------------|------|--|--| | | | Power Scale3: Regulator ON,<br>VOS[1:0] bits in PWR_CR register = 0x01 | 0 | - | 64 | | | | | f <sub>HCLK</sub> | Internal AHB clock frequency | Power Scale2: Regulator ON,<br>VOS[1:0] bits in PWR_CR register = 0x10 | 0 | - | 84 | MHz | | | | | | Power Scale1: Regulator ON,<br>VOS[1:0] bits in PWR_CR register = 0x11 | 0 | - | 100 | | | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | - | 0 | - | 50 | MHz | | | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | - | 0 | - | 100 | MHz | | | | $V_{DD}$ | Standard operating voltage | - | 1.7 <sup>(1)</sup> | - | 3.6 | V | | | | V <sub>DDA</sub> <sup>(2)(3)</sup> | Analog operating voltage (ADC limited to 1.2 M samples) | M | 1.7 <sup>(1)</sup> | - | 2.4 | V | | | | | Analog operating voltage<br>(ADC limited to 2.4 M<br>samples) | Must be the same potential as V <sub>DD</sub> <sup>(4)</sup> | 2.4 | - | 3.6 | | | | | | USB supply voltage | | | 3.3 | 3.6 | | | | | V <sub>DDUSB</sub> | (supply voltage for PA11 and PA12 pins) | pply voltage for PA11 and USB used <sup>(5)</sup> | | - | 3.6 | ٧ | | | | V <sub>BAT</sub> | Backup operating voltage | - | 1.65 | - | 3.6 | V | | | | | | VOS[1:0] bits in PWR_CR register = 0x01<br>Max frequency 64 MHz | 1.08 <sup>(6)</sup> | 1.14 | 1.20 <sup>(6)</sup> | | | | | V <sub>12</sub> | Regulator ON: 1.2 V internal voltage on VCAP_1/VCAP_2 pins | VOS[1:0] bits in PWR_CR register = 0x10<br>Max frequency 84 MHz | 1.20 <sup>(6)</sup> | 1.26 | 1.32 <sup>(6)</sup> | V | | | | | | VOS[1:0] bits in PWR_CR register = 0x11<br>Max frequency 100 MHz | 1.26 | 1.32 | 1.38 | | | | | | Regulator OFF: 1.2 V | Max frequency 64 MHz | 1.10 | 1.14 | 1.20 | | | | | V <sub>12</sub> | external voltage must be supplied on | Max frequency 84 MHz | 1.20 | 1.26 | 1.32 | ٧ | | | | | VCAP_1/VCAP_2 pins | Max frequency 100 MHz | 1.26 | 1.32 | 1.38 | 38 | | | | | Input voltage on RST, FT and | 2 V ≤ V <sub>DD</sub> ≤ 3.6 V | -0.3 | - | 5.5 | | | | | $V_{IN}$ | TC pins <sup>(7)</sup> | $V_{DD} \le 2 V$ | -0.3 | - | 5.2 | V | | | | | Input voltage on BOOT0 pin | - | 0 | - | 9 | | | | ## 6.3.2 VCAP\_1/VCAP\_2 external capacitors Stabilization for the main regulator is achieved by connecting the external capacitor $C_{\text{EXT}}$ to the VCAP\_1 and VCAP\_2 pins. For packages supporting only 1 VCAP pin, the 2 CEXT capacitors are replaced by a single capacitor. C<sub>FXT</sub> is specified in *Table 17*. Figure 23. External capacitor C<sub>EXT</sub> 1. Legend: ESR is the equivalent series resistance. Table 17. VCAP\_1/VCAP\_2 operating conditions<sup>(1)</sup> | Symbol | Parameter | Conditions | | | | | | |--------|-----------------------------------------------------------------------------|------------|--|--|--|--|--| | CEXT | Capacitance of external capacitor with the pins VCAP_1 and VCAP_2 available | 2.2 μF | | | | | | | ESR | ESR of external capacitor with the pins VCAP_1 and VCAP_2 available | < 2 Ω | | | | | | | CEXT | Capacitance of external capacitor with a single VCAP pin available | 4.7 μF | | | | | | | ESR | ESR of external capacitor with a single VCAP pin available | < 1 Ω | | | | | | <sup>1.</sup> When bypassing the voltage regulator, the two 2.2 $\mu$ F V<sub>CAP</sub> capacitors are not required and should be replaced by two 100 nF decoupling capacitors. ## 6.3.3 Operating conditions at power-up/power-down (regulator ON) Subject to general operating conditions for T<sub>A</sub>. Table 18. Operating conditions at power-up / power-down (regulator ON) | Symbol | Parameter | Min | Max | Unit | |------------------|--------------------------------|-----|-----|-------| | + | V <sub>DD</sub> rise time rate | 20 | 8 | us/V | | τ <sub>VDD</sub> | V <sub>DD</sub> fall time rate | 20 | 8 | μ5/ ν | ### Typical and maximum current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at VDD or VSS (no load). - All peripherals are disabled except if it is explicitly mentioned. - The Flash memory access time is adjusted to both f<sub>HCLK</sub> frequency and VDD ranges (refer to *Table 16: Features depending on the operating power supply range*). - The voltage scaling is adjusted to f<sub>HCLK</sub> frequency as follows: - Scale 3 for f<sub>HCLK</sub> ≤ 64 MHz - Scale 2 for 64 MHz < f<sub>HCLK</sub> ≤ 84 MHz - Scale 1 for 84 MHz < f<sub>HCLK</sub> ≤ 100 MHz - The system clock is HCLK, f<sub>PCLK1</sub> = f<sub>HCLK</sub>/2, and f<sub>PCLK2</sub> = f<sub>HCLK</sub>. - External clock is 4 MHz and PLL is ON except if it is explicitly mentioned. - The maximum values are obtained for V<sub>DD</sub> = 3.6 V and a maximum ambient temperature (T<sub>A</sub>), and the typical values for T<sub>A</sub>= 25 °C and V<sub>DD</sub> = 3.3 V unless otherwise specified. Table 21. Typical and maximum current consumption, code with data processing (ART accelerator disabled) running from SRAM - V<sub>DD</sub> = 1.7 V | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | Тур | | Max <sup>(1)</sup> | | Unit | |-----------------|-----------------------------------|---------------------------------------------------------------|-------------------|------------------------|------------------------|-----------------------|------------------------|------| | Syllibol | Farailleter | Conditions | /M/LI\ | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> =85 °C | T <sub>A</sub> =105 °C | | | | | | 100 | 28.1 | 30.24 | 31.27 | 32.21 | | | | | External alask | 84 | 22.7 | 24.05 | 24.54 | 25.11 | | | | | External clock,<br>PLL ON, | 64 | 15.7 | 16.99 | 17.47 | 18.03 | | | | | all peripherals<br>enabled <sup>(2)(3)</sup> | 50 | 12.3 | 13.36 | 13.82 | 14.36 | | | | | enabled | 25 | 6.5 | 7.44 | 7.82 | 8.30 | | | | Supply current in <b>Run mode</b> | | 20 | 5.6 | 6.16 | 6.66 | 7.20 | | | | | HSI, PLL off, all<br>peripherals<br>enabled <sup>(2)(3)</sup> | 16 | 3.9 | 4.70 | 5.31 | 6.08 | | | | | | 1 | 0.6 | 0.78 | 1.33 | 1.98 | mA | | I <sub>DD</sub> | | <b>5</b> 1 1 | 100 | 14.0 | 15.48 | 16.08 | 16.83 | ША | | | | | 84 | 11.3 | 12.23 | 12.75 | 13.41 | | | | | External clock,<br>PLL ON, all | 64 | 7.9 | 8.84 | 9.31 | 10.01 | | | | | peripherals<br>disabled <sup>(3)</sup> | 50 | 6.2 | 7.06 | 7.53 | 8.19 | | | | | disabled | 25 | 3.4 | 4.18 | 4.61 | 5.13 | | | | | | 20 | 2.9 | 3.44 | 3.98 | 4.65 | | | | | HSI, PLL off, all | 16 | 2.0 | 2.51 | 3.13 | 3.89 | | | | | peripherals<br>disabled <sup>(3)</sup> | 1 | 0.5 | 0.64 | 1.21 | 1.90 | | <sup>1.</sup> Based on characterization, not tested in production unless otherwise specified <sup>2.</sup> When analog peripheral blocks such as ADC, HSE, LSE, HSI, or LSI are ON, an additional power consumption has to be considered. <sup>3.</sup> When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.6 mA for the analog part. Table 27. Typical and maximum current consumption in run mode, code with data processing (ART accelerator enabled with prefetch) running from Flash memory - $V_{DD}$ = 3.6 V | | | | | Тур | | Max <sup>(1)</sup> | | | | | |-----------------|----------------|-------------------------------------------|----------------------------|------------------------|------------------------|------------------------|-------------------------|------|------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub><br>(MHz) | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Unit | | | | | | | 100 | 38.9 | 41.10 | 42.85 | 44.28 | | | | | | | | 84 | 32.8 | 34.61 | 35.77 | 36.72 | | | | | | | External clock,<br>PLL ON, | 64 | 23.6 | 24.96 | 25.84 | 26.64 | | | | | | | all peripherals enabled <sup>(2)</sup> | 50 | 18.7 | 19.90 | 20.67 | 21.45 | | | | | | Supply current | | 25 | 10.1 | 11.11 | 11.70 | 12.40 | | | | | | | | 20 | 8.6 | 9.46 | 10.07 | 10.81 | | | | | | | HSI, PLL OFF, all peripherals enabled | HSI, PLL OFF, | HSI, PLL OFF, | 16 | 6.3 | 6.77 | 7.42 | 8.21 | | | | | | 1 | 1.1 | 1.35 | 1.84 | 2.59 | A | | | | I <sub>DD</sub> | in Run mode | | 100 | 24.7 | 26.11 | 27.59 | 28.84 | mA | | | | | | | 84 | 21.4 | 22.22 | 23.53 | 24.66 | | | | | | | External clock,<br>PLL ON <sup>(2)</sup> | 64 | 15.8 | 16.80 | 17.90 | 18.99 | | | | | | | all peripherals disabled | 50 | 12.6 | 13.51 | 14.52 | 15.54 | | | | | | | | 25 | 7.0 | 7.85 | 8.57 | 9.39 | | | | | | | | 20 | 6.0 | 6.67 | 7.37 | 8.26 | | | | | | | HSI, PLL OFF,<br>all peripherals disabled | 16 | 4.5 | 4.80 | 5.47 | 6.33 | | | | | | | | 1 | 0.9 | 1.25 | 1.81 | 2.58 | | | | <sup>1.</sup> Based on characterization, not tested in production unless otherwise specified. <sup>2.</sup> Add an additional power consumption of 1.6 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is ON (ADON bit is set in the ADC\_CR2 register). ### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application, executing EEMBC code, is running. This emission test is compliant with IEC61967-2 standard which specifies the test board and the pin loading. Table 52. EMI characteristics for LQFP144 | Symbol | Parameter | Conditions | Monitored<br>frequency band | Max vs. [f <sub>HSE</sub> /f <sub>CPU</sub> ] 8/100 MHz | Unit | |------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------|------| | | Peak level | Peak level V <sub>DD</sub> = 3.6 V, T <sub>A</sub> = 25 °C, LQFP144 package, conforming to IEC 61967-2, EEMBC, ART ON, all peripheral clocks enabled, clock dithering disabled. | 0.1 to 30 MHz | 20 | | | S | | | 30 to 130 MHz | 28 | dΒμV | | S <sub>EMI</sub> | | | 130 MHz to 1 GHz | 21 | | | | | | EMI Level | 3.5 | - | ### 6.3.14 Absolute maximum ratings (electrical sensitivity) Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. ### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. Table 53. ESD absolute maximum ratings | Symbol | Ratings | Conditions | Class | Maximum<br>value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|---------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic<br>discharge voltage<br>(human body model) | T <sub>A</sub> = +25 °C conforming to JESD22-A114 | 2 | 2000 | | | V <sub>ESD(CDM)</sub> | Electrostatic<br>discharge voltage<br>(charge device model) | $T_A$ = +25 °C conforming to ANSI/ESD STM5.3.1, UFBGA144, UFBGA100, LQFP100, LQFP64, UFQFPN48 | 4 | 500 | V | | | | $T_A$ = +25 °C conforming to ANSI/ESD STM5.3.1, WLCSP64 | 3 | 400 | | | | | $T_A$ = +25 °C conforming to ANSI/ESD STM5.3.1, LQFP144 | 3 | 250 | | <sup>1.</sup> Guaranteed by characterization, not tested in production. ### Static latchup Two complementary static tests are required on six parts to assess the latchup performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latchup standard. Table 54. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | ### 6.3.15 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. ### Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of $-5 \,\mu\text{A/+0}\,\mu\text{A}$ range), or other functional failure (for example reset, oscillator frequency deviation). Negative induced leakage current is caused by negative injection and positive induced leakage current by positive injection. The test results are given in Table 55. ### I<sup>2</sup>S interface characteristics Unless otherwise specified, the parameters given in *Table 65* for the $I^2S$ interface are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 15*, with the following configuration: - Output speed is set to OSPEEDRy[1:0] = 10 - Capacitive load C = 30 pF - Measurement points are done at CMOS levels: 0.5V<sub>DD</sub> Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS). Table 65. I<sup>2</sup>S dynamic characteristics<sup>(1)</sup> | Symbol | Parameter | Parameter Conditions | | Max | Unit | | |------------------------|--------------------------------|----------------------------------------|--------|-----------------------|-------|--| | f <sub>MCK</sub> | I2S Main clock output | - | 256x8K | 256xFs <sup>(2)</sup> | MHz | | | f | I2C alook froguency | Master data: 32 bits | - | 64xFs | MHz | | | f <sub>CK</sub> | I2S clock frequency | Slave data: 32 bits | - | 64xFs | IVIMZ | | | D <sub>CK</sub> | I2S clock frequency duty cycle | Slave receiver | 30 | 70 | % | | | t <sub>v(WS)</sub> | WS valid time | Master mode | - | 5 | | | | t <sub>h(WS)</sub> | WS hold time | Master mode | 0 | - | | | | t <sub>su(WS)</sub> | WS setup time | Slave mode | 2 | - | | | | t <sub>h(WS)</sub> | WS hold time | Slave mode | 0.5 | - | | | | t <sub>su(SD_MR)</sub> | Data input setup time | Master receiver | 0 | - | | | | t <sub>su(SD_SR)</sub> | Data input setup time | Slave receiver | 2 | - | ns | | | t <sub>h(SD_MR)</sub> | Data input hold time | Master receiver | 0 | - | | | | t <sub>h(SD_SR)</sub> | Data input noid time | Slave receiver | 2.5 | - | | | | t <sub>v(SD_ST)</sub> | Data output valid time | Slave transmitter (after enable edge) | - | 15 | | | | t <sub>v(SD_MT)</sub> | Data output valid time | Master transmitter (after enable edge) | - | 2.5 | | | | t <sub>h(SD_ST)</sub> | Data autout hald tire- | Slave transmitter (after enable edge) | 6 | - | | | | t <sub>h(SD_MT)</sub> | Data output hold time | Master transmitter (after enable edge) | 0 | - | | | <sup>1.</sup> Guaranteed by characterization, not tested in production. Note: Refer to the I2S section of RM0383 reference manual for more details on the sampling frequency $(F_S)$ . $f_{MCK}$ , $f_{CK}$ , and $D_{CK}$ values reflect only the digital peripheral behavior. The values of these parameters might be slightly impacted by the source clock precision. $D_{CK}$ depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of (I2SDIV/(2\*I2SDIV+ODD) and a maximum value of (I2SDIV+ODD)/(2\*I2SDIV+ODD). $F_{S}$ maximum value is supported for each mode/condition. <sup>2.</sup> The maximum value of 256xFs is 50 MHz (APB1 maximum frequency). Figure 51. Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms 1. Mode 2/B, C and D only. In Mode 1, FSMC\_NADV is not used. Table 85. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings<sup>(1)(2)</sup> | Symbol | Parameter | Min | Max | Unit | |--------------------------|-----------------------------------------|-------------------------|--------------------------|------| | t <sub>w(NE)</sub> | FSMC_NE low time | 3 T <sub>HCLK</sub> - 1 | 3 T <sub>HCLK</sub> +0.5 | | | t <sub>v(NWE_NE)</sub> | FSMC_NEx low to FSMC_NWE low | T <sub>HCLK</sub> + 0.5 | T <sub>HCLK</sub> + 0.5 | | | t <sub>w(NWE)</sub> | FSMC_NWE low time | T <sub>HCLK</sub> – 1.5 | T <sub>HCLK</sub> + 1 | | | t <sub>h(NE_NWE)</sub> | FSMC_NWE high to FSMC_NE high hold time | T <sub>HCLK</sub> - 1 | - | | | t <sub>v(A_NE)</sub> | FSMC_NEx low to FSMC_A valid | - | 0.5 | | | t <sub>h(A_NWE)</sub> | Address hold time after FSMC_NWE high | T <sub>HCLK</sub> - 0.5 | - | no | | t <sub>v(BL_NE)</sub> | FSMC_NEx low to FSMC_BL valid | - | 1 | ns | | t <sub>h(BL_NWE)</sub> | FSMC_BL hold time after FSMC_NWE high | T <sub>HCLK</sub> - 1 | - | | | t <sub>v(Data_NE)</sub> | Data to FSMC_NEx low to Data valid | - | T <sub>HCLK</sub> + 2 | | | t <sub>h(Data_NWE)</sub> | Data hold time after FSMC_NWE high | T <sub>HCLK</sub> + 0.5 | - | | | t <sub>v(NADV_NE)</sub> | FSMC_NEx low to FSMC_NADV low | - | 1 | | | t <sub>w(NADV)</sub> | FSMC_NADV low time | - | T <sub>HCLK</sub> + 0.5 | | Figure 53. Asynchronous multiplexed PSRAM/NOR write waveforms CK D, CMD (output) D, CMD (input) Figure 58. SDIO high-speed mode Figure 59. SD default mode Table 95. Dynamic characteristics: $\underline{SD}$ / $\underline{MMC}$ characteristics<sup>(1)(2)</sup> | Symbol | Parameter | Conditions Min | | Тур | Max | Unit | | |---------------------------------------------------------|---------------------------------------|----------------|-----|------|------|------|--| | $f_{PP}$ | Clock frequency in data transfer mode | - | 0 | - | 50 | MHz | | | - | SDIO_CK/fPCLK2 frequency ratio | - | - | - | 8/3 | - | | | t <sub>W(CKL)</sub> | Clock low time | fpp =50MHz | 9.5 | 10.5 | - | no | | | t <sub>W(CKH)</sub> | Clock high time | fpp =50MHz | 8.5 | 9.5 | - | ns | | | CMD, D inputs (referenced to CK) in MMC and SD HS mode | | | | | | | | | t <sub>ISU</sub> | Input setup time HS | fpp =50MHz | 4 | - | - | | | | t <sub>IH</sub> | Input hold time HS | fpp =50MHz | 2.5 | - | - | ns | | | CMD, D outputs (referenced to CK) in MMC and SD HS mode | | | | | | | | | t <sub>OV</sub> | Output valid time HS | fpp =50MHz | - | 13 | 13.5 | | | | t <sub>OH</sub> | Output hold time HS | fpp =50MHz | 11 | - | - | ns | | Table 95. Dynamic characteristics: SD / MMC characteristics<sup>(1)(2)</sup> (continued) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |-------------------|------------------------------------------------------|-------------|-----|-----|-----|------|--| | CMD, D inp | CMD, D inputs (referenced to CK) in SD default mode | | | | | | | | t <sub>ISUD</sub> | Input setup time SD | fpp =25MHz | 2.5 | - | - | | | | t <sub>IHD</sub> | Input hold time SD | fpp =25MHz | 2.5 | - | - | ns | | | CMD, D out | CMD, D outputs (referenced to CK) in SD default mode | | | | | | | | t <sub>OVD</sub> | Output valid default time SD | fpp =25 MHz | - | 1.5 | 2 | | | | t <sub>OHD</sub> | Output hold default time SD | fpp =25 MHz | 0.5 | - | - | ns | | <sup>1.</sup> Guaranteed by characterization results, not tested in production. Table 96. Dynamic characteristics: eMMC characteristics $V_{DD}$ = 1.7 V to 1.9 $V^{(1)(2)}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |---------------------|------------------------------------------------|----------------|-----|------|------|------|--| | f <sub>PP</sub> | Clock frequency in data transfer mode | - | 0 | - | 50 | MHz | | | - | SDIO_CK/fPCLK2 frequency ratio | - | - | - | 8/3 | - | | | t <sub>W(CKL)</sub> | Clock low time | fpp =50MHz | 9.5 | 10.5 | - | no | | | t <sub>W(CKH)</sub> | Clock high time | fpp =50MHz 8.5 | 8.5 | 9.5 | - | ns | | | CMD, D inp | outs (referenced to CK) in eMMC mode | ) | | | | | | | t <sub>ISU</sub> | Input setup time HS | fpp =50MHz | 3.5 | - | - | 200 | | | t <sub>IH</sub> | Input hold time HS | fpp =50MHz | 4 | - | ns - | | | | CMD, D ou | CMD, D outputs (referenced to CK) in eMMC mode | | | | | | | | t <sub>OV</sub> | Output valid time HS | fpp =50MHz | - | 13.5 | 15 | 200 | | | t <sub>OH</sub> | Output hold time HS | fpp =50MHz | 12 | - | - | ns | | <sup>1.</sup> Guaranteed by characterization results, not tested in production. ### 6.3.27 RTC characteristics **Table 97. RTC characteristics** | Symbol Parameter | | Conditions | Min | Max | |------------------|--------------------------------------------|--------------------------------------------------|-----|-----| | - | f <sub>PCLK1</sub> /RTCCLK frequency ratio | Any read/write operation from/to an RTC register | 4 | - | <sup>2.</sup> $V_{DD} = 2.7 \text{ to } 3.6 \text{ V}.$ <sup>2.</sup> $C_{LOAD} = 20 pF$ . Package information STM32F412xE/G Table 102. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data (continued) | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | |--------|-------------|--------|--------|-----------------------|--------|--------|--| | | Min | Тур | Max | Min | Тур | Max | | | D3 | - | 12.000 | - | - | 0.4724 | - | | | E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | | E3 | - | 12.000 | - | - | 0.4724 | - | | | е | - | 0.500 | - | - | 0.0197 | - | | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | | L1 | - | 1.000 | - | - | 0.0394 | - | | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | | ccc | - | - | 0.080 | - | - | 0.0031 | | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 70. LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat recommended footprint 1. Dimensions are in millimeters. # Appendix B Application block diagrams # B.1 USB OTG full speed (FS) interface solutions Figure 81. USB controller configured as peripheral-only and used in Full speed mode 1. External voltage regulator only needed when building a $V_{BUS}$ powered device. Figure 82. USB peripheral-only Full speed mode with direct connection for VBUS sense 1. External voltage regulator only needed when building a $V_{\mbox{\scriptsize BUS}}$ powered device.