



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                                       |
|----------------------------|----------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                              |
| Core Size                  | 32-Bit Single-Core                                                                           |
| Speed                      | 100MHz                                                                                       |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, LINbus, MMC/SD/SDIO, QSPI, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT                            |
| Number of I/O              | 50                                                                                           |
| Program Memory Size        | 512KB (512K x 8)                                                                             |
| Program Memory Type        | FLASH                                                                                        |
| EEPROM Size                | -                                                                                            |
| RAM Size                   | 256K x 8                                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V                                                                                  |
| Data Converters            | A/D 16x12b                                                                                   |
| Oscillator Type            | Internal                                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                            |
| Mounting Type              | Surface Mount                                                                                |
| Package / Case             | 64-LQFP                                                                                      |
| Supplier Device Package    | 64-LQFP (10x10)                                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f412ret6tr                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1 Introduction

This datasheet provides the description of the STM32F412xE/G microcontrollers.

For information on the Cortex<sup>®</sup>-M4 core, refer to the Cortex<sup>®</sup>-M4 programming manual (PM0214) available from *www.st.com*.





## 3.8 Embedded SRAM

All devices embed 256 Kbyte of system SRAM which can be accessed (read/write) at CPU clock speed with 0 wait states

## 3.9 Multi-AHB bus matrix

The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs) and the slaves (Flash memory, RAM, AHB and APB peripherals) and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously.





## 3.10 DMA controller (DMA)

The devices feature two general-purpose dual-port DMAs (DMA1 and DMA2) with 8 streams each. They are able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. They feature dedicated FIFOs for APB/AHB peripherals, support burst transfer and are designed to provide the maximum peripheral bandwidth (AHB/APB).

The two DMA controllers support circular buffer management, so that no specific code is needed when the controller reaches the end of the buffer. The two DMA controllers also have a double buffering feature, which automates the use and switching of two memory buffers without requiring any special code.

Each stream is connected to dedicated hardware DMA requests, with support for software trigger on each stream. Configuration is made by software and transfer sizes between source and destination are independent.



## 3.19.3 Regulator ON/OFF and internal reset ON/OFF availability

| Package  | Regulator ON                    | Regulator OFF                   | Power supply supervisor ON           | Power supply supervisor OFF          |
|----------|---------------------------------|---------------------------------|--------------------------------------|--------------------------------------|
| UFQFPN48 | Yes                             | No                              | Yes                                  | No                                   |
| WLCSP64  | Yes                             | No                              | Yes<br>PDR_ON set to V <sub>DD</sub> | Yes<br>PDR_ON set to V <sub>SS</sub> |
| LQFP64   | Yes                             | No                              | Yes                                  | No                                   |
| LQFP100  | Yes                             | No                              | Yes                                  | No                                   |
| LQFP144  | Yes                             | No                              |                                      |                                      |
| UFBGA100 | Yes<br>BYPASS_REG set to<br>VSS | Yes<br>BYPASS_REG set to<br>VDD | Yes<br>PDR ON set to VDI             | Yes<br>PDR_ON set to V <sub>SS</sub> |
| UFBGA144 | Yes<br>BYPASS_REG set to<br>VSS | Yes<br>BYPASS_REG set to<br>VDD |                                      | _ 33                                 |

#### Table 4. Regulator ON/OFF and internal power supply supervisor availability

## 3.20 Real-time clock (RTC) and backup registers

The backup domain includes:

- The real-time clock (RTC)
- 20 backup registers

The real-time clock (RTC) is an independent BCD timer/counter. Dedicated registers contain the second, minute, hour (in 12/24 hour), week day, date, month, year, in BCD (binary-coded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day of the month are performed automatically. The RTC features a reference clock detection, a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. The RTC provides a programmable alarm and programmable periodic interrupts with wakeup from Stop and Standby modes. The sub-seconds value is also available in binary format.

It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-speed RC has a typical frequency of 32 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural quartz deviation.

Two alarm registers are used to generate an alarm at a specific time and calendar fields can be independently masked for alarm comparison. To generate a periodic interrupt, a 16-bit programmable binary auto-reload downcounter with programmable resolution is available and allows automatic wakeup and periodic alarms from every 120 µs to every 36 hours.

A 20-bit prescaler is used for the time base clock. It is by default configured to generate a time base of 1 second from a clock at 32.768 kHz.

The backup registers are 32-bit registers used to store 80 byte of user application data when  $V_{DD}$  power is not present. Backup registers are not reset by a system, a power reset, or when the device wakes up from the Standby mode (see Section 3.21: Low-power modes).



DocID028087 Rev 4

## 3.33 Random number generator (RNG)

All devices embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit.

## 3.34 General-purpose input/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high-current-capable and have speed selection to better manage internal noise, power consumption and electromagnetic emission.

The I/O configuration can be locked if needed by following a specific sequence in order to avoid spurious writing to the I/Os registers.

Fast I/O handling allowing maximum I/O toggling up to 100 MHz.

## 3.35 Analog-to-digital converter (ADC)

One 12-bit analog-to-digital converter is embedded and shares up to 16 external channels, performing conversions in the single-shot or scan mode. In scan mode, automatic conversion is performed on a selected group of analog inputs.

The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

To synchronize A/D conversion and timers, the ADCs could be triggered by any of TIM1, TIM2, TIM3, TIM4 or TIM5 timer.

## 3.36 Temperature sensor

The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 1.7 V and 3.6 V. The temperature sensor is internally connected to the ADC\_IN18 input channel which is used to convert the sensor output voltage into a digital value. Refer to the reference manual for additional information.

As the offset of the temperature sensor varies from chip to chip due to process variation, the internal temperature sensor is mainly suitable for applications that detect temperature changes instead of absolute temperatures. If an accurate temperature reading is needed, then an external temperature sensor part should be used.

## 3.37 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.



DocID028087 Rev 4

Г

|          |        | Pi      | n Nu    | mber     |          |         |                                                         |             |                  |       |                                                                                       |                         |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|---------------------------------------------------------------------------------------|-------------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                   | Additional<br>functions |
| -        | -      | -       | -       | -        | M6       | 54      | PF14                                                    | I/O         | FT               | -     | I2CFMP1_SCL,<br>FSMC_A8, EVENTOUT                                                     | -                       |
| -        | -      | -       | -       | -        | L6       | 55      | PF15                                                    | I/O         | FT               | -     | I2CFMP1_SDA,<br>FSMC_A9, EVENTOUT                                                     | -                       |
| -        | -      | -       | -       | -        | K6       | 56      | PG0                                                     | I/O         | FT               | -     | CAN1_RX, FSMC_A10,<br>EVENTOUT                                                        | -                       |
| -        | -      | -       | -       | -        | J6       | 57      | PG1                                                     | I/O         | FT               | -     | CAN1_TX, FSMC_A11,<br>EVENTOUT                                                        | -                       |
| -        | -      | -       | 38      | M7       | M7       | 58      | PE7                                                     | I/O         | FT               | -     | TIM1_ETR,<br>DFSDM1_DATIN2,<br>QUADSPI_BK2_IO0,<br>FSMC_D4/FSMC_DA4,<br>EVENTOUT      | -                       |
| -        | -      | -       | 39      | L7       | L7       | 59      | PE8                                                     | I/O         | FT               | -     | TIM1_CH1N,<br>DFSDM1_CKIN2,<br>QUADSPI_BK2_IO1,<br>FSMC_D5/FSMC_DA5,<br>EVENTOUT      | -                       |
| -        | -      | -       | 40      | M8       | K7       | 60      | PE9                                                     | I/O         | FT               | -     | TIM1_CH1,<br>DFSDM1_CKOUT,<br>QUADSPI_BK2_IO2,<br>FSMC_D6/FSMC_DA6,<br>EVENTOUT       | -                       |
| -        | -      | -       | -       | -        | -        | 61      | VSS                                                     | S           | -                | -     | -                                                                                     | -                       |
| -        | -      | -       | -       | -        | G6       | 62      | VDD                                                     | S           | -                | -     | -                                                                                     | -                       |
| -        | -      | -       | 41      | L8       | J7       | 63      | PE10                                                    | I/O         | FT               | -     | TIM1_CH2N,<br>QUADSPI_BK2_IO3,<br>FSMC_D7/FSMC_DA7,<br>EVENTOUT                       | -                       |
| -        | -      | -       | 42      | M9       | H8       | 64      | PE11                                                    | I/O         | FT               | -     | TIM1_CH2,<br>SPI4_NSS/I2S4_WS,<br>SPI5_NSS/I2S5_WS,<br>FSMC_D8/FSMC_DA8,<br>EVENTOUT  | -                       |
| -        | -      | -       | 43      | L9       | J8       | 65      | PE12                                                    | I/O         | FT               | -     | TIM1_CH3N,<br>SPI4_SCK/I2S4_CK,<br>SPI5_SCK/I2S5_CK,<br>FSMC_D9/FSMC_DA9,<br>EVENTOUT | -                       |

 Table 9. STM32F412xE/G pin definition (continued)



|          |        | Piı     | n Nui   | mber     |          |         |                                                         |             |                  |       |                                                                                                    |                         |
|----------|--------|---------|---------|----------|----------|---------|---------------------------------------------------------|-------------|------------------|-------|----------------------------------------------------------------------------------------------------|-------------------------|
| UFQFPN48 | LQFP64 | WLCSP64 | LQFP100 | UFBGA100 | UFBGA144 | LQFP144 | Pin name<br>(function<br>after<br>reset) <sup>(1)</sup> | Pin<br>type | I/O<br>structure | Notes | Alternate functions                                                                                | Additional<br>functions |
| 42       | 58     | B5      | 92      | B5       | C6       | 136     | PB6                                                     | I/O         | FT               | -     | TIM4_CH1, I2C1_SCL,<br>USART1_TX, CAN2_TX,<br>QUADSPI_BK1_NCS,<br>SDIO_D0, EVENTOUT                | -                       |
| 43       | 59     | A6      | 93      | B4       | D6       | 137     | PB7                                                     | I/O         | FT               | -     | TIM4_CH2, I2C1_SDA,<br>USART1_RX, FSMC_NL,<br>EVENTOUT                                             | -                       |
| 44       | 60     | D4      | 94      | A4       | D5       | 138     | BOOT0                                                   | Ι           | В                | -     | -                                                                                                  | VPP                     |
| 45       | 61     | C5      | 95      | A3       | C5       | 139     | PB8                                                     | I/O         | FT               | -     | TIM4_CH3, TIM10_CH1,<br>I2C1_SCL,<br>SPI5_MOSI/I2S5_SD,<br>CAN1_RX, I2C3_SDA,<br>SDI0_D4, EVENTOUT | -                       |
| 46       | 62     | B6      | 96      | В3       | В5       | 140     | PB9                                                     | I/O         | FT               | -     | TIM4_CH4, TIM11_CH1,<br>I2C1_SDA,<br>SPI2_NSS/I2S2_WS,<br>CAN1_TX, I2C2_SDA,<br>SDIO_D5, EVENTOUT  | -                       |
| -        | -      | -       | 97      | C3       | A5       | 141     | PE0                                                     | I/O         | FT               | -     | TIM4_ETR, FSMC_NBL0,<br>EVENTOUT                                                                   | -                       |
| -        | -      | -       | 98      | A2       | A4       | 142     | PE1                                                     | I/O         | FT               | -     | FSMC_NBL1, EVENTOUT                                                                                | -                       |
| 47       | 63     | A7      | 99      | -        | E6       | -       | VSS                                                     | S           | -                | -     | -                                                                                                  | -                       |
| -        | -      | C6      | -       | H3       | E5       | 143     | PDR_ON                                                  | Ι           | FT               | -     | -                                                                                                  | -                       |
| 48       | 64     | A8      | 10<br>0 | -        | F5       | 144     | VDD                                                     | S           | -                | -     | -                                                                                                  | -                       |

Table 9. STM32F412xE/G pin definition (continued)

1. Function availability depends on the chosen device.

PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: - The speed should not exceed 2 MHz with a maximum load of 30 pF. 2.

- These I/Os must not be used as a current source (e.g. to drive an LED).

3. Main function after the first backup domain power-up. Later on, it depends on the contents of the RTC registers even after reset (because these registers are not reset by the main reset). For details on how to manage these I/Os, refer to the RTC register description sections in the STM32F412xE/Greference manual.

4. FT = 5 V tolerant except when in analog mode or oscillator mode (for PC14, PC15, PH0 and PH1).



| AE15   |  | ΤM       |
|--------|--|----------|
| AF 13  |  | 32       |
| YS_AF  |  | F412xE/G |
| ENTOUT |  |          |
|        |  |          |

Pinouts and pin description

## Table 10. STM32F412xE/G alternate functions (continued)

|    |      | AF0          | AF1           | AF2                    | AF3                               | AF4                                | AF5                                                 | AF6                                                        | AF7                                        | AF8                                   | AF9                                                                       | AF10                                    | AF12                   | AF15     |
|----|------|--------------|---------------|------------------------|-----------------------------------|------------------------------------|-----------------------------------------------------|------------------------------------------------------------|--------------------------------------------|---------------------------------------|---------------------------------------------------------------------------|-----------------------------------------|------------------------|----------|
|    | Port | SYS_AF       | TIM1/<br>TIM2 | TIM3/<br>TIM4/<br>TIM5 | TIM8/<br>TIM9/<br>TIM10/<br>TIM11 | I2C1/<br>I2C2/<br>I2C3/<br>I2CFMP1 | SPI1/I2S1/<br>SPI2/I2S2/<br>SPI3/I2S3/<br>SPI4/I2S4 | SPI2/I2S2/SPI3<br>/I2S3/SPI4/<br>I2S4/SPI5/I2S5<br>/DFSDM1 | SPI3/I2S3/<br>USART1/<br>USART2/<br>USART3 | DFSDM1/<br>USART3/<br>USART6/<br>CAN1 | I2C2/I2C3/<br>I2CFMP1/<br>CAN1/CAN2<br>/TIM12/<br>TIM13/TIM14<br>/QUADSPI | DFSDM1/<br>QUADSPI/<br>FSMC<br>/OTG1_FS | FSMC /SDIO             | SYS_AF   |
|    | PE0  | -            | -             | TIM4_ETR               | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_NBL0              | EVENTOUT |
|    | PE1  | -            | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_NBL1              | EVENTOUT |
|    | PE2  | TRACECL<br>K | -             | -                      | -                                 | -                                  | SPI4_SCK/<br>I2S4_CK                                | SPI5_SCK/<br>I2S5_CK                                       | -                                          | -                                     | QUADSPI_<br>BK1_IO2                                                       | -                                       | FSMC_A23               | EVENTOUT |
|    | PE3  | TRACED0      | -             | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_A19               | EVENTOUT |
|    | PE4  | TRACED1      | -             | -                      | -                                 | -                                  | SPI4_NSS/<br>I2S4_WS                                | SPI5_NSS/<br>I2S5_WS                                       | -                                          | DFSDM1_<br>DATIN3                     | -                                                                         | -                                       | FSMC_A20               | EVENTOUT |
|    | PE5  | TRACED2      | -             | -                      | TIM9_CH1                          | -                                  | SPI4_MISO                                           | SPI5_MISO                                                  | -                                          | DFSDM1_<br>CKIN3                      | -                                                                         | -                                       | FSMC_A21               | EVENTOUT |
|    | PE6  | TRACED3      | -             | -                      | TIM9_CH2                          | -                                  | SPI4_MOSI/I<br>2S4_SD                               | SPI5_MOSI/<br>I2S5_SD                                      | -                                          | -                                     | -                                                                         | -                                       | FSMC_A22               | EVENTOUT |
|    | PE7  | -            | TIM1_ETR      | -                      | -                                 | -                                  | -                                                   | DFSDM1_<br>DATIN2                                          | -                                          | -                                     | -                                                                         | QUADSPI_<br>BK2_IO0                     | FSMC_D4/<br>FSMC_DA4   | EVENTOUT |
| ш  | PE8  | -            | TIM1_CH1N     | -                      | -                                 | -                                  | -                                                   | DFSDM1_<br>CKIN2                                           | -                                          | -                                     | -                                                                         | QUADSPI_<br>BK2_IO1                     | FSMC_D5/<br>FSMC_DA5   | EVENTOUT |
| Po | PE9  | -            | TIM1_CH1      | -                      | -                                 | -                                  | -                                                   | DFSDM1_<br>CKOUT                                           | -                                          | -                                     | -                                                                         | QUADSPI_<br>BK2_IO2                     | FSMC_D6/<br>FSMC_DA6   | EVENTOUT |
|    | PE10 | -            | TIM1_CH2N     | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | QUADSPI_<br>BK2_IO3                     | FSMC_D7/<br>FSMC_DA7   | EVENTOUT |
|    | PE11 | -            | TIM1_CH2      | -                      | -                                 | -                                  | SPI4_NSS/<br>I2S4_WS                                | SPI5_NSS/<br>I2S5_WS                                       | -                                          | -                                     | -                                                                         |                                         | FSMC_D8/<br>FSMC_DA8   | EVENTOUT |
|    | PE12 | -            | TIM1_CH3N     | -                      | -                                 | -                                  | SPI4_SCK/<br>I2S4_CK                                | SPI5_SCK/<br>I2S5_CK                                       | -                                          | -                                     | -                                                                         | -                                       | FSMC_D9/<br>FSMC_DA9   | EVENTOUT |
|    | PE13 | -            | TIM1_CH3      | -                      | -                                 | -                                  | SPI4_MISO                                           | SPI5_MISO                                                  | -                                          | -                                     | -                                                                         | -                                       | FSMC_D10/<br>FSMC_DA10 | EVENTOUT |
|    | PE14 | -            | TIM1_CH4      | -                      | -                                 | -                                  | SPI4_MOSI/I<br>2S4_SD                               | SPI5_MOSI/<br>I2S5_SD                                      | -                                          | -                                     | -                                                                         | -                                       | FSMC_D11/<br>FSMC_DA11 | EVENTOUT |
|    | PE15 | -            | TIM1_BKIN     | -                      | -                                 | -                                  | -                                                   | -                                                          | -                                          | -                                     | -                                                                         | -                                       | FSMC_D12/<br>FSMC_DA12 | EVENTOUT |

DocID028087 Rev 4

577

65/193

ပ

|          |                                             |                                       |                           | Max <sup>(1)</sup>        |                           | 1                          |      |
|----------|---------------------------------------------|---------------------------------------|---------------------------|---------------------------|---------------------------|----------------------------|------|
| Symbol   | Conditions                                  | Parameter                             | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit |
|          | Flash in Stop mode, all                     | Main regulator usage                  | 124.0                     | 179.0 <sup>(2)</sup>      | 907.2                     | 1762.0 <sup>(2)</sup>      |      |
|          | oscillators OFF, no<br>independent watchdog | Low power regulator usage             | 52.8                      | 104.9 <sup>(2)</sup>      | 773.8                     | 1559.0                     |      |
| IDD_STOP | Flash in Deep power                         | Main regulator usage                  | 87.6                      | 123.0                     | 698.5                     | 1374.0                     | μA   |
|          | down mode, all oscillators                  | Low power regulator usage             | 26.2                      | 74.7                      | 737.2                     | 1515.0                     |      |
|          | watchdog                                    | Low power low voltage regulator usage | 20.1                      | 58.5 <sup>(2)</sup>       | 629.1                     | 1299.0 <sup>(2)</sup>      |      |

### Table 31. Typical and maximum current consumption in Stop mode - $V_{\text{DD}}\text{=}3.6~\text{V}$

1. Based on characterization, not tested in production.

2. Tested in production.

. .

| Tab | le 32. Typical ar | nd maximum cu | irrent consump | tion in S | tandby | / mode - v <sub>DD</sub> = 1./ v |  |
|-----|-------------------|---------------|----------------|-----------|--------|----------------------------------|--|
|     |                   |               |                |           | (1)    | (2)                              |  |

|                      | Parameter                         |                                                          | Тур <sup>(1)</sup>        |                           | Max <sup>(2)</sup>        | )                          |      |  |
|----------------------|-----------------------------------|----------------------------------------------------------|---------------------------|---------------------------|---------------------------|----------------------------|------|--|
| Symbol               |                                   | Conditions                                               | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit |  |
| I <sub>DD_STBY</sub> | Supply current in<br>Standby mode | Low-speed oscillator (LSE in low drive mode) and RTC ON  | 1.8                       | 3.7                       | 12.9                      | 23.7                       |      |  |
|                      |                                   | Low-speed oscillator (LSE in high drive mode) and RTC ON | 2.6                       | 4.5                       | 13.7                      | 24.5                       | μA   |  |
|                      |                                   | RTC and LSE OFF                                          | 1.1                       | 3.0                       | 13.1                      | 25.0                       |      |  |

1. When the PDR is OFF (internal reset is OFF), the typical current consumption is reduced by 1.2  $\mu$ A.

2. Based on characterization, not tested in production unless otherwise specified.

#### Table 33. Typical and maximum current consumption in Standby mode - $\rm V_{DD}$ = 3.6 V

| Symbol               |                                   |                                                          | Typ <sup>(1)</sup>        | Max <sup>(2)</sup>        |                           |                            |      |
|----------------------|-----------------------------------|----------------------------------------------------------|---------------------------|---------------------------|---------------------------|----------------------------|------|
|                      | Parameter                         | Conditions                                               | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit |
| I <sub>DD_STBY</sub> | Supply current in<br>Standby mode | Low-speed oscillator (LSE in low drive mode) and RTC ON  | 3.7                       | 5.4                       | 16.0                      | 28.4                       |      |
|                      |                                   | Low-speed oscillator (LSE in high drive mode) and RTC ON | 4.5                       | 6.2                       | 16.8                      | 29.2                       | μA   |
|                      |                                   | RTC and LSE OFF                                          | 2.6                       | 4.0                       | 16.0                      | 30.0 <sup>(3)</sup>        |      |

1. When the PDR is OFF (internal reset is OFF), the typical current consumption is reduced by 1.2  $\mu A.$ 

2. Guaranteed by characterization, not tested in production unless otherwise specified.

3. Tested in production.





Figure 25. Typical V<sub>BAT</sub> current consumption (LSE and RTC ON/LSE oscillator "high drive" mode selection)

#### I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

#### I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 56: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

**Caution:** Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

#### I/O dynamic current consumption

In addition to the internal peripheral current consumption (see *Table 36: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O



## Low-speed internal (LSI) RC oscillator

| Table 43. LS | loscillator | characteristics | (1) |
|--------------|-------------|-----------------|-----|
|--------------|-------------|-----------------|-----|

| Symbol                              | Parameter                        | Min | Тур | Max | Unit |
|-------------------------------------|----------------------------------|-----|-----|-----|------|
| f <sub>LSI</sub> <sup>(2)</sup>     | Frequency                        | 17  | 32  | 47  | kHz  |
| t <sub>su(LSI)</sub> <sup>(3)</sup> | LSI oscillator startup time      | -   | 15  | 40  | μs   |
| I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | -   | 0.4 | 0.6 | μA   |

1.  $V_{DD}$  = 3 V,  $T_A$  = -40 to 105 °C unless otherwise specified.

2. Guaranteed by characterization, not tested in production.

3. Guaranteed by design, not tested in production.



### Figure 32. $ACC_{LSI}$ versus temperature



| Symbol                                  | Parameter                             | Conditions                                                              |                                          | Min                 | Тур  | Max          | Unit |
|-----------------------------------------|---------------------------------------|-------------------------------------------------------------------------|------------------------------------------|---------------------|------|--------------|------|
| f <sub>PLLI2S_IN</sub>                  | PLLI2S input clock <sup>(1)</sup>     | -                                                                       |                                          | 0.95 <sup>(2)</sup> | 1    | 2.10         |      |
| f <sub>PLLI2S_OUT</sub>                 | PLLI2S multiplier output clock        | -                                                                       |                                          | -                   | -    | 216          | MHz  |
| f <sub>VCO_OUT</sub>                    | PLLI2S VCO output                     | -                                                                       |                                          | 100                 | -    | 432          |      |
| t                                       | PLL 12S lock time                     | VCO freq = 100 MHz                                                      | 2                                        | 75                  | -    | 200          |      |
| LOCK                                    |                                       | VCO freq = 432 MHz                                                      | 2                                        | 100                 | -    | 300          | μο   |
| Jitter <sup>(3)</sup>                   | Master I2S clock jitter               | Cycle to cycle at                                                       | RMS                                      | -                   | 90   | -            |      |
|                                         |                                       | 12.288 MHz on<br>48 kHz period,<br>N=432, R=5                           | peak<br>to<br>peak                       | -                   | ±280 | -            |      |
|                                         |                                       | Average frequency of<br>12.288 MHz<br>N = 432, R = 5<br>on 1000 samples |                                          | -                   | 90   | -            | ps   |
|                                         | WS I2S clock jitter                   | Cycle to cycle at 48 KHz<br>on 1000 samples                             |                                          | -                   | 400  | -            |      |
| I <sub>DD(PLLI2S)</sub> <sup>(4)</sup>  | PLLI2S power consumption on $V_{DD}$  | VCO freq = 100 MHz<br>VCO freq = 432 MHz                                |                                          | 0.15<br>0.45        | -    | 0.40<br>0.75 | m۸   |
| I <sub>DDA(PLLI2S)</sub> <sup>(4)</sup> | PLLI2S power consumption on $V_{DDA}$ | VCO freq = 100 MHz<br>VCO freq = 432 MHz                                | VCO freq = 100 MHz<br>VCO freq = 432 MHz |                     | -    | 0.40<br>0.85 |      |

Table 45. PLLI2S (audio PLL) characteristics

1. Take care of using the appropriate division factor M to have the specified PLL input clock values.

2. Guaranteed by design, not tested in production.

3. Value given with main PLL running.

4. Guaranteed by characterization, not tested in production.



The test results are given in *Table 52*. They are based on the EMS levels and classes defined in application note AN1709.

| Symbol            | Parameter                                                                                                                         | Conditions                                                                                                      | Level/<br>Class |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                    | $V_{DD}$ = 3.3 V, LQFP144<br>T <sub>A</sub> = +25 °C, f <sub>HCLK</sub> = 100 MHz,<br>conforms to IEC 61000-4-2 | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP144<br>T <sub>A</sub> = +25 °C, f <sub>HCLK</sub> = 100 MHz,<br>conforms to IEC 61000-4-4 | 4B              |

| Table 51. | EMS | characteristics | for LO | QFP144 | package |
|-----------|-----|-----------------|--------|--------|---------|
|           | _   |                 |        |        | paonago |

When the application is exposed to a noisy environment, it is recommended to avoid pin exposition to disturbances. The pins showing a middle range robustness are: PA0, PA1, PA2, on LQFP144 packages and PDR ON on WLCSP49.

As a consequence, it is recommended to add a serial resistor (1 k $\Omega$  maximum) located as close as possible to the MCU to the pins exposed to noise (connected to tracks longer than 50 mm on PCB).

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).



#### I<sup>2</sup>S interface characteristics

Unless otherwise specified, the parameters given in *Table 65* for the I<sup>2</sup>S interface are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 15*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS).

| Symbol                 | Parameter                      | Conditions                             | Min    | Мах                   | Unit |
|------------------------|--------------------------------|----------------------------------------|--------|-----------------------|------|
| f <sub>MCK</sub>       | I2S Main clock output          | -                                      | 256x8K | 256xFs <sup>(2)</sup> | MHz  |
| f                      | 128 clock frequency            | Master data: 32 bits                   | -      | 64xFs                 |      |
| <sup>I</sup> CK        | 123 Clock frequency            | Slave data: 32 bits                    | -      | 64xFs                 |      |
| D <sub>CK</sub>        | I2S clock frequency duty cycle | Slave receiver                         | 30     | 70                    | %    |
| t <sub>v(WS)</sub>     | WS valid time                  | Master mode                            | -      | 5                     |      |
| t <sub>h(WS)</sub>     | WS hold time                   | Master mode                            | 0      | -                     |      |
| t <sub>su(WS)</sub>    | WS setup time                  | Slave mode                             | 2      | -                     |      |
| t <sub>h(WS)</sub>     | WS hold time                   | Slave mode                             | 0.5    | -                     |      |
| t <sub>su(SD_MR)</sub> | Data input sotup timo          | Master receiver                        | 0      | -                     |      |
| t <sub>su(SD_SR)</sub> |                                | Slave receiver                         | 2      | -                     | ns   |
| t <sub>h(SD_MR)</sub>  | Data input hold time           | Master receiver                        | 0      | -                     |      |
| t <sub>h(SD_SR)</sub>  | Data input noid time           | Slave receiver                         | 2.5    | -                     |      |
| t <sub>v(SD_ST)</sub>  | Data output valid timo         | Slave transmitter (after enable edge)  | -      | 15                    |      |
| t <sub>v(SD_MT)</sub>  |                                | Master transmitter (after enable edge) | -      | 2.5                   |      |
| t <sub>h(SD_ST)</sub>  |                                | Slave transmitter (after enable edge)  | 6      | -                     |      |
| t <sub>h(SD_MT)</sub>  | Data output hold time          | Master transmitter (after enable edge) | 0      | -                     |      |

| Table 65. I <sup>2</sup> 9 | dvnamic | characteristics <sup>(1)</sup> |
|----------------------------|---------|--------------------------------|
|----------------------------|---------|--------------------------------|

1. Guaranteed by characterization, not tested in production.

2. The maximum value of 256xFs is 50 MHz (APB1 maximum frequency).

Note: Refer to the I2S section of RM0383 reference manual for more details on the sampling frequency ( $F_S$ ).

 $f_{MCK}$ ,  $f_{CK}$ , and  $D_{CK}$  values reflect only the digital peripheral behavior. The values of these parameters might be slightly impacted by the source clock precision.  $D_{CK}$  depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of (I2SDIV/(2\*I2SDIV+ODD) and a maximum value of (I2SDIV+ODD)/(2\*I2SDIV+ODD).  $F_S$  maximum value is supported for each mode/condition.



| Symbol                                                             | Parameter                                                                          | Conditions                                         | Min | Тур | Max  | Unit |
|--------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|------|------|
| f <sub>S</sub> <sup>(2)</sup> (f <sub>AD</sub><br>t <sub>S</sub> = |                                                                                    | 12-bit resolution<br>Single ADC                    | -   | -   | 2    | Msps |
|                                                                    | Sampling rate<br>(f <sub>ADC</sub> = 30 MHz, and<br>t <sub>S</sub> = 3 ADC cycles) | 12-bit resolution<br>Interleave Dual ADC<br>mode   | -   | -   | 3.75 | Msps |
|                                                                    |                                                                                    | 12-bit resolution<br>Interleave Triple ADC<br>mode | -   | -   | 6    | Msps |
| I <sub>VREF+</sub> <sup>(2)</sup>                                  | ADC V <sub>REF</sub> DC current<br>consumption in conversion<br>mode               | -                                                  | -   | 300 | 500  | μA   |
| I <sub>VDDA</sub> <sup>(2)</sup>                                   | ADC V <sub>DDA</sub> DC current<br>consumption in conversion<br>mode               | -                                                  | -   | 1.6 | 1.8  | mA   |

#### Table 71. ADC characteristics (continued)

1. V<sub>DDA</sub> minimum value of 1.7 V is possible with the use of an external power supply supervisor (refer to Section 3.18.2: *Internal reset OFF*).

2. Guaranteed by characterization, not tested in production.

3.  $V_{\mathsf{REF}^+}$  is internally connected to  $V_{\mathsf{DDA}}$  and  $V_{\mathsf{REF}^-}$  is internally connected to  $V_{\mathsf{SSA}}.$ 

4.  $R_{ADC}$  maximum value is given for V<sub>DD</sub>=1.7 V, and minimum value for V<sub>DD</sub>=3.3 V.

5. For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table 71*.

#### Equation 1: RAIN max formula

$$R_{AIN} = \frac{(k - 0.5)}{f_{ADC} \times C_{ADC} \times \ln(2^{N+2})} - R_{ADC}$$

The formula above (*Equation 1*) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. N = 12 (from 12-bit resolution) and k is the number of sampling periods defined in the ADC\_SMPR1 register.

| Symbol | Parameter                    | Test conditions                                    | Тур | Max <sup>(2)</sup> | Unit |
|--------|------------------------------|----------------------------------------------------|-----|--------------------|------|
| ET     | Total unadjusted error       | ( (0.14))                                          | ±3  | ±4                 |      |
| EO     | Offset error                 | $f_{ADC} = 18 \text{ MHz}$<br>V_D_A = 1.7 to 3.6 V | ±2  | ±3                 |      |
| EG     | Gain error                   | $V_{\text{REF}}$ = 1.7 to 3.6 V                    | ±1  | ±3                 | LSB  |
| ED     | Differential linearity error | V <sub>DDA</sub> –V <sub>REF</sub> < 1.2 V         | ±1  | ±2                 |      |
| EL     | Integral linearity error     |                                                    | ±2  | ±3                 |      |

Table 72. ADC accuracy at  $f_{ADC} = 18 \text{ MHz}^{(1)}$ 

1. Better performance could be achieved in restricted  $V_{DD}$ , frequency and temperature ranges.

2. Guaranteed by characterization, not tested in production.



| Symbol            | Parameter                                            | Conditions            | Min | Тур | Мах | Unit |
|-------------------|------------------------------------------------------|-----------------------|-----|-----|-----|------|
| CMD, D inp        | outs (referenced to CK) in SD default n              | node                  | •   |     | •   |      |
| t <sub>ISUD</sub> | Input setup time SD                                  | fpp =25MHz            | 2.5 | -   | -   |      |
| t <sub>IHD</sub>  | Input hold time SD                                   | e SD fpp =25MHz 2.5 - |     |     |     | ns   |
| CMD, D ou         | CMD, D outputs (referenced to CK) in SD default mode |                       |     |     |     |      |
| t <sub>OVD</sub>  | Output valid default time SD                         | fpp =25 MHz           | -   | 1.5 | 2   |      |
| t <sub>OHD</sub>  | Output hold default time SD                          | fpp =25 MHz           | 0.5 | -   | -   | ris  |

## Table 95. Dynamic characteristics: SD / MMC characteristics<sup>(1)(2)</sup> (continued)

1. Guaranteed by characterization results, not tested in production.

2.  $V_{DD}$  = 2.7 to 3.6 V.

## Table 96. Dynamic characteristics: eMMC characteristics $V_{DD}$ = 1.7 V to 1.9 V<sup>(1)(2)</sup>

| Symbol                                         | Parameter                             | Conditions | Min | Тур  | Мах | Unit |
|------------------------------------------------|---------------------------------------|------------|-----|------|-----|------|
| f <sub>PP</sub>                                | Clock frequency in data transfer mode | -          | 0   | -    | 50  | MHz  |
| -                                              | SDIO_CK/fPCLK2 frequency ratio        | -          | -   | -    | 8/3 | -    |
| t <sub>W(CKL)</sub>                            | Clock low time                        | fpp =50MHz | 9.5 | 10.5 | -   | 20   |
| t <sub>W(CKH)</sub>                            | Clock high time                       | fpp =50MHz | 8.5 | 9.5  | -   | 115  |
| CMD, D inp                                     | uts (referenced to CK) in eMMC mode   | )          |     |      |     |      |
| t <sub>ISU</sub>                               | Input setup time HS                   | fpp =50MHz | 3.5 | -    | -   | 20   |
| t <sub>IH</sub>                                | Input hold time HS                    | fpp =50MHz | 4   | -    | -   | 115  |
| CMD, D outputs (referenced to CK) in eMMC mode |                                       |            |     |      |     |      |
| t <sub>OV</sub>                                | Output valid time HS                  | fpp =50MHz | -   | 13.5 | 15  | ne   |
| t <sub>OH</sub>                                | Output hold time HS                   | fpp =50MHz | 12  | -    | -   | 115  |

1. Guaranteed by characterization results, not tested in production.

2. C<sub>LOAD</sub> = 20 pF.

## 6.3.27 RTC characteristics

Table 97. RTC characteristics

| Symbol | Parameter                                  | Conditions                                          | Min | Мах |
|--------|--------------------------------------------|-----------------------------------------------------|-----|-----|
| -      | f <sub>PCLK1</sub> /RTCCLK frequency ratio | Any read/write operation<br>from/to an RTC register | 4   | -   |



## 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com.* ECOPACK<sup>®</sup> is an ST trademark.

## 7.1 WLCSP64 package information





1. Drawing is not to scale.



#### **Device marking for UFBGA144**

The following figure gives an example of topside marking and ball A1 position identifier location.



Figure 80. UFBGA144 marking example (package top view)

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



# Appendix A Recommendations when using the internal reset OFF

When the internal reset is OFF, the following integrated features are no longer supported:

- The integrated power-on-reset (POR)/power-down reset (PDR) circuitry is disabled.
- The brownout reset (BOR) circuitry must be disabled. By default BOR is OFF.
- The embedded programmable voltage detector (PVD) is disabled.
- V<sub>BAT</sub> functionality is no more available and VBAT pin should be connected to V<sub>DD</sub>.



## B.3 Display application example



Figure 87. Display application example

Note:

16 bit displays interfaces can be addressed with 100 and 144 pins packages.



## **Revision history**

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-Nov-2015 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 01-Feb-2016 | 2        | Added<br>- Table 3: Embedded bootloader interfaces<br>- Figure 3: Compatible board design for LQFP144 package<br>- Figure 62: WLCSP64 marking example (package top view)<br>- Figure 77: UFBGA100 marking example (package top view)<br>Updated<br>- Section 3.17: Power supply schemes<br>- Section 3.23: Timers and watchdogs<br>- Section 3.32: Universal serial bus on-the-go full-speed (USB_OTG_FS)<br>- Figure 1: Compatible board design for LQFP100 package<br>- Figure 2: Compatible board design for LQFP64 package<br>- Figure 14: STM32F412xE/G LQFP100 pinout<br>- Figure 16: STM32F412xE/G UFBGA100 pinout<br>- Figure 16: STM32F412xE/G UFBGA144 pinout<br>- Figure 20: Input voltage measurement<br>- Figure 80: UFBGA144 marking example (package top view)<br>- Table 2: STM32F412xE/G pin definition<br>- Table 12: Voltage characteristics<br>- Table 13: Current characteristics<br>- Table 15: General operating conditions<br>- Table 36: Peripheral current consumption<br>- Table 51: EMS characteristics for LQFP144 package<br>- Table 63: FMP12C characteristics |

