# mmm

Welcome to E-XFL.COM

#### **Understanding Embedded - PLDs (Programmable** Logic Devices)

Microchip Technology - ATF16V8CZ-15XU Datasheet

Embedded - PLDs, or Programmable Logic Devices, are a type of digital electronic component used to build reconfigurable digital circuits. Unlike fixed-function logic devices, PLDs can be programmed to perform specific functions by the user. This flexibility allows designers to customize the logic to meet the exact needs of their applications, making PLDs a crucial component in modern embedded systems.

#### Applications of Embedded - PLDs (Programmable Logic Devices)

The versatility of PLDs makes them suitable for a wide range of applications. In consumer electronics, PLDs are

| Details        |  |
|----------------|--|
| Product Status |  |

| Product Status          | Active                                                                   |
|-------------------------|--------------------------------------------------------------------------|
| Programmable Type       | EE PLD                                                                   |
| Number of Macrocells    | 8                                                                        |
| Voltage - Input         | 5V                                                                       |
| Speed                   | 15 ns                                                                    |
| Mounting Type           | Surface Mount                                                            |
| Package / Case          | 20-TSSOP (0.173", 4.40mm Width)                                          |
| Supplier Device Package | 20-TSSOP                                                                 |
| Purchase URL            | https://www.e-xfl.com/product-detail/microchip-technology/atf16v8cz-15xu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Figure 1-1. Block Diagram



## 2. Pin Configuration and Pinouts

| Table 2-1. Pinouts - All Pinouts Top View |  |                        |  |  |
|-------------------------------------------|--|------------------------|--|--|
| Pin Name                                  |  | Function               |  |  |
| CLK                                       |  | Clock                  |  |  |
| 1                                         |  | Logic Inputs           |  |  |
| I/O                                       |  | Bi-directional Buffers |  |  |
| OE                                        |  | Output Enable          |  |  |
| VCC                                       |  | +5V Supply             |  |  |





Figure 2-2. DIP/SOIC

|         |    | $\bigcirc$ |    |       |
|---------|----|------------|----|-------|
| I/CLK 🗆 | 1  |            | 20 |       |
| l1 🗆    | 2  |            | 19 | ⊐ I/O |
| l2 🗆    | 3  |            | 18 | ⊨ı/o  |
| I3 🗆    | 4  |            | 17 | ⊨ı/o  |
| I4 🗆    | 5  |            | 16 | ⊐ I/O |
| I5 🗆    | 6  |            | 15 | ⊐ I/O |
| I6 🗆    | 7  |            | 14 | ⊐ I/O |
| I7 🗆    | 8  |            | 13 | b I∕O |
| 18 🗆    | 9  |            | 12 | b I∕O |
| GND 🗆   | 10 |            | 11 | 19/OE |
|         |    |            |    |       |

Figure 2-3. PLCC



## 3. Absolute Maximum Ratings\*

| Temperature Under Bias40°C to +85°C                                                                |
|----------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                                  |
| Voltage on Any Pin with<br>Respect to Ground2.0V to +7.0V <sup>(1)</sup>                           |
| Voltage on Input Pins<br>with Respect to Ground<br>During Programming2.0V to +14.0V <sup>(1)</sup> |
| Programming Voltage with<br>Respect to Ground2.0V to +14.0V <sup>(1)</sup>                         |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: 1. Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is  $V_{CC}$  + 0.75V DC, which may overshoot to 7.0V for pulses of less than 20 ns.

## 4. DC and AC Operating Conditions

|                                 | Commercial | Industrial   |
|---------------------------------|------------|--------------|
| Operating Temperature (Ambient) | 0°C - 70°C | -40°C - 85°C |
| V <sub>CC</sub> Power Supply    | 5V ±5%     | 5V ±10%      |

#### 4.1 DC Characteristics

| Symbol                         | Parameter                         | Condition                                        | Condition                          |     | Тур | Max                | Units |
|--------------------------------|-----------------------------------|--------------------------------------------------|------------------------------------|-----|-----|--------------------|-------|
| I <sub>IL</sub>                | Input or I/O Low Leakage Current  | $0 \le V_{IN} \le V_{IL}(Max)$                   |                                    |     |     | -10                | μA    |
| I <sub>IH</sub>                | Input or I/O High Leakage Current | $3.5 \le V_{IN} \le V_{CC}$                      |                                    |     |     | 10                 | μA    |
|                                | Device Oversky Overset            | 15 MHz, V <sub>CC</sub> = Max,                   | 15 MHz, V <sub>CC</sub> = Max, Com |     |     | 95                 | mA    |
| I <sub>CC1</sub>               | Power Supply Current              | $V_{IN} = 0, V_{CC}, Outputs Open$               | Ind.                               |     |     | 105                | mA    |
| . (1)                          | Power Supply Current,             | 0 MHz, V <sub>CC</sub> = Max, Com.               |                                    |     | 5   |                    | μA    |
| I <sub>CC</sub> <sup>(1)</sup> | Standby Mode                      | $V_{IN} = 0, V_{CC}, Outputs Open$               | Ind                                |     | 5   |                    | μA    |
| I <sub>OS</sub>                | Output Short Circuit Current      | $V_{OUT} = 0.5V;$<br>$V_{CC} = 5V;$ TA = 25°C    |                                    |     |     | -150               | mA    |
| V <sub>IL</sub>                | Input Low Voltage                 | Min < V <sub>CC</sub> < Max                      | Min < V <sub>CC</sub> < Max        |     |     | 0.8                | V     |
| V <sub>IH</sub>                | Input High Voltage                |                                                  |                                    | 2.0 |     | V <sub>CC</sub> +1 | V     |
| V <sub>OL</sub>                | Output Low Voltage                | $V_{CC}$ = Min, All Outputs<br>$I_{OL}$ = -16 mA | Com, Ind.                          |     |     | 0.5                | V     |





#### 4.1 DC Characteristics

| Symbol          | Parameter           | Condition                            | Condition  |     | Тур | Max | Units |
|-----------------|---------------------|--------------------------------------|------------|-----|-----|-----|-------|
| V <sub>OH</sub> | Output High Voltage | $V_{CC} = Min$<br>$I_{OL} = -3.2 mA$ |            | 2.4 |     |     | V     |
|                 |                     |                                      | Com.       | 24  |     |     |       |
| I <sub>OL</sub> | Output Low Current  | V <sub>CC</sub> = Min                | Ind.       | 12  |     |     | mA    |
| I <sub>OH</sub> | Output High Current | V <sub>CC</sub> = Min                | Com., Ind. | 4   |     |     | mA    |

Note: 1. All I<sub>CC</sub> parameters measured with outputs open. Data is based on Atmel test patterns. Reading may vary with pattern.

## 4.2 AC Waveforms<sup>(1)</sup>



Note: 1. Timing measurement reference is 1.5V. Input AC driving levels are 0.0V and 3.0V, unless otherwise specified.

#### 4.3 AC Characteristics

|                  |                                                         | -   | 12  | -1  | -15 |       |
|------------------|---------------------------------------------------------|-----|-----|-----|-----|-------|
| Symbol           | Parameter                                               | Min | Мах | Min | Мах | Units |
| t <sub>PD</sub>  | Input or Feedback to Non-registered Output              | 3   | 12  | 3   | 15  | ns    |
| t <sub>CF</sub>  | Clock to Feedback                                       |     | 6   |     | 8   | ns    |
| t <sub>co</sub>  | Clock to Output                                         | 2   | 8   | 2   | 10  | ns    |
| t <sub>S</sub>   | Input or Feedback Setup Time                            | 10  |     | 12  |     | ns    |
| t <sub>H</sub>   | Input Hold Time                                         | 0   |     | 0   |     | ns    |
| t <sub>P</sub>   | Clock Period                                            | 12  |     | 16  |     | ns    |
| t <sub>w</sub>   | Clock Width                                             | 6   |     | 8   |     | ns    |
|                  | External Feedback 1/(t <sub>S</sub> + t <sub>CO</sub> ) |     | 55  |     | 45  | MHz   |
| f <sub>MAX</sub> | Internal Feedback 1/(t <sub>S</sub> + t <sub>CF</sub> ) |     | 62  |     | 50  | MHz   |
|                  | No Feedback 1/(t <sub>P</sub> )                         |     | 83  |     | 62  | MHz   |
| t <sub>EA</sub>  | Input to Output Enable – Product Term                   | 3   | 12  | 3   | 15  | ns    |
| t <sub>ER</sub>  | Input to Output Disable – Product Term                  | 2   | 15  | 2   | 15  | ns    |
| t <sub>PZX</sub> | OE pin to Output Enable                                 | 2   | 12  | 2   | 15  | ns    |
| t <sub>PXZ</sub> | OE pin to Output Disable                                | 1.5 | 12  | 1.5 | 15  | ns    |





#### 4.4 Input Test Waveforms

#### 4.4.1 Input Test Waveforms and Measurement Levels





#### 4.4.2 Output Test Loads



Note: Similar devices are tested with slightly different loads. These load differences may affect output signals' delay and slew rate. Atmel devices are tested with sufficient margins to meet compatible devices.

#### 4.4.3 Pin Capacitance

|                  | Тур | Max | Units | Conditions     |
|------------------|-----|-----|-------|----------------|
| C <sub>IN</sub>  | 5   | 8   | pF    | $V_{IN} = 0V$  |
| C <sub>OUT</sub> | 6   | 8   | pF    | $V_{OUT} = 0V$ |

**Table 4-1.** Pin Capacitance (f = 1 MHz, T =  $25^{\circ}C^{(1)}$ )

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.

#### 4.5 Power-up Reset

The ATF16V8CZ's registers are designed to reset during power-up. At a point delayed slightly from  $V_{CC}$  crossing  $V_{RST}$ , all registers will be reset to the low state. As a result, the registered output state will always be high on power-up.

This feature is critical for state machine initialization. However, due to the asynchronous nature of reset and the uncertainty of how  $V_{CC}$  actually rises in the system, the following conditions are required:

- 1. The  $V_{CC}$  rise must be monotonic, from below 0.7V,
- 2. After reset occurs, all input and feedback setup times must be met before driving the clock term high, and
- 3. The signals from which the clock is derived must remain stable during t<sub>PR</sub>.



| Parameter        | Description            | Тур | Max   | Units |
|------------------|------------------------|-----|-------|-------|
| t <sub>PR</sub>  | Power-up Reset Time    | 600 | 1,000 | ns    |
| V <sub>RST</sub> | Power-up Reset Voltage | 3.8 | 4.5   | V     |

#### 4.6 Preload of Registered Outputs

The ATF16V8CZ's registers are provided with circuitry to allow loading of each register with either a high or a low. This feature will simplify testing since any state can be forced into the registers to control test sequencing. A JEDEC file with preload is generated when a source file with vectors is compiled. Once downloaded, the JEDEC file preload sequence will be done automatically by approved programmers.

#### 5. Security Fuse Usage

A single fuse is provided to prevent unauthorized copying of the ATF16V8CZ fuse patterns. Once programmed, fuse verify and preload are inhibited. However, the 64-bit User Signature remains accessible.

The security fuse should be programmed last, as its effect is immediate.





### 6. Input and I/O Pin-keeper Circuits

The ATF16V8CZ contains internal input and I/O pin-keeper circuits. These circuits allow each ATF16V8CZ pin to hold its previous value even when it is not being driven by an external source or by the device's output buffer. This helps insure that all logic array inputs are at known, valid logic levels. This reduces system power by preventing pins from floating to indeterminate levels. By using pin-keeper circuits rather than pull-up resistors, there is no DC current required to hold the pins in either logic state (high or low).

These pin-keeper circuits are implemented as weak feedback inverters, as shown in the Input Diagram below. These keeper circuits can easily be overdriven by standard TTL- or CMOS-compatible drivers. The typical overdrive current required is 40  $\mu$ A.





Figure 6-2. I/O Diagram



## 7. Functional Logic Diagram Description

The Logic Option and Functional Diagrams describe the ATF16V8CZ architecture. Eight configurable macrocells can be configured as a registered output, combinatorial I/O, combinatorial output, or dedicated input.

The ATF16V8CZ can be configured in one of three different modes. Each mode makes the ATF16V8CZ look like a different device. Most PLD compilers can choose the right mode automatically. The user can also force the selection by supplying the compiler with a mode selection. The determining factors would be the usage of register versus combinatorial outputs and dedicated outputs versus outputs with output enable control.

The ATF16V8CZ universal architecture can be programmed to emulate many 20-pin PAL devices. These architectural subsets can be found in each of the configuration modes described in the following pages. The user can download the listed subset device JEDEC programming file to the PLD programmer, and the ATF16V8CZ can be configured to act like the chosen device. Check with your programmer manufacturer for this capability.

Unused product terms are automatically disabled by the compiler to decrease power consumption. A security fuse, when programmed, protects the content of the ATF16V8CZ. Eight bytes (64 fuses) of User Signature are accessible to the user for purposes such as storing project name, part number, revision, or date. The User Signature is accessible regardless of the state of the security fuse.

|                  | Registered               | Complex                   | Simple                    | Auto Select |
|------------------|--------------------------|---------------------------|---------------------------|-------------|
| ABEL, Atmel-ABEL | P16C8R                   | P16V8C                    | P16V8AS                   | P16V8       |
| CUPL             | G16V8MS                  | G16V8MA                   | G16V8AS                   | G16V8A      |
| LOG/iC           | GAL16V8_R <sup>(1)</sup> | GAL16V8_C7 <sup>(1)</sup> | GAL16V8_C8 <sup>(1)</sup> | GAL16V8     |
| OrCAD-PLD        | "Registered"             | "Complex"                 | "Simple"                  | GAL16V8A    |
| PLDesigner       | P16V8R                   | P16V8C                    | P16V8C                    | P16V8A      |
| Tango-PLD        | G16V8R                   | G16V8C                    | G16V8AS                   | G16V8       |

Notes: 1. Only applicable for version 3.4 or lower.





#### 8. Macrocell Configuration

Software compilers support the three different OMC modes as different device types. These device types are listed in the table below. Most compilers have the ability to automatically select the device type, generally based on the register usage and output enable ( $\overline{OE}$ ) usage. Register usage on the device forces the software to choose the registered mode. All combinatorial outputs with  $\overline{OE}$  controlled by the product term will force the software to choose the complex mode. The software will choose the simple mode only when all outputs are dedicated combinatorial without  $\overline{OE}$  control. The different device types listed in the table can be used to override the automatic device selection by the software. For further details, refer to the compiler software manuals.

When using compiler software to configure the device, the user must pay special attention to the following restrictions in each mode.

In **registered mode** pin 1 and pin 11 are permanently configured as clock and output enable, respectively. These pins cannot be configured as dedicated inputs in the registered mode.

In **complex mode** pin 1 and pin 11 become dedicated inputs and use the feedback paths of pin 19 and pin 12 respectively. Because of this feedback path usage, pin 19 and pin 12 do not have the feedback option in this mode.

In **simple mode** all feedback paths of the output pins are routed via the adjacent pins. In doing so, the two inner most pins (pins 15 and 16) will not have the feedback option as these pins are always configured as dedicated combinatorial output.

#### 8.1 ATF16V8CZ Registered Mode

**PAL Device Emulation/PAL Replacement.** The registered mode is used if one or more registers are required. Each macrocell can be configured as either a registered or combinatorial output or I/O, or as an input. For a registered output or I/O, the output is enabled by the  $\overline{OE}$  pin, and the register is clocked by the CLK pin. Eight product terms are allocated to the sum term. For a combinatorial output or I/O, the output enable is controlled by a product term, and seven product terms are allocated to the sum term. When the macrocell is configured as an input, the output enable is permanently disabled.

Any register usage will make the compiler select this mode. The following registered devices can be emulated using this mode:

| 16R8 | 16RP8 |
|------|-------|
| 16R6 | 16RP6 |
| 16R4 | 16RP4 |

Figure 8-1. Registered Configuration for Registered Mode<sup>(1)(2)</sup>



- Notes: 1. Pin 1 controls common CLK for the registered outputs. Pin 11 controls common  $\overline{OE}$  for the registered outputs. Pin 1 and Pin 11 are permanently configured as CLK and  $\overline{OE}$ .
  - 2. The development software configures all the architecture control bits and checks for proper pin usage automatically.

#### Figure 8-2. Combinatorial Configuration for Registered Mode<sup>(1)(2)</sup>



- Notes: 1. Pin 1 and Pin 11 are permanently configured as CLK and OE.
  - 2. The development software configures all the architecture control bits and checks for proper pin usage automatically.





-> INPUT LINES 0 4 8 12 16 20 24 28 Ĩ l -D-FT - 🖂 19 -6 2 -DĂ ∲Þ 3 \_\_\_\_ ₃⊢ <u>p</u>††  $\Box$  $\square$ 4 🖂 -рі́Т -12-0--- 16 -5 🗁 -> ≾--DiĦ ĒЦ 6 🖂 <u>-</u>5+ ₽Ħ 6 7 ӡӇ pĦ 4 ₽ - 🖂 13 -b-8 🗁 -12 -DĤ 9 🖂 🖂 ≪<sup>OE</sup> 11 

Figure 8-3. Registered Mode Logic Diagram



#### Figure 9-1. Simple Mode Option



\* - Pins 15 and 16 are always enabled.









Figure 9-3. Simple Mode Logic Diagram



# ATF16V8CZ

#### 9.1 Test Characterization Data









# ATF16V8CZ





-.1 -.2 -.3 -.4 -.5 -.6 -.7 -.8 -.9

INPUT VOLTAGE (V)

-1

-75

-90

0





#### 11.2 20P3 - PDIP



#### 11.3 20S - SOIC







#### 11.4 20X - TSSOP

