Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------| | Product Status | Not For New Designs | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 80MHz | | Connectivity | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, I2S, POR, PWM, WDT | | Number of I/O | 50 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 28x12b; D/A 2x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-VFQFN Exposed Pad | | Supplier Device Package | 64-QFN (9x9) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/sim3c146-b-gm | | | 4.6.5. I2C (I2C0, I2C1) | 43 | |----|----------------------------------------------------------------------|----| | | 4.6.6. I2S (I2S0) | 44 | | | 4.7. Analog | 45 | | | 4.7.1. 12-Bit Analog-to-Digital Converters (SARADC0, SARADC1) | 45 | | | 4.7.2. Sample Sync Generator (SSG0) | 45 | | | 4.7.3. 10-Bit Digital-to-Analog Converter (IDAC0, IDAC1) | 45 | | | 4.7.4. 16-Channel Capacitance-to-Digital Converter (CAPSENSE0) | | | | 4.7.5. Low Current Comparators (CMP0, CMP1) | | | | 4.7.6. Current-to-Voltage Converter (IVC0) | | | | 4.8. Reset Sources | | | | 4.9. Security | 48 | | | 4.10.On-Chip Debugging | 48 | | 5. | Ordering Information | | | 6. | Pin Definitions and Packaging Information | 51 | | | 6.1. SiM3C1x7 Pin Definitions | | | | 6.2. SiM3C1x6 Pin Definitions | 59 | | | 6.3. SiM3C1x4 Pin Definitions | 66 | | | 6.4. LGA-92 Package Specifications | 70 | | | 6.4.1. LGA-92 Solder Mask Design | 72 | | | 6.4.2. LGA-92 Stencil Design | | | | 6.4.3. LGA-92 Card Assembly | 72 | | | 6.5. TQFP-80 Package Specifications | 73 | | | 6.5.1. TQFP-80 Solder Mask Design | 76 | | | 6.5.2. TQFP-80 Stencil Design | 76 | | | 6.5.3. TQFP-80 Card Assembly | 76 | | | 6.6. QFN-64 Package Specifications | 77 | | | 6.6.1. QFN-64 Solder Mask Design | 79 | | | 6.6.2. QFN-64 Stencil Design | 79 | | | 6.6.3. QFN-64 Card Assembly | 79 | | | 6.7. TQFP-64 Package Specifications | 80 | | | 6.7.1. TQFP-64 Solder Mask Design | 83 | | | 6.7.2. TQFP-64 Stencil Design | | | | 6.7.3. TQFP-64 Card Assembly | 83 | | | 6.8. QFN-40 Package Specifications | 84 | | | 6.8.1. QFN-40 Solder Mask Design | 86 | | | 6.8.2. QFN-40 Stencil Design | 86 | | | 6.8.3. QFN-40 Card Assembly | 86 | | 7. | Revision Specific Behavior | 87 | | | 7.1. Revision Identification | | | | 7.2. Comparator Rising/Falling Edge Flags in Debug Mode (CMP0, CMP1) | 88 | | | 7.2.1. Problem | 88 | | | 7.2.2. Impacts | 88 | | | 7.2.3. Workaround | 88 | | | 7.2.4. Resolution | 88 | | Do | ocument Change List | 89 | | | ontact Information | 90 | ## 1. Related Documents and Conventions ## 1.1. Related Documents This data sheet accompanies several documents to provide the complete description of the SiM3C1xx device family. ## 1.1.1. SiM3U1xx/SiM3C1xx Reference Manual The Silicon Laboratories SiM3U1xx/SiM3C1xx Reference Manual provides detailed functional descriptions for the SiM3C1xx devices. ## 1.1.2. Hardware Access Layer (HAL) API Description The Silicon Laboratories Hardware Access Layer (HAL) API provides C-language functions to modify and read each bit in the SiM3C1xx devices. This description can be found in the SiM3xxxx HAL API Reference Manual. #### 1.1.3. ARM Cortex-M3 Reference Manual The ARM-specific features like the Nested Vector Interrupt Controller are described in the ARM Cortex-M3 reference documentation. The online reference manual can be found here: http://infocenter.arm.com/help/topic/com.arm.doc.subset.cortexm.m3/index.html#cortexm3. ## 1.2. Conventions The block diagrams in this document use the following formatting conventions: Figure 1.1. Block Diagram Conventions **Table 3.2. Power Consumption (Continued)** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------|-----|-----|-----|------| | Power Mode 9 <sup>2,3</sup> —Low Power Shutdown with VREG0 disabled, | I <sub>DD</sub> | RTC Disabled,<br>V <sub>DD</sub> = 1.8 V, T <sub>A</sub> = 25 °C | _ | 85 | _ | nA | | powered through VDD and VIO | | RTC w/ 16.4 kHz LFO,<br>V <sub>DD</sub> = 1.8 V, T <sub>A</sub> = 25 °C | _ | 350 | _ | nA | | | | RTC w/ 32.768 kHz Crystal,<br>$V_{DD} = 1.8 \text{ V}, T_A = 25 ^{\circ}\text{C}$ | _ | 620 | _ | nA | | | | RTC Disabled,<br>V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 25 °C | _ | 145 | _ | nA | | | | RTC w/ 16.4 kHz LFO,<br>V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 25 °C | _ | 500 | _ | nA | | | | RTC w/ 32.768 kHz Crystal,<br>$V_{DD} = 3.0 \text{ V}, T_A = 25 ^{\circ}\text{C}$ | _ | 800 | _ | nA | | Power Mode 9 <sup>2,3</sup> —Low Power Shutdown with VREG0 in low- | I <sub>VREGIN</sub> | RTC Disabled,<br>VREGIN = 5 V, T <sub>A</sub> = 25 °C | _ | 300 | _ | nA | | power mode, VDD and VIO pow-<br>ered through VREG0 (Includes<br>VREG0 current) | | RTC w/ 16.4 kHz LFO,<br>VREGIN = 5 V, T <sub>A</sub> = 25 °C | _ | 650 | _ | nA | | | | RTC w/ 32.768 kHz Crystal,<br>VREGIN = 5 V, $T_A$ = 25 °C | _ | 950 | _ | nA | | VIOHD Current (High-drive I/O dis- | I <sub>VIOHD</sub> | HV Mode (default) | _ | 2.5 | 5 | μΑ | | abled) | | LV Mode | _ | 2 | _ | nA | #### Notes: - 1. Perhipheral currents drop to zero when peripheral clock and peripheral are disabled, unless otherwise noted. - 2. Currents are additive. For example, where I<sub>DD</sub> is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount. - 3. Includes all peripherals that cannot have clocks gated in the Clock Control module. - 4. Includes supply current from internal regulator and PLL0OSC (>20 MHz) or LPOSC0 (<=20 MHz). - 5. Flash execution numbers use 2 wait states for 80 MHz and 0 wait states at 20 MHz or less. - 6. RAM execution numbers use 0 wait states for all frequencies. - 7. IDAC output current and IVC input current not included. - 8. Bias current only. Does not include dynamic current from oscillator running at speed. **Table 3.2. Power Consumption (Continued)** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------|----------------------|----------------|-----|-----|-----|------| | Flash Current on VDD | | | | | | | | Write Operation | I <sub>FLASH-W</sub> | | _ | _ | 8 | mA | | Erase Operation | I <sub>FLASH-E</sub> | | _ | _ | 15 | mA | #### Notes: - 1. Perhipheral currents drop to zero when peripheral clock and peripheral are disabled, unless otherwise noted. - 2. Currents are additive. For example, where I<sub>DD</sub> is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount. - 3. Includes all peripherals that cannot have clocks gated in the Clock Control module. - 4. Includes supply current from internal regulator and PLL0OSC (>20 MHz) or LPOSC0 (<=20 MHz). - 5. Flash execution numbers use 2 wait states for 80 MHz and 0 wait states at 20 MHz or less. - 6. RAM execution numbers use 0 wait states for all frequencies. - 7. IDAC output current and IVC input current not included. - 8. Bias current only. Does not include dynamic current from oscillator running at speed. ## Table 3.3. Power Mode Wake Up Times | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------|--------------------|----------------|-----|-----|-----|--------| | Power Mode 2 Wake Time | t <sub>PM2</sub> | | 4 | _ | 5 | clocks | | Power Mode 3 Fast Wake Time | t <sub>PM3FW</sub> | | _ | 425 | _ | μs | | Power Mode 9 Wake Time | t <sub>PM9</sub> | | _ | 12 | _ | μs | **Table 3.4. Reset and Supply Monitor** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------------------------|-------------------|---------------------------------------------------------|------|------|------|------| | V <sub>DD</sub> High Supply Monitor Threshold | $V_{VDDMH}$ | Early Warning | 2.10 | 2.20 | 2.30 | V | | (VDDHITHEN = 1) | | Reset | 1.95 | 2.05 | 2.1 | V | | V <sub>DD</sub> Low Supply Monitor Threshold | $V_{VDDML}$ | Early Warning | 1.81 | 1.85 | 1.88 | V | | (VDDHITHEN = 0) | | Reset | 1.70 | 1.74 | 1.77 | V | | V <sub>REGIN</sub> Supply Monitor Threshold | $V_{VREGM}$ | Early Warning | 4.2 | 4.4 | 4.6 | V | | Power-On Reset (POR) Threshold | $V_{POR}$ | Rising Voltage on V <sub>DD</sub> | _ | 1.4 | _ | V | | | | Falling Voltage on V <sub>DD</sub> | 0.8 | 1 | 1.3 | V | | V <sub>DD</sub> Ramp Time | t <sub>RMP</sub> | Time to V <sub>DD</sub> ≥ 1.8 V | 10 | _ | 3000 | μs | | Reset Delay from POR | t <sub>POR</sub> | Relative to V <sub>DD</sub> ≥ V <sub>POR</sub> | 3 | _ | 100 | ms | | Reset Delay from non-POR source | t <sub>RST</sub> | Time between release of reset source and code execution | _ | 10 | _ | μs | | RESET Low Time to Generate Reset | t <sub>RSTL</sub> | | 50 | _ | _ | ns | | Missing Clock Detector Response Time (final rising edge to reset) | t <sub>MCD</sub> | F <sub>AHB</sub> > 1 MHz | | 0.4 | 1 | ms | | Missing Clock Detector Trigger<br>Frequency | F <sub>MCD</sub> | | _ | 7.5 | 13 | kHz | | V <sub>DD</sub> Supply Monitor Turn-On Time | t <sub>MON</sub> | | _ | 2 | _ | μs | **Table 3.5. On-Chip Regulators** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|--------------------|---------------------------------------------------------------------------------|------|------|-----|-------| | 3.3 V Regulator Characteristics (VF | EG0, Supp | olied from VREGIN Pin) | | | | + | | Output Voltage (at VDD pin) | V <sub>DDOUT</sub> | $4 \le V_{REGIN} \le 5.5$<br>BGDIS = 0, SUSEN = 0 | 3.15 | 3.3 | 3.4 | V | | | | $4 \le V_{REGIN} \le 5.5$<br>BGDIS = 0, SUSEN = 1 | 3.15 | 3.3 | 3.4 | V | | | | $4 \le V_{REGIN} \le 5.5$<br>BGDIS = 1, SUSEN = X<br>$I_{DDOUT} = 500 \mu A$ | 2.3 | 2.8 | 3.6 | V | | | | $4 \le V_{REGIN} \le 5.5$<br>BGDIS = 1, SUSEN = X<br>$I_{DDOUT} = 5 \text{ mA}$ | 2.1 | 2.65 | 3.3 | V | | Output Current (at VDD pin)* | I <sub>DDOUT</sub> | $4 \le V_{REGIN} \le 5.5$<br>BGDIS = 0, SUSEN = X | _ | _ | 150 | mA | | | | $4 \le V_{REGIN} \le 5.5$<br>BGDIS = 1, SUSEN = X | _ | _ | 5 | mA | | Output Load Regulation | V <sub>DDLR</sub> | BGDIS = 0 | _ | 0.1 | 1 | mV/mA | | Output Capacitance | C <sub>VDD</sub> | | 1 | _ | 10 | μF | \*Note: Total current VREG0 is capable of providing. Any current consumed by the SiM3C1xx reduces the current available to external devices powered from VDD. Table 3.11. IDAC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|-------------------|--------------------------|------|-------|-----------------------|--------| | Static Performance | | | L | | | | | Resolution | N <sub>bits</sub> | | | 10 | | Bits | | Integral Nonlinearity | INL | | _ | ±0.5 | ±2 | LSB | | Differential Nonlinearity (Guaranteed Monotonic) | DNL | | _ | ±0.5 | ±1 | LSB | | Output Compliance Range | V <sub>OCR</sub> | | _ | _ | V <sub>DD</sub> – 1.0 | V | | Full Scale Output Current | I <sub>OUT</sub> | 2 mA Range | 2.0 | 2.046 | 2.10 | mA | | | | 1 mA Range | 0.99 | 1.023 | 1.05 | mA | | | | 0.5 mA Range | 493 | 511.5 | 525 | μΑ | | Offset Error | E <sub>OFF</sub> | | _ | 250 | _ | nA | | Full Scale Error Tempco | TC <sub>FS</sub> | 2 mA Range | _ | 100 | _ | ppm/°C | | VDD Power Supply Rejection Ratio | | 2 mA Range | _ | -220 | _ | ppm/V | | Test Load Impedance (to V <sub>SS</sub> ) | R <sub>TEST</sub> | | _ | 1 | _ | kΩ | | Dynamic Performance | | , | | | | | | Output Settling Time to 1/2 LSB | | min output to max output | _ | 1.2 | _ | μs | | Startup Time | | | _ | 3 | _ | μs | Table 3.17. Port I/O (Continued) | Parameter | Parameter Symbol Test Condition | | Min | Тур | Max | Unit | | |--------------------------------------------------------------|---------------------------------|-------------------------------------------------|-------------------------|-------|-----|------|--| | Output Fall Time | t <sub>F</sub> | Slew Rate Mode 0,<br>V <sub>IOHD</sub> = 5 V | _ | 50 | _ | ns | | | | | Slew Rate Mode 1,<br>V <sub>IOHD</sub> = 5 V | _ | 300 | _ | ns | | | | | Slew Rate Mode 2,<br>V <sub>IOHD</sub> = 5 V | _ | 1 | _ | μs | | | | | Slew Rate Mode 3,<br>V <sub>IOHD</sub> = 5 V | _ | 3 | _ | μs | | | Input High Voltage | V <sub>IH</sub> | 1.8 V <u>≤</u> V <sub>IOHD</sub> <u>≤</u> 2.0 V | 0.7 x V <sub>IOHD</sub> | _ | | V | | | | | 2.0 V <u>≤</u> V <sub>IOHD</sub> ≤ 6 V | V <sub>IOHD</sub> – 0.6 | _ | _ | V | | | Input Low Voltage | $V_{IL}$ | | _ | _ | 0.6 | V | | | N-Channel Sink Current Limit | I <sub>SINKL</sub> | Mode 0 | _ | 1.75 | _ | mA | | | $(2.7 \text{ V} \le \text{V}_{\text{IOHD}} \le 6 \text{ V},$ | | Mode 1 | _ | 2.5 | - | | | | V <sub>OL</sub> = 0.8 V)<br>See Figure 3.1 | | Mode 2 | _ | 3.5 | - | | | | | | Mode 3 | Mode 3 — | | - | | | | | | Mode 4 | _ | 7 | _ | | | | | | Mode 5 | _ | 9.5 | _ | | | | | | Mode 6 | _ | 14 | _ | | | | | | Mode 7 | _ | 18.75 | _ | | | | | | Mode 8 | _ | 28.25 | _ | 1 | | | | | Mode 9 | _ | 37.5 | _ | | | | | | Mode 10 | _ | 56.25 | _ | | | | | | Mode 11 | _ | 75 | _ | | | | | | Mode 12 | _ | 112.5 | _ | | | | | | Mode 13 | _ | 150 | _ | | | | | | Mode 14 | _ | 225 | _ | | | | | | Mode 15 | _ | 300 | _ | | | | Total N-Channel Sink Current on P4.0-P4.5 (DC) | I <sub>SINKLT</sub> | | _ | _ | 400 | mA | | \*Note: RESET does not drive to logic high. Specifications for RESET V<sub>OL</sub> adhere to the low drive setting. #### 4.1.5. Device Power Modes The SiM3C1xx devices feature four low power modes in addition to normal operating mode. Several peripherals provide wake up sources for these low power modes, including the Low-Power Timer (LPT0), RTC0 (alarms and oscillator failure notification), Comparator 0, and PMU Pin Wake. In addition, all peripherals can have their clocks disabled to reduce power consumption whenever a peripheral is not being used using the clock control (CLKCTRL) registers. ## 4.1.5.1. Normal Mode (Power Mode 0) Normal Mode is the default mode of the device. The core and peripherals are fully operational, and instructions are executed from flash memory. #### 4.1.5.2. Power Mode 1 In Power Mode 1 the core and peripherals are fully operational, with instructions executing from RAM. Compared with Normal Mode, the active power consumption of the device in PM1 is reduced. Additionally, at higher speeds in PM1, the core throughput can also be increased because RAM does not require additional wait states that reduce the instruction fetch speed. #### 4.1.5.3. Power Mode 2 In Power Mode 2 the core halts and any enabled peripherals continue to run at the selected clock speed. The power consumption in PM2 corresponds to the AHB and APB clocks left enabled, thus the power can be tuned to the optimal level for the needs of the application. To place the device in PM2, the core should execute a wait-for-interrupt (WFI) or wait-for-event (WFE) instruction. If the WFI instruction is called from an interrupt service routine, the interrupt that wakes the device from PM2 must be of a sufficient priority to be recognized by the core. It is recommended to perform both a DSB (Data Synchronization Barrier) and an ISB (Instruction Syncronization Barrier) operation prior to the WFI to ensure all bus accesses complete. When operating from the LFOSC0 with the DMACTRLO AHB clock disabled, PM2 can achieve similar power consumption to PM3, but with the ability to wake on APB-clocked interrupts. For example, enabling only the APB clock to the Ports will allow the firmware to wake on a PMATCHO, PBEXTO or PBEXT1 interrupt with minimal impact on the supply current. #### 4.1.5.4. Power Mode 3 In Power Mode 3, the AHB and APB clocks are halted. The device may only wake from enabled interrupt sources which do not require the APB clock (RTC0ALRM, RTC0FAIL, LPTIMER0, VDDLOW and VREGLOW). A special fast wake option allows the device to operate at a very low level from the RTC0TCLK or LFOSC0 oscillator while in PM3, but quickly switch to the faster LPOSC0 when the wake event occurs. Because the current consumption of these blocks is minimal, it is recommended to use the fast wake option. The device will enter PM3 on a WFI or WFE instruction. Because all AHB master clocks are disabled, the LPOSC will automatically halt and go into a low-power suspended state. If the WFI instruction is called from an interrupt service routine, the interrupt that wakes the device from PM3 must be of a sufficient priority to be recognized by the core. It is recommended to perform both a DSB (Data Synchronization Barrier) and an ISB (Instruction Synchronization Barrier) operation prior to the WFI to ensure all bus access is complete. #### 4.1.5.5. Power Mode 9 In Power Mode 9, the core and all peripherals are halted, all clocks are stopped, and the pins and peripherals are set to a lower power mode. In addition, standard RAM contents are not preserved, though retention RAM contents are still available after exiting the power mode. This mode provides the lowest power consumption for the device, but requires an appropriate reset to exit. The available reset sources to wake from PM9 are controlled by the Power Management Unit (PMU). Before entering PM9, the desired reset source(s) should be configured in the PMU. The SLEEPDEEP bit in the ARM System Control Register should be set, and the PMSEL bit in the RSTSRC0\_CONFIG register must be set to indicate that PM9 is the desired power mode. The device will enter PM9 on a WFI or WFE instruction, and remain in PM9 until a reset configured by the PMU occurs. It is recommended to perform both a DSB (Data Synchronization Barrier) and an ISB (Instruction Synchronization Barrier) operation prior to the WFI to ensure all bus access is complete. ### 4.5.3. Real-Time Clock (RTC0) The RTC0 module includes a 32-bit timer that allows up to 36 hours of independent time-keeping when used with a 32.768 kHz watch crystal. The RTC0 provides three alarm events in addition to a missing clock event, which can also function as interrupt, reset, or wakeup sources on SiM3C1xx devices. The RTC0 module includes internal loading capacitors that are programmable to 16 discrete levels, allowing compatibility with a wide range of crystals. The RTC0 output can be buffered and routed to a port bank pin to provide an accurate, low frequency clock to other devices while the core is in its lowest power down mode. The module also includes a low power internal low frequency oscillator that reduces low power mode current and is available for other modules to use as a clock source. The RTC module includes the following features: - 32-bit timer (supports up to 36 hours) with three separate alarms. - Option for one alarm to automatically reset the RTC timer. - Missing clock detector. - Can be used with the internal low frequency oscillator (LFOSC0), an external 32.768 kHz crystal (no additional resistors or capacitors necessary), or with an external CMOS clock. - Programmable internal loading capacitors support a wide range of external 32.768 kHz crystals. - Operates directly from VDD and remains operational even when the device goes into its lowest power down mode. - The RTC timer clock (RTC0TCLK) can be buffered and routed to an I/O pin to provide an accurate, low frequency clock to other devices while the core is in its lowest power down mode. ## 4.5.4. Low Power Timer (LPTIMER0) The Low Power Timer (LPTIMER0) module runs from the clock selected by the RTC0 module, allowing the LPTIMER0 to operate even if the AHB and APB clocks are disabled. The LPTIMER0 counter can increment using one of two clock sources: the clock selected by the RTC0 module, or rising or falling edges of an external signal. The Low Power Timer includes the following features: - Runs on a low-frequency clock (RTC0TCLK) - The LPTIMER counter can increment using one of two clock sources: the RTC0TCLK or rising or falling edges of an external signal. - Overflow and threshold-match detection, which can generate an interrupt, reset the timer, or wake some devices from low power modes. - Timer reset on threshold-match allows square-wave generation at a variable output frequency. #### 4.5.5. Watchdog Timer (WDTIMER0) The WDTIMER0 module includes a 16-bit timer, a programmable early warning interrupt, and a programmable reset period. The timer registers are protected from inadvertent access by an independent lock and key interface. The watchdog timer runs from the low frequency oscillator (LFOSC0). The Watchdog Timer has the following features: - Programmable timeout interval. - Optional interrupt to warn when the Watchdog Timer is nearing the reset trip value. - Lock-out feature to prevent any modification until a system reset. ### 4.8. Reset Sources Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur: - The core halts program execution. - Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset. - External port pins are forced to a known state. - Interrupts and timers are disabled. - Clocks to all AHB peripherals are enabled. - Clocks to all APB peripherals other than Watchdog Timer, EMIF0, and DMAXBAR are disabled. All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost. The Port I/O latches are reset to 1 in open-drain mode. Weak pullups are enabled during and after the reset. For VDD Supply Monitor and power-on resets, the RESET pin is driven low until the device exits the reset state. On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled with the Low Frequency Oscillator (LFO0) as its clock source. Program execution begins at location 0x000000000. Table 6.1. Pin Definitions and alternate functions for SiM3C1x7 (Continued) | Pin Name | Туре | Pin Numbers TQFP-80 | Pin Numbers LGA-92 | Crossbar Capability<br>(see Port Config Section) | Port Match | External Memory Interface<br>(m = muxed mode) | Port-Mapped Level Shifter | Output Toggle Logic | External Trigger Inputs | <b>Analog or Additional</b><br>Functions | |----------|------------------|---------------------|--------------------|--------------------------------------------------|------------|-----------------------------------------------|---------------------------|---------------------|--------------------------------------|------------------------------------------| | PB2.6 | Standard I/O | 29 | B13 | XBR1 | <b>V</b> | AD11m/<br>A3 | | Yes | INT0.6<br>INT1.6 | | | PB2.7 | Standard I/O | 28 | A17 | XBR1 | <b>✓</b> | AD10m/<br>A2 | | Yes | INT0.7<br>INT1.7 | | | PB2.8 | Standard I/O | 27 | B12 | XBR1 | <b>V</b> | AD9m/<br>A1 | | Yes | | | | PB2.9 | Standard I/O | 26 | A16 | XBR1 | <b>\</b> | AD8m/<br>A0 | | Yes | | | | PB2.10 | Standard I/O | 25 | B11 | XBR1 | <b>✓</b> | AD7m/<br>D7 | | Yes | | | | PB2.11 | Standard I/O | 24 | A15 | XBR1 | <b>✓</b> | AD6m/<br>D6 | | Yes | | CMP0P.0<br>CMP1P.0 | | PB2.12 | Standard I/O | 23 | A14 | XBR1 | <b>\</b> | AD5m/<br>D5 | | Yes | | CMP0N.0<br>CMP1N.0<br>RTC0TCLK_OUT | | PB2.13 | Standard I/O | 22 | A13 | XBR1 | ✓ | AD4m/<br>D4 | | Yes | | CMP0P.1<br>CMP1P.1 | | PB2.14 | Standard I/O | 21 | D2 | XBR1 | ✓ | AD3m/<br>D3 | | Yes | | CMP0N.1<br>CMP1N.1 | | PB3.0 | 5 V Tolerant I/O | 20 | A12 | XBR1 | <b>/</b> | AD2m/<br>D2 | | | | CMP0P.2<br>CMP1P.2 | | PB3.1 | 5 V Tolerant I/O | 19 | A11 | XBR1 | <b>√</b> | AD1m/<br>D1 | | | | CMP0N.2<br>CMP1N.2 | | PB3.2 | 5 V Tolerant I/O | 18 | A10 | XBR1 | ✓ | AD0m/<br>D0 | | | DAC0T0<br>DAC1T0<br>LPT0T0 | CMP0P.3<br>CMP1P.3 | | PB3.3 | 5 V Tolerant I/O | 17 | B8 | XBR1 | <b>V</b> | WR | | | DAC0T1<br>DAC1T1<br>INT0.8<br>INT1.8 | CMP0N.3<br>CMP1N.3 | Table 6.1. Pin Definitions and alternate functions for SiM3C1x7 (Continued) | Pin Name | Туре | Pin Numbers TQFP-80 | Pin Numbers LGA-92 | Crossbar Capability<br>(see Port Config Section) | Port Match | External Memory Interface (m = muxed mode) | Port-Mapped Level Shifter | Output Toggle Logic | External Trigger Inputs | Analog or Additional<br>Functions | |----------|------------------|---------------------|--------------------|--------------------------------------------------|------------|--------------------------------------------|---------------------------|---------------------|-------------------------------------------------------------|-----------------------------------| | PB3.4 | 5 V Tolerant I/O | 16 | A9 | XBR1 | \ | ŌE | | | INT0.9<br>INT1.9<br>WAKE.8 | CMP0P.4<br>CMP1P.4 | | PB3.5 | 5 V Tolerant I/O | 15 | B7 | XBR1 | <b>\</b> | ALEm | | | DAC0T2<br>DAC1T2<br>INT0.10<br>INT1.10<br>WAKE.9 | CMP0N.4<br>CMP1N.4 | | PB3.6 | 5 V Tolerant I/O | 14 | A8 | XBR1 | <b>V</b> | CS0 | | | DAC0T3<br>DAC1T3<br>INT0.11<br>INT1.11<br>WAKE.10 | CMP0P.5<br>CMP1P.5 | | PB3.7 | 5 V Tolerant I/O | 13 | В6 | XBR1 | <b>V</b> | BE1 | | | DAC0T4<br>DAC1T4<br>LPT0T1<br>INT0.12<br>INT1.12<br>WAKE.11 | CMP0N.5<br>CMP1N.5 | | PB3.8 | 5 V Tolerant I/O | 12 | A7 | XBR1 | V | CS1 | | | DAC0T5<br>DAC1T5<br>LPT0T2<br>INT0.13<br>INT1.13<br>WAKE.12 | CMP0P.6<br>CMP1P.6<br>EXREGSP | | PB3.9 | 5 V Tolerant I/O | 11 | B5 | XBR1 | <b>V</b> | BE0 | | | DAC0T6<br>DAC1T6<br>INT0.14<br>INT1.14<br>WAKE.13 | CMP0N.6<br>CMP1N.6<br>EXREGSN | | PB3.10 | 5 V Tolerant I/O | 10 | B4 | XBR1 | <b>V</b> | | | | INT0.15<br>INT1.15<br>WAKE.14 | CMP0P.7<br>CMP1P.7<br>EXREGOUT | | PB3.11 | 5 V Tolerant I/O | 9 | В3 | XBR1 | ✓ | | | | WAKE.15 | CMP0N.7<br>CMP1N.7<br>EXREGBD | ## 6.2. SiM3C1x6 Pin Definitions Figure 6.3. SiM3C1x6-GQ Pinout Table 6.2. Pin Definitions and alternate functions for SiM3C1x6 (Continued) | Pin Name | Туре | Pin Numbers | Crossbar Capability<br>(see Port Config Section) | Port Match | External Memory Interface<br>(m = muxed mode) | Port-Mapped Level Shifter | Output Toggle Logic | External Trigger Inputs | <b>Analog or Additional</b><br>Functions | |----------|------------------|-------------|--------------------------------------------------|------------|-----------------------------------------------|---------------------------|---------------------|-------------------------|------------------------------------------| | PB1.8 | Standard I/O | 30 | XBR0 | <b>V</b> | AD14m/<br>A6 | | | WAKE.2 | ADC1.3<br>CS0.12 | | PB1.9 | Standard I/O | 29 | XBR0 | <b>V</b> | AD13m/<br>A5 | | | WAKE.3 | ADC1.2<br>CS0.13 | | PB1.10 | Standard I/O | 28 | XBR0 | <b>V</b> | AD12m/<br>A4 | | | DMA0T1<br>WAKE.4 | ADC1.1<br>CS0.14 | | PB1.11 | Standard I/O | 27 | XBR0 | <b>√</b> | AD11m/<br>A3 | | | DMA0T0<br>WAKE.5 | ADC1.0<br>CS0.15<br>PMU_Asleep | | PB1.12 | Standard I/O | 26 | XBR0 | <b>V</b> | AD10m/<br>A2 | | | WAKE.6 | | | PB1.13 | Standard I/O | 23 | XBR0 | <b>V</b> | AD9m/<br>A1 | | | | | | PB1.14 | Standard I/O | 22 | XBR0 | <b>V</b> | AD8m/<br>A0 | | | | | | PB1.15 | Standard I/O | 21 | XBR0 | <b>V</b> | AD7m/<br>D7 | | | | | | PB2.0 | Standard I/O | 20 | XBR1 | <b>V</b> | AD6m/<br>D6 | LSI0 | Yes | INT0.0<br>INT1.0 | | | PB2.1 | Standard I/O | 19 | XBR1 | <b>V</b> | AD5m/<br>D5 | LSI1 | Yes | INT0.1<br>INT1.1 | | | PB2.2 | Standard I/O | 18 | XBR1 | <b>✓</b> | AD4m/<br>D4 | LSI2 | Yes | INT0.2<br>INT1.2 | CMP0N.0<br>CMP1N.0<br>RTC0TCLK_OUT | | PB2.3 | Standard I/O | 17 | XBR1 | <b>V</b> | AD3m/<br>D3 | LSI3 | Yes | INT0.3<br>INT1.3 | CMP0P.0<br>CMP1P.0 | | PB3.0 | 5 V Tolerant I/O | 16 | XBR1 | ✓ | AD2m/<br>D2 | | | | CMP0P.1<br>CMP1P.1 | | PB3.1 | 5 V Tolerant I/O | 15 | XBR1 | <b>✓</b> | AD1m/<br>D1 | | | | CMP0N.1<br>CMP1N.1 | Table 6.2. Pin Definitions and alternate functions for SiM3C1x6 (Continued) | Pin Name | Туре | Pin Numbers | Crossbar Capability<br>(see Port Config Section) | Port Match | External Memory Interface (m = muxed mode) | Port-Mapped Level Shifter | Output Toggle Logic | External Trigger Inputs | <b>Analog or Additional</b><br>Functions | |----------|------------------|-------------|--------------------------------------------------|------------|--------------------------------------------|---------------------------|---------------------|-----------------------------------------------------------|------------------------------------------| | PB3.2 | 5 V Tolerant I/O | 14 | XBR1 | <b>V</b> | AD0m/<br>D0 | | | DAC0T0<br>DAC1T0<br>LPT0T0<br>WAKE.8 | CMP0P.2<br>CMP1P.2 | | PB3.3 | 5 V Tolerant I/O | 13 | XBR1 | <b>V</b> | WR | | | DAC0T1<br>DAC1T1<br>INT0.4<br>INT1.4<br>WAKE.9 | CMP0N.2<br>CMP1N.2 | | PB3.4 | 5 V Tolerant I/O | 12 | XBR1 | ✓ | ŌĒ | | | INT0.5<br>INT1.5<br>WAKE.10 | CMP0P.3<br>CMP1P.3 | | PB3.5 | 5 V Tolerant I/O | 11 | XBR1 | ✓ | ALEm | | | DAC0T2<br>DAC1T2<br>INT0.6<br>INT1.6<br>WAKE.11 | CMP0N.3<br>CMP1N.3 | | PB3.6 | 5 V Tolerant I/O | 10 | XBR1 | V | CS0 | | | DAC0T3<br>DAC1T3<br>INT0.7<br>INT1.7<br>WAKE.12 | CMP0P.4<br>CMP1P.4<br>EXREGSP | | PB3.7 | 5 V Tolerant I/O | 9 | XBR1 | ✓ | BE1 | | | DAC0T4<br>DAC1T4<br>INT0.8<br>INT1.8<br>WAKE.13 | CMP0N.4<br>CMP1N.4<br>EXREGSN | | PB3.8 | 5 V Tolerant I/O | 8 | XBR1 | <b>V</b> | CS1 | | | DAC0T5<br>DAC1T5<br>LPT0T1<br>INT0.9<br>INT1.9<br>WAKE.14 | CMP0P.5<br>CMP1P.5<br>EXREGOUT | Table 6.3. Pin Definitions and Alternate Functions for SiM3C1x4 (Continued) | Pin Name | Туре | Pin Numbers | Crossbar Capability<br>(see Port Config Section) | Port Match | Output Toggle Logic | External Trigger Inputs | <b>Analog or Additional</b><br>Functions | |----------|------------------|-------------|--------------------------------------------------|------------|---------------------|-----------------------------------------------------------|------------------------------------------| | PB3.1 | 5 V Tolerant I/O | 9 | XBR1 | <b>V</b> | | DAC0T1<br>DAC1T1<br>LPT0T1<br>INT0.1<br>INT1.1<br>WAKE.13 | CMP0N.1<br>CMP1N.1<br>EXREGSN | | PB3.2 | 5 V Tolerant I/O | 8 | XBR1 | <b>V</b> | | DAC0T2<br>DAC1T2<br>LPT0T2<br>INT0.2<br>INT1.3<br>WAKE.14 | CMP0P.2<br>CMP1P.2<br>EXREGOUT | | PB3.3 | 5 V Tolerant I/O | 7 | XBR1 | <b>V</b> | | DAC0T3<br>DAC1T3<br>INT0.3<br>INT1.3<br>WAKE.15 | CMP0N.2<br>CMP1N.2<br>EXREGBD | | PB4.0 | High Drive I/O | 6 | | | | | | | PB4.1 | High Drive I/O | 5 | | | | | | | PB4.2 | High Drive I/O | 4 | | | | | | | PB4.3 | High Drive I/O | 1 | | | | | | Figure 6.9. TQFP-80 Landing Diagram **Table 6.7. TQFP-80 Landing Diagram Dimensions** | Dimension | Min | Max | | | |-----------|----------|-------|--|--| | C1 | 13.30 | 13.40 | | | | C2 | 13.30 | 13.40 | | | | E | 0.50 BSC | | | | | Х | 0.20 | 0.30 | | | | Y | 1.40 | 1.50 | | | ## Notes: - All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This land pattern design is based on the IPC-7351 guidelines. Figure 6.11. QFN-64 Landing Diagram Table 6.9. QFN-64 Landing Diagram Dimensions | Dimension | mm | |-----------|------| | C1 | 8.90 | | C2 | 8.90 | | E | 0.50 | | X1 | 0.30 | | Y1 | 0.85 | | X2 | 4.25 | | Y2 | 4.25 | ## Notes: - 1. All dimensions shown are in millimeters (mm). - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. ## 6.8.1. QFN-40 Solder Mask Design All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. ## 6.8.2. QFN-40 Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for all pads. - 4. A 3x3 array of 1.1 mm square openings on a 1.6 mm pitch should be used for the center ground pad. ## 6.8.3. QFN-40 Card Assembly - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.