



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                  |
|----------------------------|------------------------------------------------------------------|
| Product Status             | Not For New Designs                                              |
| Core Processor             | ARM® Cortex®-M3                                                  |
| Core Size                  | 32-Bit Single-Core                                               |
| Speed                      | 80MHz                                                            |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART, USB |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT     |
| Number of I/O              | 50                                                               |
| Program Memory Size        | 32KB (32K x 8)                                                   |
| Program Memory Type        | FLASH                                                            |
| EEPROM Size                | -                                                                |
| RAM Size                   | 8K x 8                                                           |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                      |
| Data Converters            | A/D 28x12b; D/A 2x10b                                            |
| Oscillator Type            | Internal                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                |
| Mounting Type              | Surface Mount                                                    |
| Package / Case             | 64-VFQFN Exposed Pad                                             |
| Supplier Device Package    | 64-QFN (9x9)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/sim3u136-b-gmr |

# 3. Electrical Specifications

### 3.1. Electrical Characteristics

All electrical parameters in all tables are specified under the conditions listed in Table 3.1, unless stated otherwise.

**Table 3.1. Recommended Operating Conditions** 

| Parameter                                            | Symbol             | Test Condition                       | Min             | Тур | Max                                                              | Unit |
|------------------------------------------------------|--------------------|--------------------------------------|-----------------|-----|------------------------------------------------------------------|------|
| Operating Supply Voltage on VDD                      | V <sub>DD</sub>    |                                      | 1.8             | _   | 3.6                                                              | V    |
| Operating Supply Voltage on VREGIN                   | V <sub>REGIN</sub> | EXTVREG0 Not Used                    | 4               | _   | 5.5                                                              | V    |
|                                                      |                    | EXTVREG0 Used                        | 3.0             | _   | 3.6                                                              | V    |
| Operating Supply Voltage on VIO                      | V <sub>IO</sub>    |                                      | 1.8             | _   | V <sub>DD</sub>                                                  | V    |
| Operating Supply Voltage on VIOHD                    | V <sub>IOHD</sub>  | HV Mode (default)                    | 2.7             | _   | 6.0                                                              | V    |
|                                                      |                    | LV Mode                              | 1.8             | _   | 3.6                                                              | V    |
| Voltage on I/O pins, Port Bank 0, 1<br>and 2 I/O     | V <sub>IN</sub>    |                                      | V <sub>SS</sub> | _   | V <sub>IO</sub>                                                  | V    |
| Voltage on I/O pins, Port Bank 3 I/O and RESET       | V <sub>IN</sub>    | SiM3C1x7<br>PB3.0–PB3.7 and<br>RESET | $V_{SS}$        | _   | V <sub>IO</sub> +2.0                                             | V    |
|                                                      |                    | SiM3C1x7<br>PB3.8 - PB3.11           | V <sub>SS</sub> | _   | Lowest<br>of<br>V <sub>IO</sub> +2.0<br>or<br>V <sub>REGIN</sub> | V    |
|                                                      |                    | SiM3C1x6<br>PB3.0–PB3.5 and<br>RESET | V <sub>SS</sub> | _   | V <sub>IO</sub> +2.0                                             | V    |
|                                                      |                    | SiM3C1x6<br>PB3.6-PB3.9              | V <sub>SS</sub> | _   | Lowest<br>of<br>V <sub>IO</sub> +2.0<br>or<br>V <sub>REGIN</sub> | V    |
|                                                      |                    | SiM3C1x4<br>RESET                    | $V_{SS}$        | _   | V <sub>IO</sub> +2.0                                             | V    |
|                                                      |                    | SiM3C1x4<br>PB3.0-PB3.3              | V <sub>SS</sub> | _   | Lowest<br>of<br>V <sub>IO</sub> +2.0<br>or<br>V <sub>REGIN</sub> | V    |
| Voltage on I/O pins, Port Bank 4 I/O                 | V <sub>IN</sub>    |                                      | $V_{\rm SSHD}$  | _   | V <sub>IOHD</sub>                                                | V    |
| System Clock Frequency (AHB)                         | f <sub>AHB</sub>   |                                      | 0               | _   | 80                                                               | MHz  |
| Peripheral Clock Frequency (APB)                     | f <sub>APB</sub>   |                                      | 0               | _   | 50                                                               | MHz  |
| Operating Ambient Temperature                        | T <sub>A</sub>     |                                      | -40             | _   | 85                                                               | °C   |
| Operating Junction Temperature                       | T <sub>J</sub>     |                                      | -40             | _   | 105                                                              | °C   |
| Note: All voltages with respect to V <sub>SS</sub> . |                    |                                      |                 |     |                                                                  |      |



# SiM3C1xx

**Table 3.2. Power Consumption (Continued)** 

| Parameter                                                                      | Symbol              | Test Condition                                                                    | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------|-----|-----|-----|------|
| Power Mode 9 <sup>2,3</sup> —Low Power Shutdown with VREG0 disabled,           | I <sub>DD</sub>     | RTC Disabled,<br>V <sub>DD</sub> = 1.8 V, T <sub>A</sub> = 25 °C                  | _   | 85  | _   | nA   |
| powered through VDD and VIO                                                    |                     | RTC w/ 16.4 kHz LFO,<br>V <sub>DD</sub> = 1.8 V, T <sub>A</sub> = 25 °C           | _   | 350 | _   | nA   |
|                                                                                |                     | RTC w/ 32.768 kHz Crystal,<br>V <sub>DD</sub> = 1.8 V, T <sub>A</sub> = 25 °C     | _   | 620 | _   | nA   |
|                                                                                |                     | RTC Disabled,<br>V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 25 °C                  | _   | 145 | _   | nA   |
|                                                                                |                     | RTC w/ 16.4 kHz LFO,<br>V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 25 °C           | _   | 500 | _   | nA   |
|                                                                                |                     | RTC w/ 32.768 kHz Crystal,<br>$V_{DD} = 3.0 \text{ V}, T_A = 25 ^{\circ}\text{C}$ | _   | 800 | _   | nA   |
| Power Mode 9 <sup>2,3</sup> —Low Power Shutdown with VREG0 in low-             | I <sub>VREGIN</sub> | RTC Disabled,<br>VREGIN = 5 V, T <sub>A</sub> = 25 °C                             | _   | 300 | _   | nA   |
| power mode, VDD and VIO pow-<br>ered through VREG0 (Includes<br>VREG0 current) |                     | RTC w/ 16.4 kHz LFO,<br>VREGIN = 5 V, T <sub>A</sub> = 25 °C                      | _   | 650 | _   | nA   |
|                                                                                |                     | RTC w/ 32.768 kHz Crystal,<br>VREGIN = 5 V, T <sub>A</sub> = 25 °C                | _   | 950 | _   | nA   |
| VIOHD Current (High-drive I/O dis-                                             | I <sub>VIOHD</sub>  | HV Mode (default)                                                                 | _   | 2.5 | 5   | μA   |
| abled)                                                                         |                     | LV Mode                                                                           | _   | 2   | _   | nA   |

#### **Notes**

- 1. Perhipheral currents drop to zero when peripheral clock and peripheral are disabled, unless otherwise noted.
- 2. Currents are additive. For example, where I<sub>DD</sub> is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount.
- 3. Includes all peripherals that cannot have clocks gated in the Clock Control module.
- 4. Includes supply current from internal regulator and PLL0OSC (>20 MHz) or LPOSC0 (<=20 MHz).
- 5. Flash execution numbers use 2 wait states for 80 MHz and 0 wait states at 20 MHz or less.
- 6. RAM execution numbers use 0 wait states for all frequencies.
- 7. IDAC output current and IVC input current not included.
- 8. Bias current only. Does not include dynamic current from oscillator running at speed.

Table 3.10. SAR ADC

| Parameter                        | Symbol              | Test Condition                                                  | Min   | Тур  | Max                | Unit |
|----------------------------------|---------------------|-----------------------------------------------------------------|-------|------|--------------------|------|
| Resolution                       | N <sub>bits</sub>   | 12 Bit Mode                                                     |       | 12   |                    | Bits |
|                                  |                     | 10 Bit Mode                                                     |       | 10   |                    |      |
| Supply Voltage Requirements      | V <sub>ADC</sub>    | High Speed Mode                                                 | 2.2   | _    | 3.6                | V    |
| (VDD)                            |                     | Low Power Mode                                                  | 1.8   | _    | 3.6                | V    |
| Throughput Rate                  | f <sub>S</sub>      | 12 Bit Mode                                                     | _     | _    | 250                | ksps |
| (High Speed Mode)                |                     | 10 Bit Mode                                                     | _     | _    | 1                  | Msps |
| Throughput Rate                  | f <sub>S</sub>      | 12 Bit Mode                                                     | _     | _    | 62.5               | ksps |
| (Low Power Mode)                 |                     | 10 Bit Mode                                                     | _     | _    | 250                | ksps |
| Tracking Time                    | t <sub>TRK</sub>    | High Speed Mode                                                 | 230   | _    | _                  | ns   |
|                                  |                     | Low Power Mode                                                  | 450   | _    | _                  | ns   |
| SAR Clock Frequency              | f <sub>SAR</sub>    | High Speed Mode                                                 | _     | _    | 16.24              | MHz  |
|                                  |                     | Low Power Mode                                                  | _     | _    | 4                  | MHz  |
| Conversion Time                  | t <sub>CNV</sub>    | 10-Bit Conversion,<br>SAR Clock = 16 MHz,<br>APB Clock = 40 MHz | 762.5 |      | ns                 |      |
| Sample/Hold Capacitor            | C <sub>SAR</sub>    | Gain = 1                                                        | _     | 5    | _                  | pF   |
|                                  |                     | Gain = 0.5                                                      | _     | 2.5  | _                  | pF   |
| Input Pin Capacitance            | C <sub>IN</sub>     | High Quality Inputs                                             | _     | 18   | _                  | pF   |
|                                  |                     | Normal Inputs                                                   | _     | 20   | _                  | pF   |
| Input Mux Impedance              | R <sub>MUX</sub>    | High Quality Inputs                                             | _     | 300  | _                  | Ω    |
|                                  |                     | Normal Inputs                                                   | _     | 550  | _                  | Ω    |
| Voltage Reference Range          | V <sub>REF</sub>    |                                                                 | 1     | _    | $V_{DD}$           | V    |
| Input Voltage Range <sup>1</sup> | V <sub>IN</sub>     | Gain = 1                                                        | 0     | _    | $V_{REF}$          | V    |
|                                  |                     | Gain = 0.5                                                      | 0     | _    | 2xV <sub>REF</sub> | V    |
| Power Supply Rejection Ratio     | PSRR <sub>ADC</sub> |                                                                 | _     | 70   | _                  | dB   |
| DC Performance                   |                     |                                                                 | •     | •    | ,                  |      |
| Integral Nonlinearity            | INL                 | 12 Bit Mode <sup>2</sup>                                        | _     | ±1   | ±1.9               | LSB  |
|                                  |                     | 10 Bit Mode                                                     | _     | ±0.2 | ±0.5               | LSB  |

- 1. Absolute input pin voltage is limited by the lower of the supply at VDD and VIO.
- 2. INL and DNL specifications for 12-bit mode do not include the first or last four ADC codes.
- 3. The maximum code in 12-bit mode is 0xFFFC. The Slope Error is referenced from the maximum code.





Figure 3.1. Maximum Sink Current vs. PB4.x Pin Voltage



Figure 3.2. Maximum Source Current vs. PB4.x Pin Voltage



**Table 3.19. Absolute Maximum Ratings (Continued)** 

| Parameter                                   | Symbol         | Test Condition  | Min | Max | Unit |
|---------------------------------------------|----------------|-----------------|-----|-----|------|
| Power Dissipation at T <sub>A</sub> = 85 °C | P <sub>D</sub> | LGA-92 Package  | _   | 570 | mW   |
|                                             |                | TQFP-80 Package | _   | 500 | mW   |
|                                             |                | QFN-64 Package  | _   | 800 | mW   |
|                                             |                | TQFP-64 Package | _   | 650 | mW   |
|                                             |                | QFN-40 Package  | _   | 650 | mW   |

\*Note: VSS and VSSHD provide separate return current paths for device supplies, but are not isolated. They must always be connected to the same potential on board.



### 4.5. Counters/Timers and PWM

### 4.5.1. Programmable Counter Array (EPCA0, PCA0, PCA1)

The SiM3C1xx devices include two types of PCA module: Enhanced and Standard.

The Enhanced Programmable Counter Array (EPCA0) and Standard Programmable Counter Array (PCA0, PCA1) modules are timer/counter systems allowing for complex timing or waveform generation. Multiple modules run from the same main counter, allowing for synchronous output waveforms.

The Enhanced PCA module is multi-purpose, but is optimized for motor control applications. The EPCA module includes the following features:

- Three sets of channel pairs (six channels total) capable of generating complementary waveforms.
- Center- and edge-aligned waveform generation.
- Programmable dead times that ensure channel pairs are never both active at the same time.
- Programmable clock divisor and multiple options for clock source selection.
- Waveform update scheduling.
- Option to function while the core is inactive.
- Multiple synchronization triggers and outputs.
- Pulse-Width Modulation (PWM) waveform generation.
- High-speed square wave generation.
- Input capture mode.
- DMA capability for both input capture and waveform generation.
- PWM generation halt input.

The Standard PCA module (PCA) includes the following features:

- Two independent channels.
- Center- and edge-aligned waveform generation.
- Programmable clock divisor and multiple options for clock source selection.
- Pulse-Width Modulation waveform generation.

### 4.5.2. 32-bit Timer (TIMER0, TIMER1)

Each timer module is independent, and includes the following features:

- Operation as a single 32-bit or two independent 16-bit timers.
- Clocking options include the APB clock, the APB clock scaled using an 8-bit prescaler, the external oscillator, or falling edges on an external input pin (synchronized to the APB clock).
- Auto-reload functionality in both 32-bit and 16-bit modes.
- Up/Down count capability, controlled by an external input pin.
- Rising and falling edge capture modes.
- Low or high pulse capture modes.
- Duty cycle capture mode.
- Square wave output mode, which is capable of toggling an external pin at a given rate with 50% duty cycle.
- 32- or 16-bit pulse-width modulation mode.



- Internal transmit and receive FIFOs with flush capability and support for byte, half-word, and word reads and writes.
- Data bit lengths from 5 to 9 bits.
- Programmable inter-packet transmit delays.
- Auto-baud detection with support for the LIN SYNC byte.
- Automatic parity generation (with enable).
- Automatic start and stop generation.
- Transmit and receive hardware flow-control.
- Independent inversion correction for TX, RX, RTS, and CTS signals.
- IrDA modulation and demodulation with programmable pulse widths.
- Smartcard ACK/NACK support.
- Parity error, frame error, overrun, and underrun detection.
- Multi-master and half-duplex support.
- Multiple loop-back modes supported.

### 4.6.4. SPI (SPI0, SPI1)

SPI is a 3- or 4-wire communication interface that includes a clock, input data, output data, and an optional select signal.

The SPI module includes the following features:

- Supports 3- or 4-wire master or slave modes.
- Supports up to 10 MHz clock in master mode and 5 MHz clock in slave mode.
- Support for all clock phase and slave select (NSS) polarity modes.
- 16-bit programmable clock rate.
- Programmable MSB-first or LSB-first shifting.
- 8-byte FIFO buffers for both transmit and receive data paths to support high speed transfers.
- Programmable FIFO threshold level to request data service for DMA transfers.
- Support for multiple masters on the same data lines.

#### 4.6.5. I2C (I2C0, I2C1)

The I2C interface is a two-wire, bi-directional serial bus. The two clock and data signals operate in open-drain mode with external pull-ups to support automatic bus arbitration.

Reads and writes to the interface are byte oriented with the I2C interface autonomously controlling the serial transfer of the data. Data can be transferred at up to 1/8th of the APB clock as a master or slave, which can be faster than allowed by the I2C specification, depending on the clock source used. A method of extending the clock-low duration is available to accommodate devices with different speed capabilities on the same bus.

The I2C interface may operate as a master and/or slave, and may function on a bus with multiple masters. The I2C provides control of SDA (serial data), SCL (serial clock) generation and synchronization, arbitration logic, and start/stop control and generation.

The I2C module includes the following features:

- Standard (up to 100 kbps) and Fast (400 kbps) transfer speeds.
- Can operate down to APB clock divided by 32768 or up to APB clock divided by 8.
- Support for master, slave, and multi-master modes.
- Hardware synchronization and arbitration for multi-master mode.
- Clock low extending (clock stretching) to interface with faster masters.
- Hardware support for 7-bit slave and general call address recognition.
- Firmware support for 10-bit slave address decoding.
- Ability to disable all slave states.
- Programmable clock high and low period.
- Programmable data setup/hold times.



### 4.8. Reset Sources

Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur:

- The core halts program execution.
- Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset.
- External port pins are forced to a known state.
- Interrupts and timers are disabled.
- Clocks to all AHB peripherals are enabled.
- Clocks to all APB peripherals other than Watchdog Timer, EMIF0, and DMAXBAR are disabled.

All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost.

The Port I/O latches are reset to 1 in open-drain mode. Weak pullups are enabled during and after the reset. For VDD Supply Monitor and power-on resets, the RESET pin is driven low until the device exits the reset state.

On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled with the Low Frequency Oscillator (LFO0) as its clock source. Program execution begins at location 0x000000000.





### 4.9. Security

The peripherals on the SiM3C1xx devices have a register lock and key mechanism that prevents any undesired accesses of the peripherals from firmware. Each bit in the PERIPHLOCKx registers controls a set of peripherals. A key sequence must be written in order to the KEY register to modify any of the bits in PERIPHLOCKx. Any subsequent write to KEY will then inhibit any accesses of PERIPHLOCKx until it is unlocked again through KEY. Reading the KEY register indicates the current status of the PERIPHLOCKx lock state.

If a peripheral's registers are locked, all writes will be ignored. The registers can always be read, regardless of the peripheral's lock state.



### 4.10. On-Chip Debugging

The SiM3C1xx devices include JTAG and Serial Wire programming and debugging interfaces and ETM for instruction trace. The JTAG interface is supported on SiM3C1x7 and SiM3C1x6 devices only, and does not include boundary scan capabilites. The ETM interface is supported on SiM3C1x7 devices. The JTAG and ETM interfaces can be optionally enabled to provide more visibility while debugging at the cost of using several Port I/O pins. Additionally, if the core is configured for Serial Wire (SW) mode and not JTAG, then the Serial Wire Viewer (SWV) is available to provide a single pin to send out TPIU messages on SiM3C1x7 and SiM3C1x6 devices.

Most peripherals have the option to halt or continue functioning when the core halts in debug mode.



### 5. Ordering Information



Figure 5.1. SiM3C1xx Part Numbering

All devices in the SiM3C1xx family have the following features:

- Core: ARM Cortex-M3 with maximum operating frequency of 80 MHz.
- Flash Program Memory: 32-256 kB, in-system programmable.
- RAM: 8-32 kB SRAM, with 4 kB retention SRAM
- I/O: Up to 65 multifunction I/O pins, including high-drive and 5 V-tolerant pins.
- Clock Sources: Internal and external oscillator options.
- 16-Channel DMA Controller.
- 128/192/256-bit AES.
- 16/32-bit CRC.
- **Timers:** 2 x 32-bit (4 x 16-bit).
- Real-Time Clock.
- **■** Low-Power Timer.
- PCA: 1 x 6 channels (Enhanced), 2 x 2 channels (Standard). PWM, capture, and clock generation capabilities.
- ADC: 2 x 12-bit 250 ksps (10-bit 1 Msps) SAR.
- **DAC**: 2 x 10-bit IDAC.
- Temperature Sensor.
- Internal VREF.
- 16-channel Capacitive Sensing (CAPSENSE).
- Comparator: 2 x low current.
- Current to Voltage Converter (IVC).
- Serial Buses: 2 x USART, 2 x UART, 3 x SPI, 2 x I2C, 1 x I<sup>2</sup>S.

The inclusion of some features varies across different members of the device family. The differences are detailed in Table 5.1.



Table 6.1. Pin Definitions and alternate functions for SiM3C1x7 (Continued)

| Pin Name          | Туре                                      | Pin Numbers TQFP-80 | Pin Numbers LGA-92 | Crossbar Capability<br>(see Port Config Section) | Port Match | External Memory Interface (m = muxed mode) | Port-Mapped Level Shifter | Output Toggle Logic | External Trigger Inputs | <b>Analog or Additional</b><br>Functions |
|-------------------|-------------------------------------------|---------------------|--------------------|--------------------------------------------------|------------|--------------------------------------------|---------------------------|---------------------|-------------------------|------------------------------------------|
| PB0.8             | Standard I/O                              | 64                  | A39                | XBR0                                             | <b>√</b>   |                                            |                           |                     |                         | ADC0.7<br>CS0.7<br>IVC0.1                |
| PB0.9             | Standard I/O                              | 63                  | A38                | XBR0                                             | <b>V</b>   |                                            |                           |                     |                         | ADC0.8<br>RTC1                           |
| PB0.10            | Standard I/O                              | 62                  | A37                | XBR0                                             | <b>√</b>   |                                            |                           |                     |                         | RTC2                                     |
| PB0.11            | Standard I/O                              | 61                  | D4                 | XBR0                                             | <b>V</b>   |                                            |                           |                     |                         | ADC0.9<br>VREFGND                        |
| PB0.12            | Standard I/O                              | 60                  | A36                | XBR0                                             | <b>√</b>   |                                            |                           |                     |                         | ADC0.10<br>VREF                          |
| PB0.13            | Standard I/O                              | 59                  | A35                | XBR0                                             | <b>V</b>   |                                            |                           |                     |                         | IDAC0                                    |
| PB0.14            | Standard I/O                              | 58                  | B27                | XBR0                                             | <b>✓</b>   |                                            |                           |                     |                         | IDAC1                                    |
| PB0.15            | Standard I/O                              | 57                  | A34                | XBR0                                             | <b>√</b>   |                                            |                           |                     |                         | XTAL1                                    |
| PB1.0             | Standard I/O                              | 56                  | A33                | XBR0                                             | <b>√</b>   |                                            |                           |                     |                         | XTAL2                                    |
| PB1.1             | Standard I/O                              | 55                  | B25                | XBR0                                             | ✓          |                                            |                           |                     |                         | ADC0.11                                  |
| PB1.2/TRST        | Standard I/O /JTAG                        | 54                  | A32                | XBR0                                             | <b>√</b>   |                                            |                           |                     |                         |                                          |
| PB1.3/TDO/<br>SWV | Standard I/O /JTAG/<br>Serial Wire Viewer | 53                  | B24                | XBR0                                             | <b>✓</b>   |                                            |                           |                     |                         | ADC0.12<br>ADC1.12                       |
| PB1.4/TDI         | Standard I/O /JTAG                        | 52                  | A31                | XBR0                                             | ✓          |                                            |                           |                     |                         | ADC0.13<br>ADC1.13                       |
| PB1.5/ETM0        | Standard I/O /ETM                         | 51                  | B23                | XBR0                                             | <b>√</b>   |                                            |                           |                     |                         | ADC0.14<br>ADC1.14                       |
| PB1.6/ETM1        | Standard I/O /ETM                         | 50                  | A30                | XBR0                                             | ✓          |                                            |                           |                     |                         | ADC0.15<br>ADC1.15                       |
| PB1.7/ETM2        | Standard I/O /ETM                         | 48                  | B22                | XBR0                                             | <b>√</b>   |                                            |                           |                     |                         | ADC1.11<br>CS0.8                         |
| PB1.8/ETM3        | Standard I/O /ETM                         | 47                  | B21                | XBR0                                             | <b>√</b>   |                                            |                           |                     |                         | ADC1.10<br>CS0.9                         |



Table 6.1. Pin Definitions and alternate functions for SiM3C1x7 (Continued)

| Pin Name | Туре           | Pin Numbers TQFP-80 | Pin Numbers LGA-92 | Crossbar Capability<br>(see Port Config Section) | Port Match | External Memory Interface<br>(m = muxed mode) | Port-Mapped Level Shifter | Output Toggle Logic | External Trigger Inputs | <b>Analog or Additional</b><br>Functions |
|----------|----------------|---------------------|--------------------|--------------------------------------------------|------------|-----------------------------------------------|---------------------------|---------------------|-------------------------|------------------------------------------|
| PB4.0    | High Drive I/O | 8                   | A6                 |                                                  |            |                                               | LSO0                      |                     |                         |                                          |
| PB4.1    | High Drive I/O | 7                   | A5                 |                                                  |            |                                               | LSO1                      |                     |                         |                                          |
| PB4.2    | High Drive I/O | 6                   | A4                 |                                                  |            |                                               | LSO2                      |                     |                         |                                          |
| PB4.3    | High Drive I/O | 3                   | A2                 |                                                  |            |                                               | LSO3                      |                     |                         |                                          |
| PB4.4    | High Drive I/O | 2                   | A1                 |                                                  |            |                                               | LSO4                      |                     |                         |                                          |
| PB4.5    | High Drive I/O | 1                   | D1                 |                                                  |            |                                               | LSO5                      |                     |                         |                                          |

**Note:** All unnamed pins on the LGA-92 package are no-connect pins. They should be soldered to the PCB for mechanical stability, but have no internal connections to the device.

Table 6.2. Pin Definitions and alternate functions for SiM3C1x6 (Continued)

| Pin Name | Туре             | Pin Numbers | Crossbar Capability<br>(see Port Config Section) | Port Match | External Memory Interface<br>(m = muxed mode) | Port-Mapped Level Shifter | Output Toggle Logic | External Trigger Inputs | <b>Analog or Additional</b><br>Functions |
|----------|------------------|-------------|--------------------------------------------------|------------|-----------------------------------------------|---------------------------|---------------------|-------------------------|------------------------------------------|
| PB1.8    | Standard I/O     | 30          | XBR0                                             | <b>V</b>   | AD14m/<br>A6                                  |                           |                     | WAKE.2                  | ADC1.3<br>CS0.12                         |
| PB1.9    | Standard I/O     | 29          | XBR0                                             | <b>V</b>   | AD13m/<br>A5                                  |                           |                     | WAKE.3                  | ADC1.2<br>CS0.13                         |
| PB1.10   | Standard I/O     | 28          | XBR0                                             | <b>V</b>   | AD12m/<br>A4                                  |                           |                     | DMA0T1<br>WAKE.4        | ADC1.1<br>CS0.14                         |
| PB1.11   | Standard I/O     | 27          | XBR0                                             | <b>✓</b>   | AD11m/<br>A3                                  |                           |                     | DMA0T0<br>WAKE.5        | ADC1.0<br>CS0.15<br>PMU_Asleep           |
| PB1.12   | Standard I/O     | 26          | XBR0                                             | <b>V</b>   | AD10m/<br>A2                                  |                           |                     | WAKE.6                  |                                          |
| PB1.13   | Standard I/O     | 23          | XBR0                                             | <b>V</b>   | AD9m/<br>A1                                   |                           |                     |                         |                                          |
| PB1.14   | Standard I/O     | 22          | XBR0                                             | <b>V</b>   | AD8m/<br>A0                                   |                           |                     |                         |                                          |
| PB1.15   | Standard I/O     | 21          | XBR0                                             | <b>V</b>   | AD7m/<br>D7                                   |                           |                     |                         |                                          |
| PB2.0    | Standard I/O     | 20          | XBR1                                             | <b>V</b>   | AD6m/<br>D6                                   | LSI0                      | Yes                 | INT0.0<br>INT1.0        |                                          |
| PB2.1    | Standard I/O     | 19          | XBR1                                             | <b>V</b>   | AD5m/<br>D5                                   | LSI1                      | Yes                 | INT0.1<br>INT1.1        |                                          |
| PB2.2    | Standard I/O     | 18          | XBR1                                             | ✓          | AD4m/<br>D4                                   | LSI2                      | Yes                 | INT0.2<br>INT1.2        | CMP0N.0<br>CMP1N.0<br>RTC0TCLK_OUT       |
| PB2.3    | Standard I/O     | 17          | XBR1                                             | ✓          | AD3m/<br>D3                                   | LSI3                      | Yes                 | INT0.3<br>INT1.3        | CMP0P.0<br>CMP1P.0                       |
| PB3.0    | 5 V Tolerant I/O | 16          | XBR1                                             | ✓          | AD2m/<br>D2                                   |                           |                     |                         | CMP0P.1<br>CMP1P.1                       |
| PB3.1    | 5 V Tolerant I/O | 15          | XBR1                                             | <b>✓</b>   | AD1m/<br>D1                                   |                           |                     |                         | CMP0N.1<br>CMP1N.1                       |



Table 6.3. Pin Definitions and Alternate Functions for SiM3C1x4

| Pin Name | Туре                | Pin Numbers | Crossbar Capability<br>(see Port Config Section) | Port Match | Output Toggle Logic | External Trigger Inputs | <b>Analog or Additional</b><br>Functions |
|----------|---------------------|-------------|--------------------------------------------------|------------|---------------------|-------------------------|------------------------------------------|
| VSS      | Ground              | 14          |                                                  |            |                     |                         |                                          |
| VDD      | Power (Core)        | 35          |                                                  |            |                     |                         |                                          |
| VIO      | Power (I/O)         | 13          |                                                  |            |                     |                         |                                          |
| VREGIN   | Power (Regulator)   | 36          |                                                  |            |                     |                         |                                          |
| VSSHD    | Ground (High Drive) | 2           |                                                  |            |                     |                         |                                          |
| VIOHD    | Power (High Drive)  | 3           |                                                  |            |                     |                         |                                          |
| RESET    | Active-low Reset    | 40          |                                                  |            |                     |                         |                                          |
| SWCLK    | Serial Wire         | 24          |                                                  |            |                     |                         |                                          |
| SWDIO    | Serial Wire         | 23          |                                                  |            |                     |                         |                                          |
| PB0.0    | Standard I/O        | 34          | XBR0                                             | /          |                     |                         | ADC0.8<br>CS0.7<br>RTC1                  |
| PB0.1    | Standard I/O        | 33          | XBR0                                             | <b>√</b>   |                     |                         | RTC2                                     |
| PB0.2    | Standard I/O        | 32          | XBR0                                             | <b>V</b>   |                     |                         | ADC0.9<br>CS0.0<br>VREFGND               |
| PB0.3    | Standard I/O        | 31          | XBR0                                             | <b>V</b>   |                     |                         | ADC0.10<br>CS0.1<br>VREF                 |
| PB0.4    | Standard I/O        | 30          | XBR0                                             | <b>V</b>   |                     |                         | ADC1.6<br>CS0.2<br>IDAC0                 |
| PB0.5    | Standard I/O        | 29          |                                                  |            |                     |                         | IDAC1                                    |
| PB0.6    | Standard I/O        | 28          | XBR0                                             | ✓          |                     |                         | ADC0.0<br>CS0.3<br>XTAL1                 |
| PB0.7    | Standard I/O        | 27          | XBR0                                             | <b>V</b>   |                     |                         | ADC0.1<br>CS0.4<br>XTAL2                 |



Table 6.3. Pin Definitions and Alternate Functions for SiM3C1x4 (Continued)

| Pin Name | Туре             | Pin Numbers | Crossbar Capability<br>(see Port Config Section) | Port Match | Output Toggle Logic | External Trigger Inputs                                   | <b>Analog or Additional</b><br>Functions |
|----------|------------------|-------------|--------------------------------------------------|------------|---------------------|-----------------------------------------------------------|------------------------------------------|
| PB3.1    | 5 V Tolerant I/O | 9           | XBR1                                             | <b>V</b>   |                     | DAC0T1<br>DAC1T1<br>LPT0T1<br>INT0.1<br>INT1.1<br>WAKE.13 | CMP0N.1<br>CMP1N.1<br>EXREGSN            |
| PB3.2    | 5 V Tolerant I/O | 8           | XBR1                                             | <b>V</b>   |                     | DAC0T2<br>DAC1T2<br>LPT0T2<br>INT0.2<br>INT1.3<br>WAKE.14 | CMP0P.2<br>CMP1P.2<br>EXREGOUT           |
| PB3.3    | 5 V Tolerant I/O | 7           | XBR1                                             | <b>V</b>   |                     | DAC0T3<br>DAC1T3<br>INT0.3<br>INT1.3<br>WAKE.15           | CMP0N.2<br>CMP1N.2<br>EXREGBD            |
| PB4.0    | High Drive I/O   | 6           |                                                  |            |                     |                                                           |                                          |
| PB4.1    | High Drive I/O   | 5           |                                                  |            |                     |                                                           |                                          |
| PB4.2    | High Drive I/O   | 4           |                                                  |            |                     |                                                           |                                          |
| PB4.3    | High Drive I/O   | 1           |                                                  |            |                     |                                                           |                                          |



## SiM3C1xx

### 6.4.1. LGA-92 Solder Mask Design

All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

### 6.4.2. LGA-92 Stencil Design

- 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pins.
- 4. A 2 x 2 array of 1.25 mm square openings on 1.60 mm pitch should be used for the center ground pad.

### 6.4.3. LGA-92 Card Assembly

- 1. A No-Clean, Type-3 solder paste is recommended.
- 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.





Figure 6.9. TQFP-80 Landing Diagram

**Table 6.7. TQFP-80 Landing Diagram Dimensions** 

| Dimension | Min      | Max   |  |  |  |  |
|-----------|----------|-------|--|--|--|--|
| C1        | 13.30    | 13.40 |  |  |  |  |
| C2        | 13.30    | 13.40 |  |  |  |  |
| E         | 0.50 BSC |       |  |  |  |  |
| Х         | 0.20     | 0.30  |  |  |  |  |
| Y         | 1.40     | 1.50  |  |  |  |  |

- All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This land pattern design is based on the IPC-7351 guidelines.





Figure 6.11. QFN-64 Landing Diagram

Table 6.9. QFN-64 Landing Diagram Dimensions

| Dimension | mm   |
|-----------|------|
| C1        | 8.90 |
| C2        | 8.90 |
| E         | 0.50 |
| X1        | 0.30 |
| Y1        | 0.85 |
| X2        | 4.25 |
| Y2        | 4.25 |

- 1. All dimensions shown are in millimeters (mm).
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.





Figure 6.15. QFN-40 Landing Diagram

Table 6.13. QFN-40 Landing Diagram Dimensions

| Dimension | mm   |
|-----------|------|
| C1        | 5.90 |
| C2        | 5.90 |
| E         | 0.50 |
| X1        | 0.30 |
| Y1        | 0.85 |
| X2        | 4.65 |
| Y2        | 4.65 |

- 1. All dimensions shown are in millimeters (mm).
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.



## SiM3C1xx

### 6.8.1. QFN-40 Solder Mask Design

All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

### 6.8.2. QFN-40 Stencil Design

- 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1 for all pads.
- 4. A 3x3 array of 1.1 mm square openings on a 1.6 mm pitch should be used for the center ground pad.

### 6.8.3. QFN-40 Card Assembly

- 1. A No-Clean, Type-3 solder paste is recommended.
- 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

