Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | HLVD, POR, WDT | | Number of I/O | 32 | | Program Memory Size | 8KB (8K x 8) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 237 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-BSSOP (0.295", 7.50mm Width) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/zgp323hah4808c00tr | | | <u> </u> | # **Table of Contents** | Revision Historyiii | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Development Features | | General Description | | Pin Description | | Absolute Maximum Ratings | | Standard Test Conditions | | DC Characteristics | | AC Characteristics | | Pin Functions 18 XTAL1 Crystal 1 (Time-Based Input) 18 XTAL2 Crystal 2 (Time-Based Output) 18 | | Port 1 (P17–P10) | | Port 2 (P27–P20) 20 Port 3 (P37–P30) 21 RESET (Input, Active Low) 25 | | Functional Description 25 Program Memory 25 RAM 25 Expanded Register File 26 Register File 30 Stack 31 Timers 32 Counter/Timer Functional Blocks 40 | | Expanded Register File Control Registers (0D) | | Expanded Register File Control Registers (0F) | | Standard Control Registers | | Package Information | | Ordering Information | PS023803-0305 Table of Contents # List of Figures | Figure 1. | Functional Block Diagram | 3 | |------------|-------------------------------------------------|----| | Figure 2. | Counter/Timers Diagram | 2 | | Figure 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | 5 | | Figure 4. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | 6 | | Figure 5. | 40-Pin PDIP/CDIP* Pin Configuration | 7 | | Figure 6. | 48-Pin SSOP Pin Configuration | 8 | | Figure 7. | Test Load Diagram | 10 | | Figure 8. | AC Timing Diagram | 16 | | Figure 9. | Port 0 Configuration | 19 | | Figure 10. | Port 1 Configuration | 20 | | Figure 11. | Port 2 Configuration | 21 | | Figure 12. | Port 3 Configuration | 22 | | Figure 13. | Port 3 Counter/Timer Output Configuration | 24 | | Figure 14. | Program Memory Map (32K OTP) | 26 | | Figure 15. | Expanded Register File Architecture | 28 | | Figure 16. | Register Pointer | 29 | | Figure 17. | Register Pointer—Detail | 31 | | Figure 18. | Glitch Filter Circuitry | 40 | | Figure 19. | Transmit Mode Flowchart | 41 | | Figure 20. | 8-Bit Counter/Timer Circuits | 42 | | Figure 21. | T8_OUT in Single-Pass Mode | 43 | | Figure 22. | T8_OUT in Modulo-N Mode | 43 | | Figure 23. | Demodulation Mode Count Capture Flowchart | 44 | | Figure 24. | Demodulation Mode Flowchart | 45 | | Figure 25. | 16-Bit Counter/Timer Circuits | 46 | | Figure 26. | T16_OUT in Single-Pass Mode | 47 | | Figure 27. | T16_OUT in Modulo-N Mode | 47 | | Figure 28. | Ping-Pong Mode Diagram | 49 | | Figure 29. | Output Circuit | 49 | | Figure 30. | Interrupt Block Diagram | 51 | | Figure 31. | Oscillator Configuration | 53 | | Figure 32. | Port Configuration Register (PCON) (Write Only) | 55 | | Figure 33. | STOP Mode Recovery Register | 57 | PS023803-0305 List of Figures # **Development Features** Table 2 lists the features of ZiLOG® SZGP323H members. Table 2. Features | Device | OTP (KB) | RAM (Bytes) | I/O Lines | Voltage Range | |---------------------------|--------------|-------------|--------------|---------------| | ZGP323H OTP MCU<br>Family | 4, 8, 16, 32 | 237 | 32, 24 or 16 | 2.0V-5.5V | - Low power consumption—18mW (typical) - T = Temperature - $S = Standard 0^{\circ} to +70^{\circ}C$ - $E = Extended -40^{\circ} to +105^{\circ}C$ - A = Automotive -40 $^{\circ}$ to +125 $^{\circ}$ C - Three standby modes: - STOP— (typical 1.8µA) - HALT— (typical 0.8mA) - Low voltage reset - Special architecture to automate both generation and reception of complex pulses or signals: - One programmable 8-bit counter/timer with two capture registers and two load registers - One programmable 16-bit counter/timer with one 16-bit capture register pair and one 16-bit load register pair - Programmable input glitch filter for pulse reception - Six priority interrupts - Three external - Two assigned to counter/timers - One low-voltage detection interrupt - Low voltage detection and high voltage detection flags - Programmable Watch-Dog Timer/Power-On Reset (WDT/POR) circuits - Two independent comparators with programmable interrupt polarity - Programmable EPROM options - Port 0: 0–3 pull-up transistors - Port 0: 4-7 pull-up transistors PS023803-0305 Development Features Figure 6. 48-Pin SSOP Pin Configuration Table 6. 40- and 48-Pin Configuration | 40-Pin PDIP# | 48-Pin SSOP # | Symbol | |--------------|---------------|--------| | 26 | 31 | P00 | | 27 | 32 | P01 | | 30 | 35 | P02 | | 34 | 41 | P03 | | 5 | 5 | P04 | | 6 | 7 | P05 | | 7 | 8 | P06 | | 10 | 11 | P07 | | 28 | 33 | P10 | | 29 | 34 | P11 | | 32 | 39 | P12 | PS023803-0305 Pin Description 15 Table 11. GP323HA DC Characteristics (Continued) | | T <sub>A</sub> = -40°C to +125°C | | | | | | | |-----------|----------------------------------|----------|-----|--------|-----|------------------|-------| | Symbol | Parameter | $v_{cc}$ | Min | Typ(7) | Max | Units Conditions | Notes | | $V_{HVD}$ | Vcc High Voltage<br>Detection | | | 2.7 | | V | | #### Notes: - 1. All outputs unloaded, inputs at rail. - 2. CL1 = CL2 = 100 pF. - 3. Oscillator stopped. - 4. Oscillator stops when $V_{CC}$ falls below $V_{BO}$ limit. - 5. It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to VCC and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED. - 6. Comparator and Timers are on. Interrupt disabled. - 7. Typical values shown are at 25 degrees C. Table 12. EPROM/OTP Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|---------|-------| | | Erase Time | 15 | | | Minutes | 1,3 | | | Data Retention @ use years | | 10 | | Years | 2 | | | Program/Erase Endurance | 100 | | | Cycles | 1 | #### Notes: 1. For windowed cerdip package only. 2. Standard: 0°C to 70°C; Extended: -40°C to +105°C; Automotive: -40°C to +125°C. Determined using the Arrhenius model, which is an industry standard for estimating data retention of floating gate technologies: $AF = \exp[(Ea/k)^*(1/Tuse - 1/TStress)]$ Where: Ea is the intrinsic activation energy (eV; typ. 0.8) k is Boltzman's constant (8.67 x 10-5 eV/°K) °K = -273.16°C Tuse = Use Temperature in °K TStress = Stress Temperature in °K 3. At a stable UV Lamp output of 20mW/CM<sup>2</sup> PS023803-0305 DC Characteristics Figure 13. Port 3 Counter/Timer Output Configuration PS023803-0305 Pin Functions #### **Comparator Inputs** In analog mode, P31 and P32 have a comparator front end. The comparator reference is supplied to P33 and Pref1. In this mode, the P33 internal data latch and its corresponding IRQ1 are diverted to the SMR sources (excluding P31, P32, and P33) as indicated in Figure 12 on page 22. In digital mode, P33 is used as D3 of the Port 3 input register, which then generates IRQ1. Note: Comparators are powered down by entering Stop Mode. For P31–P33 to be used in a Stop Mode Recovery source, these inputs must be placed into digital mode. ## **Comparator Outputs** These channels can be programmed to be output on P34 and P37 through the PCON register. # **RESET (Input, Active Low)** Reset initializes the MCU and is accomplished either through Power-On, Watch-Dog Timer, Stop Mode Recovery, Low-Voltage detection, or external reset. During Power-On Reset and Watch-Dog Timer Reset, the internally generated reset drives the reset pin Low for the POR time. Any devices driving the external reset line must be open-drain to avoid damage from a possible conflict during reset conditions. Pull-up is provided internally. When the Z8 GP asserts (Low) the RESET pin, the internal pull-up is disabled. The Z8 GP does not assert the RESET pin when under VBO. Note: The external Reset does not initiate an exit from STOP mode. # **Functional Description** This device incorporates special functions to enhance the Z8<sup>®</sup>, functionality in consumer and battery-operated applications. # **Program Memory** This device addresses up to 32KB of OTP memory. The first 12 Bytes are reserved for interrupt vectors. These locations contain the six 16-bit vectors that correspond to the six available interrupts. #### **RAM** This device features 256B of RAM. See Figure 14. 29 The upper nibble of the register pointer (see Figure 16) selects which working register group, of 16 bytes in the register file, is accessed out of the possible 256. The lower nibble selects the expanded register file bank and, in the case of the Z8 GP family, banks 0, F, and D are implemented. A $_{\rm OH}$ in the lower nibble allows the normal register file (bank 0) to be addressed. Any other value from $_{\rm 1H}$ to $_{\rm FH}$ exchanges the lower 16 registers to an expanded register bank. Figure 16. Register Pointer Example: Z8 GP: (See Figure 15 on page 28) R253 RP = 00h R0 = Port 0 R1 = Port 1 R2 = Port 2 R3 = Port 3 But if: R253 RP = 0Dh R0 = CTR0 R1 = CTR1 R2 = CTR2 R3 = Reserved # Counter/Timer2 LS-Byte Hold Register—TC16L(D)06H | Field | Bit Position | | Description | |-------------|--------------|-----|-------------| | T16_Data_LO | [7:0] | R/W | Data | ## Counter/Timer8 High Hold Register—TC8H(D)05H | Field | Bit Position | ition Description | | |-------------|--------------|-------------------|------| | T8_Level_HI | [7:0] | R/W | Data | # Counter/Timer8 Low Hold Register—TC8L(D)04H | Field | Bit Position | | Description | |-------------|--------------|-----|-------------| | T8_Level_LO | [7:0] | R/W | Data | # CTR0 Counter/Timer8 Control Register—CTR0(D)00H Table 15 lists and briefly describes the fields for this register. Table 15. CTR0(D)00H Counter/Timer8 Control Register | Field | Bit Position | | Value | Description | |------------------|--------------|-----|-------|--------------------------------| | T8_Enable | 7 | R/W | 0* | Counter Disabled | | | | | 1 | Counter Enabled | | | | | 0 | Stop Counter | | | | | 1 | Enable Counter | | Single/Modulo-N | -6 | R/W | 0* | Modulo-N | | - | | | 1 | Single Pass | | Time_Out | 5 | R/W | 0** | No Counter Time-Out | | | | | 1 | Counter Time-Out Occurred | | | | | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | T8 _Clock | 43 | R/W | 0 0** | SCLK | | | | | 0 1 | SCLK/2 | | | | | 1 0 | SCLK/4 | | | | | 11 | SCLK/8 | | Capture_INT_Mask | 2 | R/W | 0** | Disable Data Capture Interrupt | | | | | 1 | Enable Data Capture Interrupt | Table 15. CTR0(D)00H Counter/Timer8 Control Register (Continued) | Field | Bit Position | | Value | Description | |------------------|--------------|-----|----------|---------------------------------------------------------| | Counter_INT_Mask | 1- | R/W | 0**<br>1 | Disable Time-Out Interrupt<br>Enable Time-Out Interrupt | | P34_Out | 0 | R/W | 0*<br>1 | P34 as Port Output<br>T8 Output on P34 | #### Note: #### T8 Enable This field enables T8 when set (written) to 1. ## Single/Modulo-N When set to 0 (Modulo-N), the counter reloads the initial value when the terminal count is reached. When set to 1 (single-pass), the counter stops when the terminal count is reached. #### **Timeout** This bit is set when T8 times out (terminal count reached). To reset this bit, write a 1 to its location. **Caution:** Writing a 1 is the only way to reset the Terminal Count status condition. Reset this bit before using/enabling the counter/timers. > The first clock of T8 might not have complete clock width and can occur any time when enabled. **Note:** Take care when using the OR or AND commands to manipulate CTR0, bit 5 and CTR1, bits 0 and 1 (Demodulation Mode). These instructions use a Read-Modify-Write sequence in which the current status from the CTR0 and CTR1 registers is ORed or ANDed with the designated value and then written back into the registers. #### T8 Clock This bit defines the frequency of the input signal to T8. <sup>\*</sup>Indicates the value upon Power-On Reset. <sup>\*\*</sup>Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery. #### **T16 Transmit Mode** In NORMAL or PING-PONG mode, the output of T16 when not enabled, is dependent on CTR1, D0. If it is a 0, T16\_OUT is a 1; if it is a 1, T16\_OUT is 0. You can force the output of T16 to either a 0 or 1 whether it is enabled or not by programming CTR1 D3; D2 to a 10 or 11. When T16 is enabled, TC16H \* 256 + TC16L is loaded, and T16\_OUT is switched to its initial value (CTR1, D0). When T16 counts down to 0, T16\_OUT is toggled (in NORMAL or PING-PONG mode), an interrupt (CTR2, D1) is generated (if enabled), and a status bit (CTR2, D5) is set. See Figure 25. Figure 25. 16-Bit Counter/Timer Circuits **Note:** Global interrupts override this function as described in "Interrupts" on page 50. If T16 is in SINGLE-PASS mode, it is stopped at this point (see Figure 26). If it is in Modulo-N Mode, it is loaded with TC16H \* 256 + TC16L, and the counting continues (see Figure 27). You can modify the values in TC16H and TC16L at any time. The new values take effect when they are loaded. Figure 28. Ping-Pong Mode Diagram ## **Initiating PING-PONG Mode** First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29. Figure 29. Output Circuit The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value. # SMR(0F)0BH - \* Default after Power On Reset or Watch-Dog Reset - \* \* Default setting after Reset and Stop Mode Recovery - \* \* \* At the XOR gate input - \* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source. Figure 33. STOP Mode Recovery Register ## SCLK/TCLK Divide-by-16 Select (D0) D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (Figure 34). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or Halt Mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0. # Low-Voltage Detection Register—LVD(D)0Ch **Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current. | Field | Bit Position | | | Description | |--------------------|--------------|-----|---------|--------------------------------| | LVD | 76543 | | | Reserved<br>No Effect | | | 2 | R | 1<br>0* | HVD flag set<br>HVD flag reset | | | 1- | R | 1<br>0* | LVD flag set<br>LVD flag reset | | | 0 | R/W | 1<br>0* | Enable VD<br>Disable VD | | *Default after POR | | | | | Note: Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag. #### **Voltage Detection and Flags** The Voltage Detection register (LVD, register <code>0CH</code> at the expanded register bank <code>0Dh</code>) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only. Notes: If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection. # CTR3(0D)03H <sup>\*</sup> Default setting after reset. Figure 42. T8/T16 Control Register (0D)03H: Read/Write (Except Where Noted) <sup>\*\*</sup> Default setting after reset. Not reset with a Stop Mode recovery. ## SMR(0F)0BH - \* Default setting after reset - \* \* Set after Stop Mode Recovery - \* \* \* At the XOR gate input - \* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source. - \* \* \* \* \* Default setting after Power On Reset. Not reset with a Stop Mode recovery. Figure 45. Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only) **79** Figure 52. Interrupt Request Register (FAH: Read/Write) ## R251 IMR(FBH) <sup>\*</sup> Default setting after reset Figure 53. Interrupt Mask Register (FBH: Read/Write) <sup>\* \*</sup> Only by using EI, DI instruction; DI is required before changing the IMR register | OVALIDAL | MILLIMETER | | INCH | | |----------|------------|-------|----------|------| | SYMBOL | MIN | MAX | MIN | MAX | | Α | 2.40 | 2.64 | .094 | .104 | | A1 | 0.10 | 0.30 | .004 | .012 | | A2 | 2.24 | 2.44 | .088 | .096 | | В | 0.36 | 0.46 | .014 | .018 | | С | 0.23 | 0.30 | .009 | .012 | | D | 17.78 | 18.00 | .700 | .710 | | E | 7.40 | 7.60 | .291 | .299 | | е | 1.27 BSC | | .050 BSC | | | Н | 10.00 | 10.65 | .394 | .419 | | h | 0.30 | 0.71 | .012 | .028 | | L | 0.61 | 1.00 | .024 | .039 | | Q1 | 0.97 | 1.09 | .038 | .043 | CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH. Figure 62. 28-Pin SOIC Package Diagram PS023803-0305 Package Information For fast results, contact your local ZiLOG sales office for assistance in ordering the part desired. ## Codes ZG = ZiLOG General Purpose Family P = OTP 323 = Family Designation H = High Voltage T = Temparature $S = Standard 0^{\circ} to +70^{\circ}C$ $E = Extended -40^{\circ} to +105^{\circ}C$ $A = Automotive -40^{\circ} to +125^{\circ}C$ P = Package Type: K = CDIP P = PDIP H = SSOP S = SOIC ## = Number of Pins CC = Memory Size M = Molding Compound C = Standard Plastic Packaging Molding Compound G = Green Plastic Molding Compound E = Standard Cer Dip flow PS023803-0305 Ordering Information | Numerics | demodulation mode flowchart 45 | | | | |---------------------------------------|-----------------------------------------|--|--|--| | 16-bit counter/timer circuits 46 | EPROM selectable options 64 | | | | | 20-pin DIP package diagram 82 | glitch filter circuitry 40 | | | | | 20-pin SSOP package diagram 84 | halt instruction 54 | | | | | 28-pin DIP package diagram 86 | input circuit 40 | | | | | 28-pin SOICpackage diagram 85 | interrupt block diagram 51 | | | | | 28-pin SSOP package diagram 87 | interrupt types, sources and vectors 52 | | | | | 40-pin DIP package diagram 87 | oscillator configuration 53 | | | | | 48-pin SSOP package diagram 89 | output circuit 49 | | | | | 8-bit counter/timer circuits 42 | ping-pong mode 48 | | | | | A | port configuration register 55 | | | | | absolute maximum ratings 10 | resets and WDT 63 | | | | | AC | SCLK circuit 58 | | | | | characteristics 16 | stop instruction 54 | | | | | timing diagram 16 | stop mode recovery register 57 | | | | | address spaces, basic 2 | stop mode recovery register 2 61 | | | | | architecture 2 | stop mode recovery source 59 | | | | | expanded register file 28 | T16 demodulation mode 47 | | | | | В | T16 transmit mode 46 | | | | | basic address spaces 2 | T16_OUT in modulo-N mode 47 | | | | | block diagram, ZLP32300 functional 3 | T16_OUT in single-pass mode 47 | | | | | C | T8 demodulation mode 43 | | | | | capacitance 11 | T8 transmit mode 40 | | | | | characteristics | T8_OUT in modulo-N mode 43 | | | | | AC 16 | T8_OUT in single-pass mode 43 | | | | | DC 11 | transmit mode flowchart 41 | | | | | clock 53 | voltage detection and flags 65 | | | | | comparator inputs/outputs 25 | watch-dog timer mode register 62 | | | | | configuration | watch-dog timer time select 63 | | | | | port 0 19 | CTR(D)01h T8 and T16 Common Functions | | | | | port 1 20 | 35 | | | | | port 2 21 | D | | | | | port 3 22 | DC characteristics 11 | | | | | port 3 counter/timer 24 | demodulation mode | | | | | counter/timer | count capture flowchart 44 | | | | | 16-bit circuits 46 | flowchart 45 | | | | | 8-bit circuits 42 | T16 47 | | | | | brown-out voltage/standby 64 | T8 43 | | | | | clock 53 | description | | | | | demodulation mode count capture flow- | functional 25 | | | | | chart 44 | general 2 | | | |