



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 32                                                        |
| Program Memory Size        | 16KB (16K x 8)                                            |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 48-BSSOP (0.295", 7.50mm Width)                           |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323hah4816g |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

ZiLOG Worldwide Headquarters 532 Race Street

San Jose, CA 95126-3432 Telephone: 408.558.8500 Fax: 408.558.8300 www.zilog.com

ZiLOG is a registered trademark of ZiLOG Inc. in the United States and in other countries. All other products and/or service names mentioned herein may be trademarks of the companies with which they are associated.

#### **Document Disclaimer**

©2005 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.





Figure 2. Counter/Timers Diagram

# **Pin Description**

The pin configuration for the 20-pin PDIP/SOIC/SSOP is illustrated in Figure 3 and described in Table 4. The pin configuration for the 28-pin PDIP/SOIC/SSOP are depicted in Figure 4 and described in Table 5. The pin configurations for the 40-pin PDIP and 48-pin SSOP versions are illustrated in Figure 5, Figure 6, and described in Table 6.

For customer engineering code development, a UV eraseable windowed cerdip packaging is offered in 20-pin, 28-pin, and 40-pin configurations. ZiLOG does not recommend nor guarantee these packages for use in production.



# Capacitance

Table 8 lists the capacitances.

# Table 8. Capacitance

| Parameter                                                                                      | Maximum |  |  |  |
|------------------------------------------------------------------------------------------------|---------|--|--|--|
| Input capacitance                                                                              | 12pF    |  |  |  |
| Output capacitance                                                                             | 12pF    |  |  |  |
| I/O capacitance                                                                                | 12pF    |  |  |  |
| Note: $T_A = 25^{\circ}$ C, $V_{CC} = GND = 0$ V, f = 1.0 MHz, unmeasured pins returned to GND |         |  |  |  |

# **DC Characteristics**

## Table 9. GP323HS DC Characteristics

|                     |                                             |                 | T <sub>A</sub> =0°C to | o +70°C |                         |       |                                                            |       |
|---------------------|---------------------------------------------|-----------------|------------------------|---------|-------------------------|-------|------------------------------------------------------------|-------|
| Symbol              | Parameter                                   | V <sub>CC</sub> | Min                    | Typ(7)  | Max                     | Units | Conditions N                                               | lotes |
| V <sub>CC</sub>     | Supply Voltage                              |                 | 2.0                    |         | 5.5                     | V     | See Note 5 5                                               | i     |
| V <sub>CH</sub>     | Clock Input High<br>Voltage                 | 2.0-5.5         | 0.8 V <sub>CC</sub>    |         | V <sub>CC</sub> +0.3    | V     | Driven by External<br>Clock Generator                      |       |
| V <sub>CL</sub>     | Clock Input Low<br>Voltage                  | 2.0-5.5         | V <sub>SS</sub> -0.3   |         | 0.4                     | V     | Driven by External<br>Clock Generator                      |       |
| V <sub>IH</sub>     | Input High Voltage                          | 2.0-5.5         | 0.7 V <sub>CC</sub>    |         | V <sub>CC</sub> +0.3    | V     |                                                            |       |
| V <sub>IL</sub>     | Input Low Voltage                           | 2.0-5.5         | V <sub>SS</sub> -0.3   |         | 0.2 V <sub>CC</sub>     | V     |                                                            |       |
| V <sub>OH1</sub>    | Output High Voltage                         | 2.0-5.5         | V <sub>CC</sub> -0.4   |         |                         | V     | $I_{OH} = -0.5 \text{mA}$                                  |       |
| V <sub>OH2</sub>    | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-5.5         | V <sub>CC</sub> -0.8   |         |                         | V     | I <sub>OH</sub> = -7mA                                     |       |
| V <sub>OL1</sub>    | Output Low Voltage                          | 2.0-5.5         |                        |         | 0.4                     | V     | I <sub>OL</sub> = 4.0mA                                    |       |
| V <sub>OL2</sub>    | Output Low Voltage<br>(P00, P01, P36, P37)  | 2.0-5.5         |                        |         | 0.8                     | V     | I <sub>OL</sub> = 10mA                                     |       |
| V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage          | 2.0-5.5         |                        |         | 25                      | mV    |                                                            |       |
| V <sub>REF</sub>    | Comparator<br>Reference<br>Voltage          | 2.0-5.5         | 0                      |         | V <sub>CC</sub><br>1.75 | V     |                                                            |       |
| Ι <sub>ΙL</sub>     | Input Leakage                               | 2.0-5.5         | -1                     |         | 1                       | μA    | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled |       |
| R <sub>PU</sub>     | Pull-up Resistance                          | 2.0V            | 225                    |         | 675                     | KΩ    | V <sub>IN</sub> = 0V; Pullups selected by mask             |       |
|                     |                                             | 3.6V            | 75                     |         | 275                     | KΩ    | option                                                     |       |
|                     |                                             | 5.0V            | 40                     |         | 160                     | KΩ    |                                                            |       |



17

|    |                  |                                      |                                          | –40°C to<br>–40°C to | o +70°C (S)<br>+105°C (E)<br>+125°C (A)<br>MHz |                      |       | Watch-Dog<br>Timer<br>Mode<br>Register |
|----|------------------|--------------------------------------|------------------------------------------|----------------------|------------------------------------------------|----------------------|-------|----------------------------------------|
| No | Symbol           | Parameter                            | V <sub>CC</sub>                          | Minimum              | Maximum                                        | Units                | Notes | (D1, D0)                               |
| 1  | ТрС              | Input Clock Period                   | 2.0–5.5                                  | 121                  | DC                                             | ns                   | 1     |                                        |
| 2  | TrC,TfC          | Clock Input Rise and Fall Times      | 2.0–5.5                                  |                      | 25                                             | ns                   | 1     |                                        |
| 3  | TwC              | Input Clock Width                    | 2.0–5.5                                  | 37                   |                                                | ns                   | 1     |                                        |
| 4  | TwTinL           | Timer Input<br>Low Width             | 2.0<br>5.5                               | 100<br>70            |                                                | ns                   | 1     |                                        |
| 5  | TwTinH           | Timer Input High<br>Width            | 2.0–5.5                                  | 3ТрС                 |                                                |                      | 1     |                                        |
| 6  | TpTin            | Timer Input Period                   | 2.0–5.5                                  | 8TpC                 |                                                |                      | 1     |                                        |
| 7  | TrTin,TfTin      | Timer Input Rise and Fall Timers     | 2.0–5.5                                  |                      | 100                                            | ns                   | 1     |                                        |
| 8  | TwIL             | Interrupt Request<br>Low Time        | 2.0<br>5.5                               | 100<br>70            |                                                | ns                   | 1, 2  |                                        |
| 9  | TwlH             | Interrupt Request<br>Input High Time | 2.0–5.5                                  | 5TpC                 |                                                |                      | 1, 2  |                                        |
| 10 | Twsm             | Stop-Mode<br>Recovery Width          | 2.0–5.5                                  | 12                   |                                                | ns                   | 3     |                                        |
|    |                  | Spec                                 |                                          | 5TpC                 |                                                |                      | 4     |                                        |
| 11 | Tost             | Oscillator<br>Start-Up Time          | 2.0–5.5                                  |                      | 5TpC                                           |                      | 4     |                                        |
| 12 | Twdt             | Watch-Dog Timer<br>Delay Time        | 2.0–5.5<br>2.0–5.5<br>2.0–5.5<br>2.0–5.5 | 5<br>10<br>20<br>80  |                                                | ms<br>ms<br>ms<br>ms |       | 0, 0<br>0, 1<br>1, 0<br>1, 1           |
| 13 | T <sub>POR</sub> | Power-On Reset                       | 2.0–5.5                                  | 2.5                  | 10                                             | ms                   |       |                                        |

#### **Table 13. AC Characteristics**

Notes:

1. Timing Reference uses 0.9  $V_{CC}$  for a logic 1 and 0.1  $V_{CC}$  for a logic 0. 2. Interrupt request through Port 3 (P33–P31).

3. SMR – D5 = 1.

4. SMR - D5 = 0.





Figure 13. Port 3 Counter/Timer Output Configuration



The counter/timers are mapped into ERF group D. Access is easily performed using the following:

| LD                                 | RP, #0Dh      | ; | Select ERF D |
|------------------------------------|---------------|---|--------------|
| for access to bank D               |               |   |              |
|                                    |               | ; | (working     |
| register group 0)                  |               |   |              |
| LD                                 | R0,#xx        | ; | load CTR0    |
| LD                                 | 1, #xx        | ; | load CTR1    |
| LD                                 | R1, 2         | ; | CTR2→CTR1    |
|                                    |               |   |              |
| LD                                 | RP, #0Dh      | ; | Select ERF D |
| for access to bank D               |               |   |              |
|                                    |               | ; | (working     |
| register group 0)                  |               |   |              |
| LD                                 | RP, #7Dh      | ; | Select       |
| expanded register bank             | D and working | ; | register     |
| group 7 of bank 0 for a            | ccess.        |   |              |
| LD                                 | 71h, 2        |   |              |
| ; CTRL2 $\rightarrow$ register 71h |               |   |              |
| LD                                 | R1, 2         |   |              |
| ; CTRL2 $\rightarrow$ register 71h |               |   |              |

# **Register File**

>

The register file (bank 0) consists of 4 I/O port registers, 237 general-purpose registers, 16 control and status registers (R0–R3, R4–R239, and R240–R255, respectively), and two expanded registers groups in Banks D (see Table 15) and F. Instructions can access registers directly or indirectly through an 8-bit address field, thereby allowing a short, 4-bit register address to use the Register Pointer (Figure 17). In the 4-bit mode, the register file is divided into 16 working register groups, each occupying 16 continuous locations. The Register Pointer addresses the starting location of the active working register group.









Figure 17. Register Pointer—Detail

# Stack

The internal register file is used for the stack. An 8-bit Stack Pointer SPL (R255) is used for the internal stack that resides in the general-purpose registers (R4–R239). SPH (R254) can be used as a general-purpose register.



| Field            | Bit Position |     | Value | Description               |
|------------------|--------------|-----|-------|---------------------------|
| T16_Enable       | 7            | R   | 0*    | Counter Disabled          |
|                  |              |     | 1     | Counter Enabled           |
|                  |              | W   | 0     | Stop Counter              |
|                  |              |     | 1     | Enable Counter            |
| Single/Modulo-N  | -6           | R/W |       | Transmit Mode             |
|                  |              |     | 0*    | Modulo-N                  |
|                  |              |     | 1     | Single Pass               |
|                  |              |     |       | Demodulation Mode         |
|                  |              |     | 0     | T16 Recognizes Edge       |
|                  |              |     | 1     | T16 Does Not Recognize    |
|                  |              |     |       | Edge                      |
| Time_Out         | 5            | R   | 0*    | No Counter Timeout        |
|                  |              |     | 1     | Counter Timeout           |
|                  |              |     |       | Occurred                  |
|                  |              | W   | 0     | No Effect                 |
|                  |              |     | 1     | Reset Flag to 0           |
| T16 _Clock       | 43           | R/W | 00**  | SCLK                      |
|                  |              |     | 01    | SCLK/2                    |
|                  |              |     | 10    | SCLK/4                    |
|                  |              |     | 11    | SCLK/8                    |
| Capture_INT_Mask | 2            | R/W | 0**   | Disable Data Capture Int. |
|                  |              |     | 1     | Enable Data Capture Int.  |
| Counter_INT_Mask | 1-           | R/W | 0*    | Disable Timeout Int.      |
|                  |              |     |       | Enable Timeout Int.       |
| P35_Out          | 0            | R/W | 0*    | P35 as Port Output        |
|                  |              |     | 1     | T16 Output on P35         |

## Table 17. CTR2(D)02H: Counter/Timer16 Control Register

Note:

\*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery.

# T16\_Enable

This field enables T16 when set to 1.

# Single/Modulo-N

In TRANSMIT Mode, when set to 0, the counter reloads the initial value when it reaches the terminal count. When set to 1, the counter stops when the terminal count is reached.



In Demodulation Mode, when set to 0, T16 captures and reloads on detection of all the edges. When set to 1, T16 captures and detects on the first edge but ignores the subsequent edges. For details, see the description of T16 Demodulation Mode on page 47.

## Time\_Out

This bit is set when T16 times out (terminal count reached). To reset the bit, write a 1 to this location.

## T16\_Clock

This bit defines the frequency of the input signal to Counter/Timer16.

## Capture\_INT\_Mask

This bit is set to allow an interrupt when data is captured into LO16 and HI16.

#### Counter\_INT\_Mask

Set this bit to allow an interrupt when T16 times out.

#### P35\_Out

This bit defines whether P35 is used as a normal output pin or T16 output.

# CTR3 T8/T16 Control Register—CTR3(D)03H

Table 18 lists and briefly describes the fields for this register. This register allows the  $T_8$  and  $T_{16}$  counters to be synchronized.

| Field                  | Bit Position |     | Value | Description       |
|------------------------|--------------|-----|-------|-------------------|
| T <sub>16</sub> Enable | 7            | R   | 0*    | Counter Disabled  |
| 10                     |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| T <sub>8</sub> Enable  | -6           | R   | 0*    | Counter Disabled  |
|                        |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| Sync Mode              | 5            | R/W | 0**   | Disable Sync Mode |
|                        |              |     | 1     | Enable Sync Mode  |

#### Table 18. CTR3 (D)03H: T8/T16 Control Register





Figure 30. Interrupt Block Diagram



57

# SMR(0F)0BH



\* Default after Power On Reset or Watch-Dog Reset

\* \* Default setting after Reset and Stop Mode Recovery

\* \* \* At the XOR gate input

\* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source.

#### Figure 33. STOP Mode Recovery Register

#### SCLK/TCLK Divide-by-16 Select (D0)

D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (Figure 34). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or Halt Mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0.



# **Expanded Register File Control Registers (0D)**

The expanded register file control registers (0D) are depicted in Figure 39 through Figure 43.

# CTR0(0D)00H

|    |    |    | 1  | 1  |    | 1  |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----|----|----|----|----|----|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|    |    |    |    |    |    |    |    | <ul> <li>0 P34 as Port Output * <ul> <li>1 Timer8 Output</li> </ul> </li> <li>0 Disable T8 Timeout Interrupt * * <ul> <li>1 Enable T8 Timeout Interrupt</li> </ul> </li> <li>0 Disable T8 Data Capture Interrupt * * <ul> <li>1 Enable T8 Data Capture Interrupt * *</li> </ul> </li> <li>1 Enable T8 Data Capture Interrupt * * <ul> <li>1 Enable T8 Data Capture Interrupt</li> </ul> </li> <li>00 SCLK on T8* * <ul> <li>01 SCLK/2 on T8</li> <li>10 SCLK/4 on T8</li> <li>11 SCLK/8 on T8</li> </ul> </li> <li>R 0 No T8 Counter Timeout * * <ul> <li>R 1 T8 Counter Timeout Occurred</li> <li>W 0 No Effect</li> <li>W 1 Reset Flag to 0</li> </ul> </li> <li>0 Modulo-N * <ul> <li>1 Single Pass</li> <li>R 0 T8 Disabled *</li> <li>R 1 T8 Enabled</li> <li>W 0 Stop T8</li> <li>W 1 Enable T8</li> </ul> </li> </ul> |

\* Default setting after reset.

\* \* Default setting after Reset.. Not reset with a Stop-Mode recovery.

### Figure 39. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted)





Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

\* Default setting after reset. Not reset with a Stop Mode recovery.

\* \* At the XOR gate input

### Figure 46. Stop Mode Recovery Register 2 ((0F)0DH:D2–D4, D6 Write Only)









Figure 58. 20-Pin CDIP Package





Figure 59. 20-Pin PDIP Package Diagram





CONTROLLING DIMENSIONS : INCH





MILLIMETER

MAX

2.65

0.30

2.44

0.46

0.30

12.95

7.60

10.65

0.40

1.00

1.07

1.27 BSC



INCH

MAX

.104

.012

.096

.018

.012

.510

.299

.419

.016

.039

.042

.050 BSC

MIN

.094

.004

.088

.014

.009

.496

.291

.394

.012

.024

.038



Figure 60. 20-Pin SOIC Package Diagram

PS023803-0305







Figure 62. 28-Pin SOIC Package Diagram











Figure 63. 28-Pin CDIP Package Diagram



| SYMBOL | OPT # | MILLIN | IETER | INCH     |       |  |
|--------|-------|--------|-------|----------|-------|--|
| SIMDUL | OPT#  | MíN    | MAX   | MÍN      | MAX   |  |
| A1     |       | 0.38   | 1.02  | .015     | .040  |  |
| A2     |       | 3.18   | 4.19  | .125     | .165  |  |
| в      |       | 0.38   | 0.53  | .015     | .021  |  |
| B1     | 01    | 1.40   | 1.65  | .055     | .065  |  |
|        | 02    | 1.14   | 1.40  | .045     | .055  |  |
| С      |       | 0.23   | 0.38  | .009     | .015  |  |
| D      | 01    | 36.58  | 37.34 | 1.440    | 1.470 |  |
| 5      | 02    | 35.31  | 35.94 | 1.390    | 1.415 |  |
| Е      |       | 15.24  | 15.75 | .600     | .620  |  |
| E1     | 01    | 13.59  | 14.10 | .535     | .555  |  |
| E1     | 02    | 12.83  | 13.08 | .505     | .515  |  |
| e      |       | 2.54   | TYP   | .100 BSC |       |  |
| eA     |       | 15.49  | 16.76 | .610     | .660  |  |
| L      |       | 3.05   | 3.81  | .120     | .150  |  |
| Q1     | 01    | 1.40   | 1.91  | .055     | .075  |  |
| - 1    | 02    | 1.40   | 1.78  | .055     | .070  |  |
| •      | 01    | 1.52   | 2.29  | .060     | .090  |  |
| S      | 02    | 1.02   | 1.52  | .040     | .060  |  |

CONTROLLING DIMENSIONS : INCH



01

02

STANDARD

Figure 64. 28-Pin PDIP Package Diagram







Figure 68. 48-Pin SSOP Package Design

**Note:** Check with ZiLOG on the actual bonding diagram and coordinate for chip-on-board assembly.





#### 4KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323HSH4804C | 48-pin SSOP 4K OTP | ZGP323HSS2804C | 28-pin SOIC 4K OTP |
| ZGP323HSP4004C | 40-pin PDIP 4K OTP | ZGP323HSH2004C | 20-pin SSOP 4K OTP |
| ZGP323HSH2804C | 28-pin SSOP 4K OTP | ZGP323HSP2004C | 20-pin PDIP 4K OTP |
| ZGP323HSP2804C | 28-pin PDIP 4K OTP | ZGP323HSS2004C | 20-pin SOIC 4K OTP |

#### 4KB Extended Temperature: -40° to +105°C

|                |                    | ń              |                    |
|----------------|--------------------|----------------|--------------------|
| Part Number    | Description        | Part Number    | Description        |
| ZGP323HEH4804C | 48-pin SSOP 4K OTP | ZGP323HES2804C | 28-pin SOIC 4K OTP |
| ZGP323HEP4004C | 40-pin PDIP 4K OTP | ZGP323HEH2004C | 20-pin SSOP 4K OTP |
| ZGP323HEH2804C | 28-pin SSOP 4K OTP | ZGP323HEP2004C | 20-pin PDIP 4K OTP |
| ZGP323HEP2804C | 28-pin PDIP 4K OTP | ZGP323HES2004C | 20-pin SOIC 4K OTP |
|                |                    |                |                    |

#### 4KB Automotive Temperature: -40° to +125°C

|                      | •                   |                |                    |
|----------------------|---------------------|----------------|--------------------|
| Part Number          | Description         | Part Number    | Description        |
| ZGP323HAH4804C       | 48-pin SSOP 4K OTP  | ZGP323HAS2804C | 28-pin SOIC 4K OTP |
| ZGP323HAP4004C       | 40-pin PDIP 4K OTP  | ZGP323HAH2004C | 20-pin SSOP 4K OTP |
| ZGP323HAH2804C       | 28-pin SSOP 4K OTP  | ZGP323HAP2004C | 20-pin PDIP 4K OTP |
| ZGP323HAP2804C       | 28-pin PDIP 4K OTP  | ZGP323HAS2004C | 20-pin SOIC 4K OTP |
| Replace C with G for | Lead-Free Packaging |                |                    |

| Additional Components                          |                     |                              |                    |
|------------------------------------------------|---------------------|------------------------------|--------------------|
| Part Number                                    | Description         | Part Number                  | Description        |
| ZGP323ICE01ZEM<br>(For 3.6V Emulation<br>only) | Emulator/programmer | ZGP32300100ZPR<br>(Ethernet) | Programming system |
|                                                |                     | ZGP32300200ZPR<br>(USB)      | Programming system |

#### ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



pin 4 Ε **EPROM** selectable options 64 expanded register file 26 expanded register file architecture 28 expanded register file control registers 71 flag 80 interrupt mask register 79 interrupt priority register 78 interrupt request register 79 port 0 and 1 mode register 77 port 2 configuration register 75 port 3 mode register 76 port configuration register 75 register pointer 80 stack pointer high register 81 stack pointer low register 81 stop-mode recovery register 73 stop-mode recovery register 2 74 T16 control register 69 T8 and T16 common control functions register 67 T8/T16 control register 70 TC8 control register 66 watch-dog timer register 75 F features standby modes 1 functional description counter/timer functional blocks 40 CTR(D)01h register 35 CTR0(D)00h register 33 CTR2(D)02h register 37 CTR3(D)03h register 39 expanded register file 26 expanded register file architecture 28 HI16(D)09h register 32 HI8(D)0Bh register 32 L08(D)0Ah register 32 L0I6(D)08h register 32

program memory map 26 **RAM 25** register description 65 register file 30 register pointer 29 register pointer detail 31 SMR2(F)0D1h register 40 stack 31 TC16H(D)07h register 32 TC16L(D)06h register 33 TC8H(D)05h register 33 TC8L(D)04h register 33 G glitch filter circuitry 40 Η halt instruction, counter/timer 54 input circuit 40 interrupt block diagram, counter/timer 51 interrupt types, sources and vectors 52 L low-voltage detection register 65 Μ memory, program 25 modulo-N mode T16 OUT 47 T8 OUT 43 0 oscillator configuration 53 output circuit, counter/timer 49 Ρ package information 20-pin DIP package diagram 82 20-pin SSOP package diagram 84 28-pin DIP package diagram 86 28-pin SOIC package diagram 85 28-pin SSOP package diagram 87 40-pin DIP package diagram 87 48-pin SSOP package diagram 89 pin configuration 20-pin DIP/SOIC/SSOP 5