



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 4KB (4K x 8)                                              |
| Program Memory Type        | ОТР                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 20-DIP (0.300", 7.62mm)                                   |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323hap2004g |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# ZGP323H Product Specification



| Figure 34. | SCLK Circuit                                                          | 58 |
|------------|-----------------------------------------------------------------------|----|
| Figure 35. | Stop Mode Recovery Source                                             | 59 |
| Figure 36. | Stop Mode Recovery Register 2 ((0F)DH:D2–D4, D6 Write Only)           | 61 |
| Figure 37. | Watch-Dog Timer Mode Register (Write Only)                            | 62 |
| Figure 38. | Resets and WDT                                                        | 63 |
| Figure 39. | TC8 Control Register ((0D)O0H: Read/Write Except Where Noted)         | 66 |
| Figure 40. | T8 and T16 Common Control Functions ((0D)01H: Read/Write)             | 67 |
| Figure 41. | T16 Control Register ((0D) 2H: Read/Write Except Where Noted) .       | 69 |
| Figure 42. | T8/T16 Control Register (0D)03H: Read/Write (Except Where             |    |
|            | Noted)                                                                |    |
|            | Voltage Detection Register                                            |    |
| -          | Port Configuration Register (PCON)(0F)00H: Write Only)                | 72 |
| Figure 45. | Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only) | 73 |
| Figure 46. | Stop Mode Recovery Register 2 ((0F)0DH:D2–D4, D6 Write Only)          | 74 |
| Figure 47. | Watch-Dog Timer Register ((0F) 0FH: Write Only)                       | 75 |
| Figure 48. | Port 2 Mode Register (F6H: Write Only)                                | 75 |
| Figure 49. | Port 3 Mode Register (F7H: Write Only)                                | 76 |
| Figure 50. | Port 0 and 1 Mode Register (F8H: Write Only)                          | 77 |
| Figure 51. | Interrupt Priority Register (F9H: Write Only)                         | 78 |
| Figure 52. | Interrupt Request Register (FAH: Read/Write)                          | 79 |
| Figure 53. | Interrupt Mask Register (FBH: Read/Write)                             | 79 |
| Figure 54. | Flag Register (FCH: Read/Write)                                       | 80 |
| Figure 55. | Register Pointer (FDH: Read/Write)                                    | 80 |
| Figure 56. | Stack Pointer High (FEH: Read/Write)                                  | 81 |
| Figure 57. | Stack Pointer Low (FFH: Read/Write)                                   | 81 |
| Figure 58. | 20-Pin CDIP Package                                                   | 82 |
| Figure 59. | 20-Pin PDIP Package Diagram                                           | 82 |
| Figure 60. | 20-Pin SOIC Package Diagram                                           | 83 |
| Figure 61. | 20-Pin SSOP Package Diagram                                           | 84 |
| Figure 62. | 28-Pin SOIC Package Diagram                                           | 85 |
| Figure 63. | 28-Pin CDIP Package Diagram                                           | 86 |
| Figure 64. | 28-Pin PDIP Package Diagram                                           | 86 |
| Figure 65. | 28-Pin SSOP Package Diagram                                           | 87 |
| Figure 66. | 40-Pin PDIP Package Diagram                                           | 87 |
| Figure 67. | 40-Pin CDIP Package Diagram                                           | 88 |
|            |                                                                       |    |



# **Development Features**

Table 2 lists the features of ZiLOG<sup>®</sup>'s ZGP323H members.

#### Table 2. Features

| Device                    | OTP (KB)     | RAM (Bytes) | I/O Lines    | Voltage Range |
|---------------------------|--------------|-------------|--------------|---------------|
| ZGP323H OTP MCU<br>Family | 4, 8, 16, 32 | 237         | 32, 24 or 16 | 2.0V–5.5V     |

- Low power consumption–18mW (typical)
- T = Temperature
  - S = Standard 0° to +70°C
  - $E = Extended -40^{\circ} to +105^{\circ}C$
  - A = Automotive  $-40^{\circ}$  to  $+125^{\circ}$ C
- Three standby modes:
  - STOP— (typical 1.8µA)
  - HALT— (typical 0.8mA)
  - Low voltage reset
- Special architecture to automate both generation and reception of complex pulses or signals:
  - One programmable 8-bit counter/timer with two capture registers and two load registers
  - One programmable 16-bit counter/timer with one 16-bit capture register pair and one 16-bit load register pair
  - Programmable input glitch filter for pulse reception
- Six priority interrupts
  - Three external
  - Two assigned to counter/timers
  - One low-voltage detection interrupt
- Low voltage detection and high voltage detection flags
- Programmable Watch-Dog Timer/Power-On Reset (WDT/POR) circuits
- Two independent comparators with programmable interrupt polarity
- Programmable EPROM options
  - Port 0: 0–3 pull-up transistors
  - Port 0: 4–7 pull-up transistors





Figure 2. Counter/Timers Diagram

# **Pin Description**

The pin configuration for the 20-pin PDIP/SOIC/SSOP is illustrated in Figure 3 and described in Table 4. The pin configuration for the 28-pin PDIP/SOIC/SSOP are depicted in Figure 4 and described in Table 5. The pin configurations for the 40-pin PDIP and 48-pin SSOP versions are illustrated in Figure 5, Figure 6, and described in Table 6.

For customer engineering code development, a UV eraseable windowed cerdip packaging is offered in 20-pin, 28-pin, and 40-pin configurations. ZiLOG does not recommend nor guarantee these packages for use in production.

# ZGP323H Product Specification



|       | I |    |            |    |   |           |
|-------|---|----|------------|----|---|-----------|
| NC    |   | 1  | $\bigcirc$ | 48 | _ | NC        |
| P25   |   | 2  |            | 47 | - | NC        |
| P26   |   | 3  |            | 46 | _ | P24       |
| P27   |   | 4  |            | 45 |   | P23       |
| P04   |   | 5  |            |    | _ | P22       |
| N/C   |   | 6  |            |    | - | P21       |
| P05   |   | 7  |            |    | _ | P20       |
| P06   |   | 8  |            | 42 |   | P03       |
| P14   |   | 9  |            | 40 |   | P13       |
| P15   |   | 10 |            | 39 | - | P12       |
| P07   |   | 11 |            | 38 |   | VSS       |
| VDD   |   | 12 | 48-Pin     | 37 |   | VSS       |
| VDD   |   | 13 | SSOP       |    | _ | N/C       |
| N/C   |   | 14 |            | 35 | - | P02       |
| P16   |   | 15 |            | 34 |   | P11       |
| P17   |   | 16 |            |    |   | P10       |
| XTAL2 |   | 17 |            | 32 | - | P01       |
| XTAL1 | Π | 18 |            | 31 |   | P00       |
| P31   |   | 19 |            | 30 |   | N/C       |
| P32   |   | 20 |            | 29 | - | PREF1/P30 |
| P33   |   | 21 |            | 28 |   | P36       |
|       |   | 22 |            | 27 |   | P37       |
|       |   | 22 |            | 26 | _ | P35       |
| VSS   |   | 23 |            | 25 | _ | RESET     |
|       |   | 27 |            | 25 |   |           |

Figure 6. 48-Pin SSOP Pin Configuration

Table 6. 40- and 48-Pin Configuration

| 40-Pin PDIP # | 48-Pin SSOP # | Symbol |
|---------------|---------------|--------|
| 26            | 31            | P00    |
| 27            | 32            | P01    |
| 30            | 35            | P02    |
| 34            | 41            | P03    |
| 5             | 5             | P04    |
| 6             | 7             | P05    |
| 7             | 8             | P06    |
| 10            | 11            | P07    |
| 28            | 33            | P10    |
| 29            | 34            | P11    |
| 32            | 39            | P12    |



# Capacitance

Table 8 lists the capacitances.

## Table 8. Capacitance

| Parameter                                                                                      | Maximum |  |  |  |  |
|------------------------------------------------------------------------------------------------|---------|--|--|--|--|
| Input capacitance                                                                              | 12pF    |  |  |  |  |
| Output capacitance                                                                             | 12pF    |  |  |  |  |
| I/O capacitance                                                                                | 12pF    |  |  |  |  |
| Note: $T_A = 25^{\circ}$ C, $V_{CC} = GND = 0$ V, f = 1.0 MHz, unmeasured pins returned to GND |         |  |  |  |  |

# **DC Characteristics**

#### Table 9. GP323HS DC Characteristics

|                     |                                             |                 | T <sub>A</sub> =0°C to | o +70°C |                         |       |                                                            |       |
|---------------------|---------------------------------------------|-----------------|------------------------|---------|-------------------------|-------|------------------------------------------------------------|-------|
| Symbol              | Parameter                                   | V <sub>CC</sub> | Min                    | Typ(7)  | Max                     | Units | Conditions N                                               | lotes |
| V <sub>CC</sub>     | Supply Voltage                              |                 | 2.0                    |         | 5.5                     | V     | See Note 5 5                                               | i     |
| V <sub>CH</sub>     | Clock Input High<br>Voltage                 | 2.0-5.5         | 0.8 V <sub>CC</sub>    |         | V <sub>CC</sub> +0.3    | V     | Driven by External<br>Clock Generator                      |       |
| V <sub>CL</sub>     | Clock Input Low<br>Voltage                  | 2.0-5.5         | V <sub>SS</sub> -0.3   |         | 0.4                     | V     | Driven by External<br>Clock Generator                      |       |
| V <sub>IH</sub>     | Input High Voltage                          | 2.0-5.5         | 0.7 V <sub>CC</sub>    |         | V <sub>CC</sub> +0.3    | V     |                                                            |       |
| V <sub>IL</sub>     | Input Low Voltage                           | 2.0-5.5         | V <sub>SS</sub> -0.3   |         | 0.2 V <sub>CC</sub>     | V     |                                                            |       |
| V <sub>OH1</sub>    | Output High Voltage                         | 2.0-5.5         | V <sub>CC</sub> -0.4   |         |                         | V     | I <sub>OH</sub> = -0.5mA                                   |       |
| V <sub>OH2</sub>    | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-5.5         | V <sub>CC</sub> -0.8   |         |                         | V     | I <sub>OH</sub> = -7mA                                     |       |
| V <sub>OL1</sub>    | Output Low Voltage                          | 2.0-5.5         |                        |         | 0.4                     | V     | I <sub>OL</sub> = 4.0mA                                    |       |
| V <sub>OL2</sub>    | Output Low Voltage<br>(P00, P01, P36, P37)  | 2.0-5.5         |                        |         | 0.8                     | V     | I <sub>OL</sub> = 10mA                                     |       |
| V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage          | 2.0-5.5         |                        |         | 25                      | mV    |                                                            |       |
| V <sub>REF</sub>    | Comparator<br>Reference<br>Voltage          | 2.0-5.5         | 0                      |         | V <sub>CC</sub><br>1.75 | V     |                                                            |       |
| Ι <sub>ΙL</sub>     | Input Leakage                               | 2.0-5.5         | -1                     |         | 1                       | μA    | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled |       |
| R <sub>PU</sub>     | Pull-up Resistance                          | 2.0V            | 225                    |         | 675                     | KΩ    | V <sub>IN</sub> = 0V; Pullups selected by mask             |       |
|                     |                                             | 3.6V            | 75                     |         | 275                     | KΩ    | option                                                     |       |
|                     |                                             | 5.0V            | 40                     |         | 160                     | KΩ    |                                                            |       |



#### Table 11. GP323HA DC Characteristics (Continued)

|                  | T <sub>A</sub> = -40°C to +125°C    |                 |                        |             |     |       |                                        |                            |
|------------------|-------------------------------------|-----------------|------------------------|-------------|-----|-------|----------------------------------------|----------------------------|
| Symbol           | Parameter                           | V <sub>CC</sub> | Min                    | Typ(7)      | Max | Units | Conditions                             | Notes                      |
| V <sub>HVD</sub> | Vcc High Voltage<br>Detection       |                 |                        | 2.7         |     | V     |                                        |                            |
| Notes:           |                                     |                 |                        |             |     |       |                                        |                            |
| 1. All o         | outputs unloaded, inpu              | ıts at rail.    |                        |             |     |       |                                        |                            |
| 2. CL1           | 1 = CL2 = 100 pF.                   |                 |                        |             |     |       |                                        |                            |
| 3. Osc           | cillator stopped.                   |                 |                        |             |     |       |                                        |                            |
| 4. Osc           | cillator stops when V <sub>CC</sub> | falls below     | V <sub>BO</sub> limit. |             |     |       |                                        |                            |
| volt             | age fluctuations are a              | nticipated, su  | ch as thos             | e resulting |     |       | cally close to VCC and<br>nfrared LED. | $V_{SS}$ pins if operating |
| 6. Cor           | mparator and Timers a               | re on. Interru  | pt disabled            | 1.          |     |       |                                        |                            |

7. Typical values shown are at 25 degrees C.

#### Table 12. EPROM/OTP Characteristics

| Symbol | Parameter                  | Min. | Тур. | Max. | Unit    | Notes |
|--------|----------------------------|------|------|------|---------|-------|
|        | Erase Time                 | 15   |      |      | Minutes | 1,3   |
|        | Data Retention @ use years |      | 10   |      | Years   | 2     |
|        | Program/Erase Endurance    | 100  |      |      | Cycles  | 1     |

Notes:

1. For windowed cerdip package only.

2. Standard: 0°C to 70°C; Extended: -40°C to +105°C; Automotive: -40°C to +125°C. Determined using the Arrhenius model, which is an industry standard for estimating data retention of floating gate technologies:

AF = exp[(Ea/k)\*(1/Tuse - 1/TStress)] Where: Ea is the intrinsic activation energy (eV; typ. 0.8) k is Boltzman's constant (8.67 x 10-5 eV/°K) °K = -273.16°C Tuse = Use Temperature in °K TStress = Stress Temperature in °K 3. At a stable UV Lamp output of 20mW/CM<sup>2</sup>





Figure 13. Port 3 Counter/Timer Output Configuration

# ZGP323H Product Specification



| Leastion of C                    | 0700      | Not Accessible      |
|----------------------------------|-----------|---------------------|
| Location of 3                    | 2768<br>1 | On-Chip             |
| instruction                      |           | ROM                 |
| executed<br>after RESET          |           |                     |
|                                  | 12        | Reset Start Address |
|                                  | 11        | IRQ5                |
|                                  | 10        | IRQ5                |
|                                  | 9         | IRQ4                |
|                                  | 8         | IRQ4                |
|                                  | 7         | IRQ3                |
| Interrupt Vector<br>(Lower Byte) | 6         | IRQ3                |
|                                  | 5         | IRQ2                |
| Interrupt Vecto                  | 4<br>r    | ✓ IRQ2              |
| (Upper Byte                      |           | IRQ1                |
|                                  | 2         | IRQ1                |
|                                  | 1         | IRQ0                |
|                                  | 0         | IRQ0                |



# **Expanded Register File**

The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the



The counter/timers are mapped into ERF group D. Access is easily performed using the following:

| LD                                 | RP, #0Dh      | ; | Select ERF D |
|------------------------------------|---------------|---|--------------|
| for access to bank D               |               |   |              |
|                                    |               | ; | (working     |
| register group 0)                  |               |   |              |
| LD                                 | R0,#xx        | ; | load CTR0    |
| LD                                 | 1, #xx        | ; | load CTR1    |
| LD                                 | R1, 2         | ; | CTR2→CTR1    |
|                                    |               |   |              |
| LD                                 | RP, #0Dh      | ; | Select ERF D |
| for access to bank D               |               |   |              |
|                                    |               | ; | (working     |
| register group 0)                  |               |   |              |
| LD                                 | RP, #7Dh      | ; | Select       |
| expanded register bank             | D and working | ; | register     |
| group 7 of bank 0 for a            | ccess.        |   |              |
| LD                                 | 71h, 2        |   |              |
| ; CTRL2 $\rightarrow$ register 71h |               |   |              |
| LD                                 | R1, 2         |   |              |
| ; CTRL2 $\rightarrow$ register 71h |               |   |              |

# **Register File**

>

The register file (bank 0) consists of 4 I/O port registers, 237 general-purpose registers, 16 control and status registers (R0–R3, R4–R239, and R240–R255, respectively), and two expanded registers groups in Banks D (see Table 15) and F. Instructions can access registers directly or indirectly through an 8-bit address field, thereby allowing a short, 4-bit register address to use the Register Pointer (Figure 17). In the 4-bit mode, the register file is divided into 16 working register groups, each occupying 16 continuous locations. The Register Pointer addresses the starting location of the active working register group.





# 33

## Counter/Timer2 LS-Byte Hold Register—TC16L(D)06H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T16_Data_LO | [7:0]        | R/W | Data        |

#### Counter/Timer8 High Hold Register—TC8H(D)05H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T8_Level_HI | [7:0]        | R/W | Data        |

## Counter/Timer8 Low Hold Register—TC8L(D)04H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T8_Level_LO | [7:0]        | R/W | Data        |

## CTR0 Counter/Timer8 Control Register—CTR0(D)00H

Table 15 lists and briefly describes the fields for this register.

| Field            | <b>Bit Position</b> |     | Value | Description                    |
|------------------|---------------------|-----|-------|--------------------------------|
| T8_Enable        | 7                   | R/W | 0*    | Counter Disabled               |
|                  |                     |     | 1     | Counter Enabled                |
|                  |                     |     | 0     | Stop Counter                   |
|                  |                     |     | 1     | Enable Counter                 |
| Single/Modulo-N  | -6                  | R/W | 0*    | Modulo-N                       |
|                  |                     |     | 1     | Single Pass                    |
| Time_Out         | 5                   | R/W | 0**   | No Counter Time-Out            |
|                  |                     |     | 1     | Counter Time-Out Occurred      |
|                  |                     |     | 0     | No Effect                      |
|                  |                     |     | 1     | Reset Flag to 0                |
| T8 _Clock        | 43                  | R/W | 0 0** | SCLK                           |
|                  |                     |     | 0 1   | SCLK/2                         |
|                  |                     |     | 10    | SCLK/4                         |
|                  |                     |     | 11    | SCLK/8                         |
| Capture_INT_Mask | 2                   | R/W | 0**   | Disable Data Capture Interrupt |
| -                |                     |     | 1     | Enable Data Capture Interrupt  |



| Field            | Bit Position |     | Value | Description               |
|------------------|--------------|-----|-------|---------------------------|
| T16_Enable       | 7            | R   | 0*    | Counter Disabled          |
|                  |              |     | 1     | Counter Enabled           |
|                  |              | W   | 0     | Stop Counter              |
|                  |              |     | 1     | Enable Counter            |
| Single/Modulo-N  | -6           | R/W |       | Transmit Mode             |
|                  |              |     | 0*    | Modulo-N                  |
|                  |              |     | 1     | Single Pass               |
|                  |              |     |       | Demodulation Mode         |
|                  |              |     | 0     | T16 Recognizes Edge       |
|                  |              |     | 1     | T16 Does Not Recognize    |
|                  |              |     |       | Edge                      |
| Time_Out         | 5            | R   | 0*    | No Counter Timeout        |
|                  |              |     | 1     | Counter Timeout           |
|                  |              |     |       | Occurred                  |
|                  |              | W   | 0     | No Effect                 |
|                  |              |     | 1     | Reset Flag to 0           |
| T16 _Clock       | 43           | R/W | 00**  | SCLK                      |
|                  |              |     | 01    | SCLK/2                    |
|                  |              |     | 10    | SCLK/4                    |
|                  |              |     | 11    | SCLK/8                    |
| Capture_INT_Mask | 2            | R/W | 0**   | Disable Data Capture Int. |
|                  |              |     | 1     | Enable Data Capture Int.  |
| Counter_INT_Mask | 1-           | R/W | 0*    | Disable Timeout Int.      |
|                  |              |     |       | Enable Timeout Int.       |
| P35_Out          | 0            | R/W | 0*    | P35 as Port Output        |
|                  |              |     | 1     | T16 Output on P35         |

#### Table 17. CTR2(D)02H: Counter/Timer16 Control Register

Note:

\*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery.

#### T16\_Enable

This field enables T16 when set to 1.

#### Single/Modulo-N

In TRANSMIT Mode, when set to 0, the counter reloads the initial value when it reaches the terminal count. When set to 1, the counter stops when the terminal count is reached.







Figure 19. Transmit Mode Flowchart



## Port 0 Output Mode (D2)

Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.

#### Stop-Mode Recovery Register (SMR)

This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XORgate input (Figure 35 on page 59) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/ TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address OBH.







Figure 35. Stop Mode Recovery Source



# 62

## Watch-Dog Timer Mode Register (WDTMR)

The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets the Z8<sup>®</sup> CPU if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) flags.

The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum timeout period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (Figure 37). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-On-Reset, Watch-Dog Reset, or a Stop-Mode Recovery (Figure 36). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location 0Fh. It is organized as shown in Figure 37.

WDTMR(0F)0Fh



\* Default setting after reset

#### Figure 37. Watch-Dog Timer Mode Register (Write Only)

## WDT Time Select (D0, D1)

This bit selects the WDT time period. It is configured as indicated in Table 23.



# **Expanded Register File Control Registers (0D)**

The expanded register file control registers (0D) are depicted in Figure 39 through Figure 43.

#### CTR0(0D)00H

|    |    |    | 1  | 1  |    | 1  |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----|----|----|----|----|----|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|    |    |    |    |    |    |    |    | <ul> <li>0 P34 as Port Output *</li> <li>1 Timer8 Output</li> <li>0 Disable T8 Timeout Interrupt * *</li> <li>1 Enable T8 Timeout Interrupt</li> <li>0 Disable T8 Data Capture Interrupt * *</li> <li>1 Enable T8 Data Capture Interrupt * *</li> <li>1 Enable T8 Data Capture Interrupt</li> <li>00 SCLK on T8* *</li> <li>01 SCLK/2 on T8</li> <li>10 SCLK/4 on T8</li> <li>11 SCLK/8 on T8</li> <li>R 0 No T8 Counter Timeout * *</li> <li>R 1 T8 Counter Timeout Occurred</li> <li>W 0 No Effect</li> <li>W 1 Reset Flag to 0</li> <li>0 Modulo-N *</li> <li>1 Single Pass</li> <li>R 0 T8 Disabled *</li> <li>R 1 T8 Enabled</li> <li>W 0 Stop T8</li> <li>W 1 Enable T8</li> </ul> |

\* Default setting after reset.

\* \* Default setting after Reset.. Not reset with a Stop-Mode recovery.

#### Figure 39. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted)





| )7 | D6                   | D5 | D4 | D3 | D2    | D1       | D0       |                                                                                                                                                                                                                          |
|----|----------------------|----|----|----|-------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                      |    |    | _  |       |          |          | Transmit Mode*<br>R/W 0 T16_OUT is 0 initially<br>1 T16_OUT is 1 initially<br>Demodulation Mode<br>R 0 No Falling Edge Detection<br>R 1 Falling Edge Detection<br>W 0 No Effect<br>W 1 Reset Flag to 0<br>Transmit Mode* |
|    |                      |    |    |    |       |          |          | R/W 0 T8_OUT is 0 initially*<br>1 T8_OUT is 1 initially<br>Demodulation Mode<br>R 0 No Rising Edge Detection<br>R 1 Rising Edge Detection<br>W 0 No Effect                                                               |
|    |                      |    |    |    |       |          |          | W 1 Reset Flag to 0<br>Transmit Mode*<br>0 0 Normal Operation*<br>0 1 Ping-Pong Mode<br>1 0 T16_OUT = 0<br>1 1 T16_OUT = 1                                                                                               |
|    |                      |    |    |    |       |          |          | Demodulation Mode<br>0 0 No Filter<br>0 1 4 SCLK Cycle Filter<br>1 0 8 SCLK Cycle Filter<br>1 1 Reserved                                                                                                                 |
|    |                      |    |    |    |       |          |          | Transmit Mode/T8/T16 Logic<br>0 0 AND**<br>0 1 OR<br>1 0 NOR<br>1 1 NAND                                                                                                                                                 |
|    |                      |    |    |    |       |          |          | Demodulation Mode<br>0 0 Falling Edge Detection<br>0 1 Rising Edge Detection<br>1 0 Both Edge Detection<br>1 1 Reserved                                                                                                  |
|    |                      |    |    |    |       |          |          | Transmit Mode*<br>0 P36 as Port Output *<br>1 P36 as T8/T16_OUT<br>Demodulation Mode                                                                                                                                     |
|    |                      |    |    |    |       |          |          | 0 P31 as Demodulator Inpu<br>1 P20 as Demodulator Inpu<br>Transmit/Demodulation Mode                                                                                                                                     |
|    | fault se<br>fault se |    |    |    | reset | with a 9 | Stop Mor | 0 Transmit Mode *<br>1 Demodulation Mode                                                                                                                                                                                 |

Figure 40. T8 and T16 Common Control Functions ((0D)01H: Read/Write)







**Notes:** Take care in differentiating the Transmit Mode from Demodulation Mode. Depending on which of these two modes is operating, the CTR1 bit has different functions.

Changing from one mode to another cannot be performed without disabling the counter/timers.





Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

\* Default setting after reset. Not reset with a Stop Mode recovery.

\* \* At the XOR gate input

#### Figure 46. Stop Mode Recovery Register 2 ((0F)0DH:D2–D4, D6 Write Only)



For fast results, contact your local ZiLOG sales office for assistance in ordering the part desired.

#### Codes

ZG = ZiLOG General Purpose Family

P = OTP

- 323 = Family Designation
- H = High Voltage
- T = Temparature
  - S = Standard 0° to +70°C
  - $E = Extended 40^{\circ} to + 105^{\circ}C$
  - A = Automotive  $-40^{\circ}$  to  $+125^{\circ}$ C
- P = Package Type:
  - K = CDIP
  - P = PDIP
  - H = SSOP
  - S = SOIC

## = Number of Pins

- CC = Memory Size
- M = Molding Compound
- C = Standard Plastic Packaging Molding Compound
- G = Green Plastic Molding Compound
- E = Standard Cer Dip flow