Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | HLVD, POR, WDT | | Number of I/O | 24 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 237 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Through Hole | | Package / Case | 28-DIP (0.600", 15.24mm) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/zgp323hap2832c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Table of Contents** | Revision Historyiii | |------------------------------------------------------------------------------------| | Development Features | | General Description | | Pin Description | | Absolute Maximum Ratings | | Standard Test Conditions | | DC Characteristics | | AC Characteristics | | Pin Functions | | XTAL2 Crystal 2 (Time-Based Output) 18 Port 0 (P07–P00) 18 Port 1 (P17–P10) 19 | | Port 2 (P27–P20) | | Port 3 (P37–P30) | | Functional Description | | Program Memory | | Expanded Register File | | Stack | | Timers | | Expanded Register File Control Registers (0D) | | Expanded Register File Control Registers (0F) | | Standard Control Registers | | Package Information | | Ordering Information | PS023803-0305 Table of Contents # List of Tables | Table 1. | Revision History of this Document ii | |-----------|--------------------------------------------------| | Table 2. | Features | | Table 3. | Power Connections 3 | | Table 4. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification 5 | | Table 5. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification 6 | | Table 6. | 40- and 48-Pin Configuration | | Table 7. | Absolute Maximum Ratings | | Table 8. | Capacitance | | Table 9. | GP323HS DC Characteristics | | Table 10. | GP323HE DC Characteristics | | Table 11. | GP323HA DC Characteristics | | Table 12. | EPROM/OTP Characteristics | | Table 13. | AC Characteristics | | Table 14. | Port 3 Pin Function Summary | | Table 15. | CTR1(0D)01H T8 and T16 Common Functions | | Table 16. | Interrupt Types, Sources, and Vectors 52 | | Table 17. | IRQ Register | | Table 18. | SMR2(F)0DH:Stop Mode Recovery Register 2* 58 | | Table 19. | Stop Mode Recovery Source 60 | | Table 20. | Watch-Dog Timer Time Select 63 | | Table 21. | EPROM Selectable Options 64 | PS023803-0305 List of Tables # **Development Features** Table 2 lists the features of ZiLOG® SZGP323H members. Table 2. Features | Device | OTP (KB) | RAM (Bytes) | I/O Lines | Voltage Range | |---------------------------|--------------|-------------|--------------|---------------| | ZGP323H OTP MCU<br>Family | 4, 8, 16, 32 | 237 | 32, 24 or 16 | 2.0V-5.5V | - Low power consumption—18mW (typical) - T = Temperature - $S = Standard 0^{\circ} to +70^{\circ}C$ - $E = Extended -40^{\circ} to +105^{\circ}C$ - A = Automotive -40 $^{\circ}$ to +125 $^{\circ}$ C - Three standby modes: - STOP— (typical 1.8µA) - HALT— (typical 0.8mA) - Low voltage reset - Special architecture to automate both generation and reception of complex pulses or signals: - One programmable 8-bit counter/timer with two capture registers and two load registers - One programmable 16-bit counter/timer with one 16-bit capture register pair and one 16-bit load register pair - Programmable input glitch filter for pulse reception - Six priority interrupts - Three external - Two assigned to counter/timers - One low-voltage detection interrupt - Low voltage detection and high voltage detection flags - Programmable Watch-Dog Timer/Power-On Reset (WDT/POR) circuits - Two independent comparators with programmable interrupt polarity - Programmable EPROM options - Port 0: 0–3 pull-up transistors - Port 0: 4-7 pull-up transistors PS023803-0305 Development Features **Table 3. Power Connections** | Connection | Circuit | Device | |------------|-----------------|-----------------| | Power | V <sub>CC</sub> | $V_{DD}$ | | Ground | GND | V <sub>SS</sub> | Note: Refer to the specific package for available pins. Figure 1. Functional Block Diagram PS023803-0305 General Description Table 10. GP323HE DC Characteristics (Continued) | | | | T <sub>A</sub> = -40°0 | C to +105 | °C | | | | |---------------------|---------------------------------------------|--------------|------------------------|------------|--------------------------|----------|------------------------------------------------------------------------------------------------------------------|---------| | Symbol | Parameter | $v_{cc}$ | Min | Typ(7) | Max | Units | Conditions | Notes | | V <sub>OH2</sub> | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-5.5 | V <sub>CC</sub> -0.8 | | | V | $I_{OH} = -7mA$ | | | V <sub>OL1</sub> | Output Low Voltage | 2.0-5.5 | | | 0.4 | V | $I_{OL} = 4.0 \text{mA}$ | | | V <sub>OL2</sub> | Output Low Voltage<br>(P00, P01, P36, P37) | 2.0-5.5 | | | 0.8 | V | I <sub>OL</sub> = 10mA | | | V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage | 2.0-5.5 | | | 25 | mV | | | | V <sub>REF</sub> | Comparator<br>Reference<br>Voltage | 2.0-5.5 | 0 | | V <sub>DD</sub><br>-1.75 | V | | | | I <sub>IL</sub> | Input Leakage | 2.0-5.5 | -1 | | 1 | μА | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled | | | R <sub>PU</sub> | Pull-up Resistance | 2.0V | 200.0 | | 700.0 | ΚΩ | V <sub>IN</sub> = 0V; Pullups selected by mask | | | | | 3.6V | 50.0 | | 300.0 | ΚΩ | option | | | | | 5.0V | 25.0 | | 175.0 | ΚΩ | _ | | | I <sub>OL</sub> | Output Leakage | 2.0-5.5 | -1 | | 1 | μА | $V_{IN} = 0V, V_{CC}$ | | | I <sub>CC</sub> | Supply Current | 2.0V | | 1 | 3 | mA | at 8.0 MHz | 1, 2 | | | | 3.6V | | 5 | 10 | mΑ | at 8.0 MHz | 1, 2 | | | | 5.5V | | 10 | 15 | mA | at 8.0 MHz | 1, 2 | | I <sub>CC1</sub> | Standby Current | 2.0V | | 0.5 | 1.6 | mΑ | V <sub>IN</sub> = 0V, Clock at 8.0MHz | 1, 2, 6 | | | (HALT Mode) | 3.6V | | 0.8 | 2.0 | mA | $V_{IN} = 0V$ , Clock at 8.0MHz | 1, 2, 6 | | | 0: " 0 : (0: | 5.5V | | 1.3 | 3.2 | mA | V <sub>IN</sub> = 0V, Clock at 8.0MHz | 1, 2, 6 | | I <sub>CC2</sub> | Standby Current (Stop Mode) | 2.0V<br>3.6V | | 1.6<br>1.8 | 12<br>15 | μA | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT not Running | 3 | | | wode) | 5.5V | | 1.9 | 18 | μA<br>μA | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT not Running}$<br>$V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT not Running}$ | 3<br>3 | | | | 2.0V | | 5 | 30 | μΑ | $V_{IN} = 0$ V, $V_{CC}$ WDT is Running | 3 | | | | 3.6V | | 8 | 40 | μA | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT is Running}$ | 3 | | | | 5.5V | | 15 | 60 | μA | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT is Running}$ | 3 | | I <sub>LV</sub> | Standby Current (Low Voltage) | | | 1.2 | 6 | μА | Measured at 1.3V | 4 | | $V_{BO}$ | V <sub>CC</sub> Low Voltage<br>Protection | | | 1.9 | 2.15 | V | 8MHz maximum<br>Ext. CLK Freq. | | | $V_{LVD}$ | V <sub>CC</sub> Low Voltage<br>Detection | | | 2.4 | | V | | | | $V_{HVD}$ | Vcc High Voltage<br>Detection | | | 2.7 | | V | | | #### Notes: - 1. All outputs unloaded, inputs at rail. - 2. CL1 = CL2 = 100 pF. - 3. Oscillator stopped. - 4. Oscillator stops when $\rm V_{CC}$ falls below $\rm V_{BO}$ limit. - 5. It is strongly recommended to add a filter capacitor (minimum 0.1 $\mu$ F), physically close to VCC and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED. - 6. Comparator and Timers are on. Interrupt disabled. - 7. Typical values shown are at 25 degrees C. PS023803-0305 DC Characteristics 15 Table 11. GP323HA DC Characteristics (Continued) | | T <sub>A</sub> = -40°C to +125°C | | | | | | | |-----------|----------------------------------|----------|-----|--------|-----|------------------|-------| | Symbol | Parameter | $v_{cc}$ | Min | Typ(7) | Max | Units Conditions | Notes | | $V_{HVD}$ | Vcc High Voltage<br>Detection | | | 2.7 | | V | | #### Notes: - 1. All outputs unloaded, inputs at rail. - 2. CL1 = CL2 = 100 pF. - 3. Oscillator stopped. - 4. Oscillator stops when $V_{CC}$ falls below $V_{BO}$ limit. - 5. It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to VCC and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED. - 6. Comparator and Timers are on. Interrupt disabled. - 7. Typical values shown are at 25 degrees C. Table 12. EPROM/OTP Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|---------|-------| | | Erase Time | 15 | | | Minutes | 1,3 | | | Data Retention @ use years | | 10 | | Years | 2 | | | Program/Erase Endurance | 100 | | | Cycles | 1 | #### Notes: 1. For windowed cerdip package only. 2. Standard: 0°C to 70°C; Extended: -40°C to +105°C; Automotive: -40°C to +125°C. Determined using the Arrhenius model, which is an industry standard for estimating data retention of floating gate technologies: $AF = \exp[(Ea/k)^*(1/Tuse - 1/TStress)]$ Where: Ea is the intrinsic activation energy (eV; typ. 0.8) k is Boltzman's constant (8.67 x 10-5 eV/°K) °K = -273.16°C Tuse = Use Temperature in °K TStress = Stress Temperature in °K 3. At a stable UV Lamp output of 20mW/CM<sup>2</sup> PS023803-0305 DC Characteristics # **Pin Functions** # **XTAL1 Crystal 1 (Time-Based Input)** This pin connects a parallel-resonant crystal or ceramic resonator to the on-chip oscillator input. Additionally, an optional external single-phase clock can be coded to the on-chip oscillator input. # XTAL2 Crystal 2 (Time-Based Output) This pin connects a parallel-resonant crystal or ceramic resonant to the on-chip oscillator output. # Port 0 (P07-P00) Port 0 is an 8-bit, bidirectional, CMOS-compatible port. These eight I/O lines are configured under software control as a nibble I/O port. The output drivers are push-pull or open-drain controlled by bit D2 in the PCON register. If one or both nibbles are needed for I/O operation, they must be configured by writing to the Port 0 mode register. After a hardware reset, Port 0 is configured as an input port. An optional pull-up transistor is available as a mask option on all Port 0 bits with nibble select. **Notes:** Internal pull-ups are disabled on any given pin or group of port pins when programmed into output mode. The Port O direction is reset to its default state following an The Port 0 direction is reset to its default state following an SMR. PS023803-0305 Pin Functions Figure 14. Program Memory Map (32K OTP) # **Expanded Register File** The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the Table 16. CTR1(0D)01H T8 and T16 Common Functions (Continued) | Field | Bit Position | | Value | Description | |-------------------|--------------|-----|-------|------------------------| | Transmit_Submode/ | 32 | R/W | | Transmit Mode | | Glitch_Filter | | | 00* | Normal Operation | | | | | 01 | Ping-Pong Mode | | | | | 10 | $T16_Out = 0$ | | | | | 11 | T16_Out = 1 | | | | | | Demodulation Mode | | | | | 00* | No Filter | | | | | 01 | 4 SCLK Cycle | | | | | 10 | 8 SCLK Cycle | | | | | 11 | Reserved | | Initial_T8_Out/ | 1- | | | Transmit Mode | | Rising Edge | | R/W | 0* | T8_OUT is 0 Initially | | | | | 1 | T8_OUT is 1 Initially | | | | | | Demodulation Mode | | | | R | 0* | No Rising Edge | | | | | 1 | Rising Edge Detected | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | Initial_T16_Out/ | 0 | | | Transmit Mode | | Falling_Edge | | R/W | 0* | T16_OUT is 0 Initially | | | | | 1 | T16_OUT is 1 Initially | | | | | | Demodulation Mode | | | | R | 0* | No Falling Edge | | | | | 1 | Falling Edge Detected | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | #### Note: #### Mode If the result is 0, the counter/timers are in TRANSMIT mode; otherwise, they are in DEMODULATION mode. #### P36\_Out/Demodulator\_Input In TRANSMIT Mode, this bit defines whether P36 is used as a normal output pin or the combined output of T8 and T16. In DEMODULATION Mode, this bit defines whether the input signal to the Counter/Timers is from P20 or P31. If the input signal is from Port 31, a capture event may also generate an IRQ2 interrupt. To prevent generating an IRQ2, either disable the IRQ2 interrupt by clearing its IMR bit D2 or use P20 as the input. <sup>\*</sup>Default at Power-On Reset <sup>\*</sup>Default at Power-On Reset. Not reset with Stop Mode recovery. Table 17. CTR2(D)02H: Counter/Timer16 Control Register | Field | <b>Bit Position</b> | | Value | Description | |------------------|---------------------|-----|-------|-----------------------------| | T16_Enable | 7 | R | 0* | Counter Disabled | | | | | 1 | Counter Enabled | | | | W | 0 | Stop Counter | | | | | 1 | Enable Counter | | Single/Modulo-N | -6 | R/W | | Transmit Mode | | | | | 0* | Modulo-N | | | | | 1 | Single Pass | | | | | | Demodulation Mode | | | | | 0 | T16 Recognizes Edge | | | | | 1 | T16 Does Not Recognize Edge | | Time_Out | 5 | R | 0* | No Counter Timeout | | _ | | | 1 | Counter Timeout | | | | | | Occurred | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | T16 _Clock | 43 | R/W | 00** | SCLK | | | | | 01 | SCLK/2 | | | | | 10 | SCLK/4 | | | | | 11 | SCLK/8 | | Capture_INT_Mask | 2 | R/W | 0** | Disable Data Capture Int. | | | | | 1 | Enable Data Capture Int. | | Counter_INT_Mask | 1- | R/W | 0* | Disable Timeout Int. | | | | | | Enable Timeout Int. | | P35_Out | 0 | R/W | 0* | P35 as Port Output | | | | | 1 | T16 Output on P35 | ### Note: #### T16\_Enable This field enables T16 when set to 1. ## Single/Modulo-N In TRANSMIT Mode, when set to 0, the counter reloads the initial value when it reaches the terminal count. When set to 1, the counter stops when the terminal count is reached. <sup>\*</sup>Indicates the value upon Power-On Reset. <sup>\*\*</sup>Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery. In Demodulation Mode, when set to 0, T16 captures and reloads on detection of all the edges. When set to 1, T16 captures and detects on the first edge but ignores the subsequent edges. For details, see the description of T16 Demodulation Mode on page 47. ### Time\_Out This bit is set when T16 times out (terminal count reached). To reset the bit, write a 1 to this location. #### T16 Clock This bit defines the frequency of the input signal to Counter/Timer16. #### Capture\_INT\_Mask This bit is set to allow an interrupt when data is captured into LO16 and HI16. #### Counter\_INT\_Mask Set this bit to allow an interrupt when T16 times out. ## P35\_Out This bit defines whether P35 is used as a normal output pin or T16 output. #### CTR3 T8/T16 Control Register—CTR3(D)03H Table 18 lists and briefly describes the fields for this register. This register allows the $T_8$ and $T_{16}$ counters to be synchronized. Table 18. CTR3 (D)03H: T8/T16 Control Register | Field | Bit Position | | Value | Description | |------------------------|--------------|-----|-------|-------------------| | T <sub>16</sub> Enable | 7 | R | 0* | Counter Disabled | | | | R | 1 | Counter Enabled | | | | W | 0 | Stop Counter | | | | W | 1 | Enable Counter | | T <sub>8</sub> Enable | -6 | R | 0* | Counter Disabled | | - | | R | 1 | Counter Enabled | | | | W | 0 | Stop Counter | | | | W | 1 | Enable Counter | | Sync Mode | 5 | R/W | 0** | Disable Sync Mode | | • | | | 1 | Enable Sync Mode | **Note:** The letter h denotes hexadecimal values. Transition from 0 to FFh is not a timeout condition. $\bigwedge$ **Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended. Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur. See Figure 21 and Figure 22. Figure 21. T8\_OUT in Single-Pass Mode Figure 22. T8\_OUT in Modulo-N Mode #### **T8 Demodulation Mode** The user must program TC8L and TC8H to FFH. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put Figure 24. Demodulation Mode Flowchart #### 62 #### Watch-Dog Timer Mode Register (WDTMR) The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets the Z8<sup>®</sup> CPU if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) flags. The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum timeout period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (Figure 37). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-On-Reset, Watch-Dog Reset, or a Stop-Mode Recovery (Figure 36). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location <code>0Fh</code>. It is organized as shown in Figure 37. #### WDTMR(0F)0Fh <sup>\*</sup> Default setting after reset Figure 37. Watch-Dog Timer Mode Register (Write Only) #### WDT Time Select (D0, D1) This bit selects the WDT time period. It is configured as indicated in Table 23. # Low-Voltage Detection Register—LVD(D)0Ch **Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current. | Field | Bit Position | | | Description | |----------|--------------|-----|---------|--------------------------------| | LVD | 76543 | | | Reserved<br>No Effect | | | 2 | R | 1<br>0* | HVD flag set<br>HVD flag reset | | | 1- | R | 1<br>0* | LVD flag set<br>LVD flag reset | | | 0 | R/W | 1<br>0* | Enable VD<br>Disable VD | | *Default | after POR | | | | Note: Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag. #### **Voltage Detection and Flags** The Voltage Detection register (LVD, register <code>0CH</code> at the expanded register bank <code>0Dh</code>) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only. Notes: If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection. ## CTR2(0D)02H Figure 41. T16 Control Register ((0D) 2H: Read/Write Except Where Noted) ## R248 P01M(F8H) <sup>\*</sup> Default setting after reset; only P00, P01 and P07 are available on 20-pin configurations. Figure 50. Port 0 and 1 Mode Register (F8H: Write Only) Figure 57. Stack Pointer Low (FFH: Read/Write) # **Package Information** Package information for all versions of ZGP323H is depicted in Figures 59 through Figure 68. PS023803-0305 Package Information For fast results, contact your local ZiLOG sales office for assistance in ordering the part desired. #### Codes ZG = ZiLOG General Purpose Family P = OTP 323 = Family Designation H = High Voltage T = Temparature $S = Standard 0^{\circ} to +70^{\circ}C$ $E = Extended -40^{\circ} to +105^{\circ}C$ $A = Automotive -40^{\circ} to +125^{\circ}C$ P = Package Type: K = CDIP P = PDIP H = SSOP S = SOIC ## = Number of Pins CC = Memory Size M = Molding Compound C = Standard Plastic Packaging Molding Compound G = Green Plastic Molding Compound E = Standard Cer Dip flow PS023803-0305 Ordering Information | T8_Capture_LO 32 | |-----------------------------------------------| | register file 30 | | expanded 26 | | register pointer 29 | | detail 31 | | reset pin function 25 | | resets and WDT 63 | | S | | SCLK circuit 58 | | single-pass mode | | T16_OUT 47 | | T8_OUT 43 | | stack 31 | | standard test conditions 10 | | standby modes 1 | | stop instruction, counter/timer 54 | | stop mode recovery | | 2 register 61 | | source 59 | | stop mode recovery 2 61 | | stop mode recovery register 57 | | T | | T16 transmit mode 46 | | T16_Capture_HI 32 | | T8 transmit mode 40 | | T8_Capture_HI 32 | | test conditions, standard 10 | | test load diagram 10 | | timing diagram, AC 16 | | transmit mode flowchart 41 | | V | | VCC 5 | | voltage | | brown-out/standby 64 | | detection and flags 65 | | voltage detection register 71<br>W | | watch-dog timer | | mode registerwatch-dog timer mode register 62 | | time select 63 | X XTAL1 5 XTAL1 pin function 18 XTAL2 5 XTAL2 pin function 18