



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                           |
|----------------------------|-----------------------------------------------------------|
| Product Status             | Obsolete                                                  |
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 32                                                        |
| Program Memory Size        | 16KB (16K x 8)                                            |
| Program Memory Type        | ОТР                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 40-DIP (0.620", 15.75mm)                                  |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323hap4016c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 4. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

Table 5. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification

| Pin   | Symbol          | Direction    | Description                                              |
|-------|-----------------|--------------|----------------------------------------------------------|
| 1-3   | P25-P27         | Input/Output | Port 2, Bits 5,6,7                                       |
| 4-7   | P04-P07         | Input/Output | Port 0, Bits 4,5,6,7                                     |
| 8     | $V_{DD}$        |              | Power supply                                             |
| 9     | XTAL2           | Output       | Crystal, oscillator clock                                |
| 10    | XTAL1           | Input        | Crystal, oscillator clock                                |
| 11-13 | P31-P33         | Input        | Port 3, Bits 1,2,3                                       |
| 14    | P34             | Output       | Port 3, Bit 4                                            |
| 15    | P35             | Output       | Port 3, Bit 5                                            |
| 16    | P37             | Output       | Port 3, Bit 7                                            |
| 17    | P36             | Output       | Port 3, Bit 6                                            |
| 18    | Pref1/P30       | Input        | Analog ref input; connect to V <sub>CC</sub> if not used |
|       | Port 3 Bit 0    |              | Input for Pref1/P30                                      |
| 19-21 | P00-P02         | Input/Output | Port 0, Bits 0,1,2                                       |
| 22    | V <sub>SS</sub> |              | Ground                                                   |
| 23    | P03             | Input/Output | Port 0, Bit 3                                            |
| 24-28 | P20-P24         | Input/Output | Port 2, Bits 0-4                                         |

PS023803-0305 Pin Description

Table 6. 40- and 48-Pin Configuration (Continued)

| Table of 40 all | a 40 i iii Ooiiiigai | ation (continued |
|-----------------|----------------------|------------------|
| 40-Pin PDIP #   | 48-Pin SSOP #        | Symbol           |
| 33              | 40                   | P13              |
| 8               | 9                    | P14              |
| 9               | 10                   | P15              |
| 12              | 15                   | P16              |
| 13              | 16                   | P17              |
| 35              | 42                   | P20              |
| 36              | 43                   | P21              |
| 37              | 44                   | P22              |
| 38              | 45                   | P23              |
| 39              | 46                   | P24              |
| 2               | 2                    | P25              |
| 3               | 3                    | P26              |
| 4               | 4                    | P27              |
| 16              | 19                   | P31              |
| 17              | 20                   | P32              |
| 18              | 21                   | P33              |
| 19              | 22                   | P34              |
| 22              | 26                   | P35              |
| 24              | 28                   | P36              |
| 23              | 27                   | P37              |
| 20              | 23                   | NC               |
| 40              | 47                   | NC               |
| 1               | 1                    | NC               |
| 21              | 25                   | RESET            |
| 15              | 18                   | XTAL1            |
| 14              | 17                   | XTAL2            |
| 11              | 12, 13               | $V_{DD}$         |
| 31              | 24, 37, 38           | V <sub>SS</sub>  |
| 25              | 29                   | Pref1/P30        |
|                 | 48                   | NC               |
|                 | 6                    | NC               |
|                 | 14                   | NC               |
|                 | 30                   | NC               |
|                 | 36                   | NC               |
| •               |                      |                  |

PS023803-0305 Pin Description

Table 10. GP323HE DC Characteristics (Continued)

|                     |                                             |          | T <sub>A</sub> = -40°0 | C to +105 | °C                       |       |                                                            |         |
|---------------------|---------------------------------------------|----------|------------------------|-----------|--------------------------|-------|------------------------------------------------------------|---------|
| Symbol              | Parameter                                   | $v_{cc}$ | Min                    | Typ(7)    | Max                      | Units | Conditions                                                 | Notes   |
| V <sub>OH2</sub>    | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-5.5  | V <sub>CC</sub> -0.8   |           |                          | V     | $I_{OH} = -7mA$                                            |         |
| V <sub>OL1</sub>    | Output Low Voltage                          | 2.0-5.5  |                        |           | 0.4                      | V     | $I_{OL} = 4.0 \text{mA}$                                   |         |
| V <sub>OL2</sub>    | Output Low Voltage<br>(P00, P01, P36, P37)  | 2.0-5.5  |                        |           | 8.0                      | V     | I <sub>OL</sub> = 10mA                                     |         |
| V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage          | 2.0-5.5  |                        |           | 25                       | mV    |                                                            |         |
| V <sub>REF</sub>    | Comparator<br>Reference<br>Voltage          | 2.0-5.5  | 0                      |           | V <sub>DD</sub><br>-1.75 | V     |                                                            |         |
| I <sub>IL</sub>     | Input Leakage                               | 2.0-5.5  | -1                     |           | 1                        | μА    | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled |         |
| R <sub>PU</sub>     | Pull-up Resistance                          | 2.0V     | 200.0                  |           | 700.0                    | ΚΩ    | V <sub>IN</sub> = 0V; Pullups selected by mask             |         |
|                     |                                             | 3.6V     | 50.0                   |           | 300.0                    | ΚΩ    | option                                                     | -       |
|                     |                                             | 5.0V     | 25.0                   |           | 175.0                    | ΚΩ    | _                                                          |         |
| I <sub>OL</sub>     | Output Leakage                              | 2.0-5.5  | -1                     |           | 1                        | μΑ    | $V_{IN} = 0V, V_{CC}$                                      |         |
| I <sub>CC</sub>     | Supply Current                              | 2.0V     |                        | 1         | 3                        | mA    | at 8.0 MHz                                                 | 1, 2    |
|                     |                                             | 3.6V     |                        | 5         | 10                       | mΑ    | at 8.0 MHz                                                 | 1, 2    |
|                     |                                             | 5.5V     |                        | 10        | 15                       | mA    | at 8.0 MHz                                                 | 1, 2    |
| I <sub>CC1</sub>    | Standby Current                             | 2.0V     |                        | 0.5       | 1.6                      | mΑ    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                      | 1, 2, 6 |
|                     | (HALT Mode)                                 | 3.6V     |                        | 8.0       | 2.0                      | mΑ    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                      | 1, 2, 6 |
|                     |                                             | 5.5V     |                        | 1.3       | 3.2                      | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                      | 1, 2, 6 |
| $I_{CC2}$           | Standby Current (Stop                       |          |                        | 1.6       | 12                       | μΑ    | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT not Running}$     | 3       |
|                     | Mode)                                       | 3.6V     |                        | 1.8       | 15                       | μΑ    | $V_{IN} = 0 V, V_{CC} WDT not Running$                     | 3       |
|                     |                                             | 5.5V     |                        | 1.9       | 18                       | μΑ    | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT not Running}$     | 3       |
|                     |                                             | 2.0V     |                        | 5         | 30                       | μA    | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT is Running}$      | 3       |
|                     |                                             | 3.6V     |                        | 8         | 40                       | μΑ    | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT is Running}$      | 3       |
|                     | 0. " 0 .                                    | 5.5V     |                        | 15        | 60                       | μΑ    | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT is Running}$      | 3       |
| I <sub>LV</sub>     | Standby Current (Low Voltage)               |          |                        | 1.2       | 6                        | μА    | Measured at 1.3V                                           | 4       |
| $V_{BO}$            | V <sub>CC</sub> Low Voltage<br>Protection   |          |                        | 1.9       | 2.15                     | V     | 8MHz maximum<br>Ext. CLK Freq.                             |         |
| V <sub>LVD</sub>    | V <sub>CC</sub> Low Voltage<br>Detection    |          |                        | 2.4       |                          | V     |                                                            |         |
| V <sub>HVD</sub>    | Vcc High Voltage<br>Detection               |          |                        | 2.7       |                          | V     |                                                            |         |

#### Notes:

- 1. All outputs unloaded, inputs at rail.
- 2. CL1 = CL2 = 100 pF.
- 3. Oscillator stopped.
- 4. Oscillator stops when  $\rm V_{CC}$  falls below  $\rm V_{BO}$  limit.
- 5. It is strongly recommended to add a filter capacitor (minimum 0.1  $\mu$ F), physically close to VCC and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.
- 6. Comparator and Timers are on. Interrupt disabled.
- 7. Typical values shown are at 25 degrees C.

PS023803-0305 DC Characteristics

# **Pin Functions**

# **XTAL1 Crystal 1 (Time-Based Input)**

This pin connects a parallel-resonant crystal or ceramic resonator to the on-chip oscillator input. Additionally, an optional external single-phase clock can be coded to the on-chip oscillator input.

## XTAL2 Crystal 2 (Time-Based Output)

This pin connects a parallel-resonant crystal or ceramic resonant to the on-chip oscillator output.

# Port 0 (P07-P00)

Port 0 is an 8-bit, bidirectional, CMOS-compatible port. These eight I/O lines are configured under software control as a nibble I/O port. The output drivers are push-pull or open-drain controlled by bit D2 in the PCON register.

If one or both nibbles are needed for I/O operation, they must be configured by writing to the Port 0 mode register. After a hardware reset, Port 0 is configured as an input port.

An optional pull-up transistor is available as a mask option on all Port 0 bits with nibble select.

**Notes:** Internal pull-ups are disabled on any given pin or group of port pins when programmed into output mode.

The Port O direction is reset to its default state following an

The Port 0 direction is reset to its default state following an SMR.

PS023803-0305 Pin Functions





Figure 12. Port 3 Configuration

Two on-board comparators process analog signals on P31 and P32, with reference to the voltage on Pref1 and P33. The analog function is enabled by programming the Port 3 Mode Register (bit 1). P31 and P32 are programmable as rising, falling, or both edge triggered interrupts (IRQ register bits 6 and 7). Pref1 and P33 are the comparator reference voltage inputs. Access to the Counter Timer edge-detection circuit is through P31 or P20 (see "T8 and T16 Common Functions—

PS023803-0305 Pin Functions

# Counter/Timer2 LS-Byte Hold Register—TC16L(D)06H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T16_Data_LO | [7:0]        | R/W | Data        |

### Counter/Timer8 High Hold Register—TC8H(D)05H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T8_Level_HI | [7:0]        | R/W | Data        |

## Counter/Timer8 Low Hold Register—TC8L(D)04H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T8_Level_LO | [7:0]        | R/W | Data        |

# CTR0 Counter/Timer8 Control Register—CTR0(D)00H

Table 15 lists and briefly describes the fields for this register.

Table 15. CTR0(D)00H Counter/Timer8 Control Register

| Field            | Bit Position |     | Value | Description                    |
|------------------|--------------|-----|-------|--------------------------------|
| T8_Enable        | 7            | R/W | 0*    | Counter Disabled               |
|                  |              |     | 1     | Counter Enabled                |
|                  |              |     | 0     | Stop Counter                   |
|                  |              |     | 1     | Enable Counter                 |
| Single/Modulo-N  | -6           | R/W | 0*    | Modulo-N                       |
| _                |              |     | 1     | Single Pass                    |
| Time_Out         | 5            | R/W | 0**   | No Counter Time-Out            |
|                  |              |     | 1     | Counter Time-Out Occurred      |
|                  |              |     | 0     | No Effect                      |
|                  |              |     | 1     | Reset Flag to 0                |
| T8 _Clock        | 43           | R/W | 0 0** | SCLK                           |
|                  |              |     | 0 1   | SCLK/2                         |
|                  |              |     | 1 0   | SCLK/4                         |
|                  |              |     | 11    | SCLK/8                         |
| Capture_INT_Mask | 2            | R/W | 0**   | Disable Data Capture Interrupt |
|                  |              |     | 1     | Enable Data Capture Interrupt  |



Figure 24. Demodulation Mode Flowchart

### **During PING-PONG Mode**

The enable bits of T8 and T16 (CTR0, D7; CTR2, D7) are set and cleared alternately by hardware. The timeout bits (CTR0, D5; CTR2, D5) are set every time the counter/timers reach the terminal count.

### Interrupts

The ZGP323H features six different interrupts (Table 19). The interrupts are maskable and prioritized (Figure 30). The six sources are divided as follows: three sources are claimed by Port 3 lines P33–P31, two by the counter/timers (Table 19) and one for low voltage detection. The Interrupt Mask Register (globally or individually) enables or disables the six interrupt requests.

The source for IRQ is determined by bit 1 of the Port 3 mode register (P3M). When in digital mode, Pin P33 is the source. When in analog mode the output of the Stop mode recovery source logic is used as the source for the interrupt. See Figure 35, Stop Mode Recovery Source, on page 59.

```
FF NOP ; clear the pipeline 6F Stop ; enter Stop Mode

Or

FF NOP ; clear the pipeline 7F HALT ; enter HALT Mode
```

### **Port Configuration Register**

The Port Configuration (PCON) register (Figure 32) configures the comparator output on Port 3. It is located in the expanded register 2 at Bank F, location 00. PCON(FH)00H



<sup>\*</sup> Default setting after reset

Figure 32. Port Configuration Register (PCON) (Write Only)

#### **Comparator Output Port 3 (D0)**

Bit 0 controls the comparator used in Port 3. A 1 in this location brings the comparator outputs to P34 and P37, and a 0 releases the Port to its standard I/O configuration.

#### Port 1 Output Mode (D1)

Bit 1 controls the output mode of port 1. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.

### SMR(0F)0BH



- \* Default after Power On Reset or Watch-Dog Reset
- \* \* Default setting after Reset and Stop Mode Recovery
- \* \* \* At the XOR gate input
- \* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source.

Figure 33. STOP Mode Recovery Register

### SCLK/TCLK Divide-by-16 Select (D0)

D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (Figure 34). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or Halt Mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0.



Figure 34. SCLK Circuit

### Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 22).

# Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 21 lists and briefly describes the fields for this register.

Table 21.SMR2(F)0DH:Stop Mode Recovery Register 2\*

| Field          | Bit Position |   | Value            | Description                  |
|----------------|--------------|---|------------------|------------------------------|
| Reserved       | 7            |   | 0                | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup>   | Low                          |
|                |              |   | 1                | High                         |
| Reserved       | 5            |   | 0                | Reserved (Must be 0)         |
| Source         | 432          | W | 000 <sup>†</sup> | A. POR Only                  |
|                |              |   | 001              | B. NAND of P23-P20           |
|                |              |   | 010              | C. NAND of P27-P20           |
|                |              |   | 011              | D. NOR of P33-P31            |
|                |              |   | 100              | E. NAND of P33-P31           |
|                |              |   | 101              | F. NOR of P33-P31, P00, P07  |
|                |              |   | 110              | G. NAND of P33-P31, P00, P07 |
|                |              |   | 111              | H. NAND of P33-P31, P22-P20  |
| Reserved       | 10           |   | 00               | Reserved (Must be 0)         |

#### Notes:

<sup>\*</sup> Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset

#### Watch-Dog Timer Mode Register (WDTMR)

The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets the Z8<sup>®</sup> CPU if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) flags.

The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum timeout period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (Figure 37). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-On-Reset, Watch-Dog Reset, or a Stop-Mode Recovery (Figure 36). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location <code>0Fh</code>. It is organized as shown in Figure 37.

#### WDTMR(0F)0Fh



<sup>\*</sup> Default setting after reset

Figure 37. Watch-Dog Timer Mode Register (Write Only)

#### WDT Time Select (D0, D1)

This bit selects the WDT time period. It is configured as indicated in Table 23.

### SMR(0F)0BH



- \* Default setting after reset
- \* \* Set after Stop Mode Recovery
- \* \* \* At the XOR gate input
- \* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source.
- \* \* \* \* \* Default setting after Power On Reset. Not reset with a Stop Mode recovery.

Figure 45. Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only)

### SMR2(0F)0DH



Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

Figure 46. Stop Mode Recovery Register 2 ((0F)0DH:D2-D4, D6 Write Only)

<sup>\*</sup> Default setting after reset. Not reset with a Stop Mode recovery.

<sup>\* \*</sup> At the XOR gate input





Figure 52. Interrupt Request Register (FAH: Read/Write)

### R251 IMR(FBH)



<sup>\*</sup> Default setting after reset

Figure 53. Interrupt Mask Register (FBH: Read/Write)

<sup>\* \*</sup> Only by using EI, DI instruction; DI is required before changing the IMR register

# R252 Flags(FCH)



Figure 54. Flag Register (FCH: Read/Write)

R253 RP(FDH)



Default setting after reset = 0000 0000

Figure 55. Register Pointer (FDH: Read/Write)



Figure 57. Stack Pointer Low (FFH: Read/Write)

# **Package Information**

Package information for all versions of ZGP323H is depicted in Figures 59 through Figure 68.

PS023803-0305 Package Information



Figure 65. 28-Pin SSOP Package Diagram



Figure 66. 40-Pin PDIP Package Diagram

PS023803-0305 Package Information

| 28 nin DID/SOIC/SSOD 6                | HI8/D)0Dh 22                           |
|---------------------------------------|----------------------------------------|
| 28-pin DIP/SOIC/SSOP 6                | HI8(D)0Bh 32                           |
| 40- and 48-pin 8                      | interrupt priority 78                  |
| 40-pin DIP 7                          | interrupt request 79                   |
| 48-pin SSOP 8                         | interruptmask 79                       |
| pin functions                         | L016(D)08h 32                          |
| port 0 (P07 - P00) 18                 | L08(D)0Ah 32                           |
| port 0 (P17 - P10) 19                 | LVD(D)0Ch 65                           |
| port 0 configuration 19               | pointer 80                             |
| port 1 configuration 20               | port 0 and 1 77                        |
| port 2 (P27 - P20) 20                 | port 2 configuration 75                |
| port 2 (P37 - P30) 21                 | port 3 mode 76                         |
| port 2 configuration 21               | port configuration 55, 75              |
| port 3 configuration 22               | SMR2(F)0Dh 40                          |
| port 3 counter/timer configuration 24 | stack pointer high 81                  |
| reset) 25                             | stack pointer low 81                   |
| XTAL1 (time-based input 18            | stop mode recovery 57                  |
| XTAL2 (time-based output) 18          | stop mode recovery 2 61                |
| ping-pong mode 48                     | stop-mode recovery 73                  |
| port 0 configuration 19               | stop-mode recovery 2 74                |
| port 0 pin function 18                | T16 control 69                         |
| port 1 configuration 20               | T8 and T16 common control functions 67 |
| port 1 pin function 19                | T8/T16 control 70                      |
| port 2 configuration 21               | TC16H(D)07h 32                         |
| port 2 pin function 20                | TC16L(D)06h 33                         |
| port 3 configuration 22               | TC8 control 66                         |
| port 3 pin function 21                | TC8H(D)05h 33                          |
| port 3counter/timer configuration 24  | TC8L(D)04h 33                          |
| port configuration register 55        | voltage detection 71                   |
| power connections 3                   | watch-dog timer 75                     |
| power supply 5                        | register description                   |
| program memory 25                     | Counter/Timer2 LS-Byte Hold 33         |
| map 26                                | Counter/Timer2 MS-Byte Hold 32         |
| R                                     | Counter/Timer8 Control 33              |
| ratings, absolute maximum 10          | Counter/Timer8 High Hold 33            |
| register 61                           | Counter/Timer8 Low Hold 33             |
| CTR(D)01h 35                          | CTR2 Counter/Timer 16 Control 37       |
| CTR0(D)00h 33                         | CTR3 T8/T16 Control 39                 |
| CTR2(D)02h 37                         | Stop Mode Recovery2 40                 |
| CTR3(D)03h 39                         | T16_Capture_LO 32                      |
| flag 80                               | T8 and T16 Common functions 35         |
| HI16(D)09h 32                         | T8_Capture_HI 32                       |
|                                       | <del>-</del>                           |

| T8_Capture_LO 32                              |
|-----------------------------------------------|
| register file 30                              |
| expanded 26                                   |
| register pointer 29                           |
| detail 31                                     |
| reset pin function 25                         |
| resets and WDT 63                             |
| S                                             |
| SCLK circuit 58                               |
| single-pass mode                              |
| T16_OUT 47                                    |
| T8_OUT 43                                     |
| stack 31                                      |
| standard test conditions 10                   |
| standby modes 1                               |
| stop instruction, counter/timer 54            |
| stop mode recovery                            |
| 2 register 61                                 |
| source 59                                     |
| stop mode recovery 2 61                       |
| stop mode recovery register 57                |
| T                                             |
| T16 transmit mode 46                          |
| T16_Capture_HI 32                             |
| T8 transmit mode 40                           |
| T8_Capture_HI 32                              |
| test conditions, standard 10                  |
| test load diagram 10                          |
| timing diagram, AC 16                         |
| transmit mode flowchart 41                    |
| V                                             |
| VCC 5                                         |
| voltage                                       |
| brown-out/standby 64                          |
| detection and flags 65                        |
| voltage detection register 71<br>W            |
| watch-dog timer                               |
| mode registerwatch-dog timer mode register 62 |
| time select 63                                |

X XTAL1 5 XTAL1 pin function 18 XTAL2 5 XTAL2 pin function 18