Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | HLVD, POR, WDT | | Number of I/O | 24 | | Program Memory Size | 8KB (8K x 8) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 237 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/zgp323has2808c00tr | # **Table of Contents** | Revision Historyiii | |------------------------------------------------------------------------------------------------------------------| | Development Features | | General Description | | Pin Description | | Absolute Maximum Ratings | | Standard Test Conditions | | DC Characteristics | | AC Characteristics | | Pin Functions | | XTAL2 Crystal 2 (Time-Based Output) 18 Port 0 (P07–P00) 18 Port 1 (P17–P10) 19 | | Port 2 (P27–P20) | | Port 3 (P37–P30) | | Functional Description | | Program Memory | | Expanded Register File | | Stack | | Timers | | Expanded Register File Control Registers (0D) | | Expanded Register File Control Registers (0F) | | Standard Control Registers | | Package Information | | Ordering Information | PS023803-0305 Table of Contents # List of Tables | Table 1. | Revision History of this Document ii | |-----------|--------------------------------------------------| | Table 2. | Features | | Table 3. | Power Connections 3 | | Table 4. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification 5 | | Table 5. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification 6 | | Table 6. | 40- and 48-Pin Configuration | | Table 7. | Absolute Maximum Ratings | | Table 8. | Capacitance | | Table 9. | GP323HS DC Characteristics | | Table 10. | GP323HE DC Characteristics | | Table 11. | GP323HA DC Characteristics | | Table 12. | EPROM/OTP Characteristics | | Table 13. | AC Characteristics | | Table 14. | Port 3 Pin Function Summary | | Table 15. | CTR1(0D)01H T8 and T16 Common Functions | | Table 16. | Interrupt Types, Sources, and Vectors 52 | | Table 17. | IRQ Register | | Table 18. | SMR2(F)0DH:Stop Mode Recovery Register 2* 58 | | Table 19. | Stop Mode Recovery Source 60 | | Table 20. | Watch-Dog Timer Time Select 63 | | Table 21. | EPROM Selectable Options 64 | PS023803-0305 List of Tables Port 1: 0–3 pull-up transistors Port 1: 4–7 pull-up transistors Port 2: 0–7 pull-up transistors EPROM Protection WDT enabled at POR # **General Description** The ZGP323H is an OTP-based member of the MCU family of infrared microcontrollers. With 237B of general-purpose RAM and up to 32KB of OTP, ZiLOG<sup>®</sup>, s CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors. The ZGP323H architecture (Figure 1) is based on ZiLOG's 8-bit microcontroller core with an Expanded Register File allowing access to register-mapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8® offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications. There are three basic address spaces available to support a wide range of configurations: Program Memory, Register File and Expanded Register File. The register file is composed of 256 Bytes (B) of RAM. It includes 4 I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D). To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Z8 GP OTP offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2). Also included are a large number of user-selectable modes and two on-board comparators to process analog signals with separate reference voltages. **Note:** All signals with an overline, " ", are active Low. For example, B/W, in which WORD is active Low, and B/W, in which BYTE is active Low. Power connections use the conventional descriptions listed in Table 3. PS023803-0305 General Description **Table 13. AC Characteristics** | | | -40°C to +105°C (E) -40°C to +125°C (A) | | | | | | Watch-Dog<br>Timer<br>Mode<br>Register | |----|------------------|-----------------------------------------|------------------------------------------|---------------------|---------|----------------------|-------|----------------------------------------| | No | Symbol | ymbol Parameter | V <sub>CC</sub> | Minimum | Maximum | Units | Notes | | | 1 | ТрС | Input Clock Period | 2.0-5.5 | 121 | DC | ns | 1 | | | 2 | TrC,TfC | Clock Input Rise and Fall Times | 2.0-5.5 | | 25 | ns | 1 | | | 3 | TwC | Input Clock Width | 2.0-5.5 | 37 | | ns | 1 | | | 4 | TwTinL | Timer Input<br>Low Width | 2.0<br>5.5 | 100<br>70 | | ns | 1 | | | 5 | TwTinH | Timer Input High<br>Width | 2.0-5.5 | ЗТрС | | | 1 | | | 6 | TpTin | Timer Input Period | 2.0-5.5 | 8ТрС | | | 1 | | | 7 | TrTin,TfTin | Timer Input Rise and Fall Timers | 2.0-5.5 | | 100 | ns | 1 | | | 8 | TwlL | Interrupt Request<br>Low Time | 2.0<br>5.5 | 100<br>70 | | ns | 1, 2 | | | 9 | TwlH | Interrupt Request<br>Input High Time | 2.0-5.5 | 5TpC | | | 1, 2 | | | 10 | Twsm | Stop-Mode<br>Recovery Width | 2.0-5.5 | 12 | | ns | 3 | | | | | Spec | | 5TpC | | | 4 | | | 11 | Tost | Oscillator<br>Start-Up Time | 2.0-5.5 | | 5TpC | | 4 | | | 12 | Twdt | Watch-Dog Timer<br>Delay Time | 2.0-5.5<br>2.0-5.5<br>2.0-5.5<br>2.0-5.5 | 5<br>10<br>20<br>80 | | ms<br>ms<br>ms<br>ms | | 0, 0<br>0, 1<br>1, 0<br>1, 1 | | 13 | T <sub>POR</sub> | Power-On Reset | 2.0-5.5 | 2.5 | 10 | ms | | | | | | | | | | | | | ## Notes: - 1. Timing Reference uses 0.9 $V_{CC}$ for a logic 1 and 0.1 $V_{CC}$ for a logic 0. 2. Interrupt request through Port 3 (P33–P31). - 3. SMR D5 = 1. - 4. SMR D5 = 0. PS023803-0305 **AC Characteristics** ## Counter/Timer2 LS-Byte Hold Register—TC16L(D)06H | Field | Bit Position | | Description | | |-------------|--------------|-----|-------------|--| | T16_Data_LO | [7:0] | R/W | Data | | ## Counter/Timer8 High Hold Register—TC8H(D)05H | Field | Bit Position | | Description | | |-------------|--------------|-----|-------------|--| | T8_Level_HI | [7:0] | R/W | Data | | ## Counter/Timer8 Low Hold Register—TC8L(D)04H | Field | Bit Position | | Description | | |-------------|--------------|-----|-------------|--| | T8_Level_LO | [7:0] | R/W | Data | | ## CTR0 Counter/Timer8 Control Register—CTR0(D)00H Table 15 lists and briefly describes the fields for this register. Table 15. CTR0(D)00H Counter/Timer8 Control Register | Field | Bit Position | | Value | Description | |------------------|--------------|-----|-------|--------------------------------| | T8_Enable | 7 | R/W | 0* | Counter Disabled | | | | | 1 | Counter Enabled | | | | | 0 | Stop Counter | | | | | 1 | Enable Counter | | Single/Modulo-N | -6 | R/W | 0* | Modulo-N | | - | | | 1 | Single Pass | | Time_Out | 5 | R/W | 0** | No Counter Time-Out | | | | | 1 | Counter Time-Out Occurred | | | | | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | T8 _Clock | 43 | R/W | 0 0** | SCLK | | | | | 0 1 | SCLK/2 | | | | | 1 0 | SCLK/4 | | | | | 11 | SCLK/8 | | Capture_INT_Mask | 2 | R/W | 0** | Disable Data Capture Interrupt | | | | | 1 | Enable Data Capture Interrupt | Table 15. CTR0(D)00H Counter/Timer8 Control Register (Continued) | Field | Bit Position | | Value | Description | |------------------|--------------|-----|----------|---------------------------------------------------------| | Counter_INT_Mask | 1- | R/W | 0**<br>1 | Disable Time-Out Interrupt<br>Enable Time-Out Interrupt | | P34_Out | 0 | R/W | 0*<br>1 | P34 as Port Output<br>T8 Output on P34 | #### Note: #### T8 Enable This field enables T8 when set (written) to 1. ## Single/Modulo-N When set to 0 (Modulo-N), the counter reloads the initial value when the terminal count is reached. When set to 1 (single-pass), the counter stops when the terminal count is reached. #### **Timeout** This bit is set when T8 times out (terminal count reached). To reset this bit, write a 1 to its location. **Caution:** Writing a 1 is the only way to reset the Terminal Count status condition. Reset this bit before using/enabling the counter/timers. > The first clock of T8 might not have complete clock width and can occur any time when enabled. **Note:** Take care when using the OR or AND commands to manipulate CTR0, bit 5 and CTR1, bits 0 and 1 (Demodulation Mode). These instructions use a Read-Modify-Write sequence in which the current status from the CTR0 and CTR1 registers is ORed or ANDed with the designated value and then written back into the registers. #### T8 Clock This bit defines the frequency of the input signal to T8. <sup>\*</sup>Indicates the value upon Power-On Reset. <sup>\*\*</sup>Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery. ## Capture\_INT\_Mask Set this bit to allow an interrupt when data is captured into either LO8 or HI8 upon a positive or negative edge detection in demodulation mode. ## **Counter INT Mask** Set this bit to allow an interrupt when T8 has a timeout. ## P34\_Out This bit defines whether P34 is used as a normal output pin or the T8 output. ## T8 and T16 Common Functions—CTR1(0D)01H This register controls the functions in common with the T8 and T16. Table 16 lists and briefly describes the fields for this register. Table 16. CTR1(0D)01H T8 and T16 Common Functions | Field | Bit Position | | Value | Description | |-------------------|--------------|-----|-------|-------------------| | Mode | 7 | R/W | 0* | Transmit Mode | | | | | | Demodulation Mode | | P36_Out/ | -6 | R/W | | Transmit Mode | | Demodulator_Input | | | 0* | Port Output | | | | | 1 | T8/T16 Output | | | | | | Demodulation Mode | | | | | 0* | P31 | | | | | 1 | P20 | | T8/T16_Logic/ | 54 | R/W | | Transmit Mode | | Edge _Detect | | | 00** | AND | | | | | 01 | OR | | | | | 10 | NOR | | | | | 11 | NAND | | | | | | Demodulation Mode | | | | | 00** | Falling Edge | | | | | 01 | Rising Edge | | | | | 10 | Both Edges | | | | | 11 | Reserved | Table 16. CTR1(0D)01H T8 and T16 Common Functions (Continued) | Field | Bit Position | | Value | Description | |-------------------|--------------|-----|-------|------------------------| | Transmit_Submode/ | 32 | R/W | | Transmit Mode | | Glitch_Filter | | | 00* | Normal Operation | | | | | 01 | Ping-Pong Mode | | | | | 10 | T16_Out = 0 | | | | | 11 | T16_Out = 1 | | | | | | Demodulation Mode | | | | | 00* | No Filter | | | | | 01 | 4 SCLK Cycle | | | | | 10 | 8 SCLK Cycle | | | | | 11 | Reserved | | Initial_T8_Out/ | 1- | | | Transmit Mode | | Rising Edge | | R/W | 0* | T8_OUT is 0 Initially | | | | | 1 | T8_OUT is 1 Initially | | | | | | Demodulation Mode | | | | R | 0* | No Rising Edge | | | | | 1 | Rising Edge Detected | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | Initial_T16_Out/ | 0 | | | Transmit Mode | | Falling_Edge | | R/W | 0* | T16_OUT is 0 Initially | | | | | 1 | T16_OUT is 1 Initially | | | | | | Demodulation Mode | | | | R | 0* | No Falling Edge | | | | | 1 | Falling Edge Detected | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | #### Note: #### Mode If the result is 0, the counter/timers are in TRANSMIT mode; otherwise, they are in DEMODULATION mode. #### P36\_Out/Demodulator\_Input In TRANSMIT Mode, this bit defines whether P36 is used as a normal output pin or the combined output of T8 and T16. In DEMODULATION Mode, this bit defines whether the input signal to the Counter/Timers is from P20 or P31. If the input signal is from Port 31, a capture event may also generate an IRQ2 interrupt. To prevent generating an IRQ2, either disable the IRQ2 interrupt by clearing its IMR bit D2 or use P20 as the input. <sup>\*</sup>Default at Power-On Reset <sup>\*</sup>Default at Power-On Reset. Not reset with Stop Mode recovery. Figure 19. Transmit Mode Flowchart Figure 24. Demodulation Mode Flowchart #### **T16 Transmit Mode** In NORMAL or PING-PONG mode, the output of T16 when not enabled, is dependent on CTR1, D0. If it is a 0, T16\_OUT is a 1; if it is a 1, T16\_OUT is 0. You can force the output of T16 to either a 0 or 1 whether it is enabled or not by programming CTR1 D3; D2 to a 10 or 11. When T16 is enabled, TC16H \* 256 + TC16L is loaded, and T16\_OUT is switched to its initial value (CTR1, D0). When T16 counts down to 0, T16\_OUT is toggled (in NORMAL or PING-PONG mode), an interrupt (CTR2, D1) is generated (if enabled), and a status bit (CTR2, D5) is set. See Figure 25. Figure 25. 16-Bit Counter/Timer Circuits **Note:** Global interrupts override this function as described in "Interrupts" on page 50. If T16 is in SINGLE-PASS mode, it is stopped at this point (see Figure 26). If it is in Modulo-N Mode, it is loaded with TC16H \* 256 + TC16L, and the counting continues (see Figure 27). You can modify the values in TC16H and TC16L at any time. The new values take effect when they are loaded. Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFEH. Transition from 0 to FFFFH is not a timeout condition. Figure 26. T16\_OUT in Single-Pass Mode Figure 27. T16\_OUT in Modulo-N Mode #### **T16 DEMODULATION Mode** The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures H116 and LO16, reloads, and begins counting. ## If D6 of CTR2 Is 0 When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again. This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks). 50 ## **During PING-PONG Mode** The enable bits of T8 and T16 (CTR0, D7; CTR2, D7) are set and cleared alternately by hardware. The timeout bits (CTR0, D5; CTR2, D5) are set every time the counter/timers reach the terminal count. ## Interrupts The ZGP323H features six different interrupts (Table 19). The interrupts are maskable and prioritized (Figure 30). The six sources are divided as follows: three sources are claimed by Port 3 lines P33–P31, two by the counter/timers (Table 19) and one for low voltage detection. The Interrupt Mask Register (globally or individually) enables or disables the six interrupt requests. The source for IRQ is determined by bit 1 of the Port 3 mode register (P3M). When in digital mode, Pin P33 is the source. When in analog mode the output of the Stop mode recovery source logic is used as the source for the interrupt. See Figure 35, Stop Mode Recovery Source, on page 59. #### **Power-On Reset** A timer circuit clocked by a dedicated on-board RC-oscillator is used for the Power-On Reset (POR) timer function. The POR time allows $V_{DD}$ and the oscillator circuit to stabilize before instruction execution begins. The POR timer circuit is a one-shot timer triggered by one of three conditions: - Power Fail to Power OK status, including Waking up from V<sub>BO</sub> Standby - Stop-Mode Recovery (if D5 of SMR = 1) - WDT Timeout The POR timer is 2.5 ms minimum. Bit 5 of the Stop-Mode Register determines whether the POR timer is bypassed after Stop-Mode Recovery (typical for external clock). #### **HALT Mode** This instruction turns off the internal CPU clock, but not the XTAL oscillation. The counter/timers and external interrupts IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, and IRQ5 remain active. The devices are recovered by interrupts, either externally or internally generated. An interrupt request must be executed (enabled) to exit HALT Mode. After the interrupt service routine, the program continues from the instruction after HALT Mode. #### **STOP Mode** This instruction turns off the internal clock and external crystal oscillation, reducing the standby current to 10 $\mu$ A or less. STOP Mode is terminated only by a reset, such as WDT timeout, POR, SMR or external reset. This condition causes the processor to restart the application program at address 000CH. To enter STOP (or HALT) mode, first flush the instruction pipeline to avoid suspending execution in mid-instruction. Execute a NOP (Opcode = FFH) immediately before the appropriate sleep instruction, as follows: ## CTR2(0D)02H Figure 41. T16 Control Register ((0D) 2H: Read/Write Except Where Noted) ## CTR3(0D)03H <sup>\*</sup> Default setting after reset. Figure 42. T8/T16 Control Register (0D)03H: Read/Write (Except Where Noted) <sup>\*\*</sup> Default setting after reset. Not reset with a Stop Mode recovery. ## SMR(0F)0BH - \* Default setting after reset - \* \* Set after Stop Mode Recovery - \* \* \* At the XOR gate input - \* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source. - \* \* \* \* \* Default setting after Power On Reset. Not reset with a Stop Mode recovery. Figure 45. Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only) Figure 67. 40-Pin CDIP Package Diagram PS023803-0305 Package Information | SYMBOL | MILLI | METER | INCH | | | |--------|-----------|-------|-------|--------|--| | SIMBOL | MIN | MAX | MIN | MAX | | | A | 2.41 | 2.79 | 0.095 | 0.110 | | | A1 | 0.23 | 0.38 | 0.009 | 0.015 | | | A2 | 2.18 | 2.39 | 0.086 | 0.094 | | | ь | 0.20 | 0.34 | 0.008 | 0.0135 | | | С | 0.13 | 0.25 | 0.005 | 0.010 | | | D | 15.75 | 16.00 | 0.620 | 0.630 | | | E | 7.39 | 7.59 | 0.291 | 0.299 | | | e | 0.635 BSC | | 0.0 | 25 BSC | | | Н | 10.16 | 10.41 | 0.400 | 0.410 | | | L | 0.51 | 1.016 | 0.020 | 0.040 | | CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH Figure 68. 48-Pin SSOP Package Design **Note:** Check with ZiLOG on the actual bonding diagram and coordinate for chip-on-board assembly. PS023803-0305 Package Information | 8KB Standard Temperature: 0° to +70°C | | | | | |---------------------------------------|--------------------|----------------|--------------------|--| | Part Number | Description | Part Number | Description | | | ZGP323HSH4808C | 48-pin SSOP 8K OTP | ZGP323HSS2808C | 28-pin SOIC 8K OTP | | | ZGP323HSP4008C | 40-pin PDIP 8K OTP | ZGP323HSH2008C | 20-pin SSOP 8K OTP | | | ZGP323HSH2808C | 28-pin SSOP 8K OTP | ZGP323HSP2008C | 20-pin PDIP 8K OTP | | | ZGP323HSP2808C | 28-pin PDIP 8K OTP | ZGP323HSS2008C | 20-pin SOIC 8K OTP | | | 8KB Extended Temperature: -40° to +105°C | | | | | | |------------------------------------------|--------------------|----------------|--------------------|--|--| | Part Number | Description | Part Number | Description | | | | ZGP323HEH4808C | 48-pin SSOP 8K OTP | ZGP323HES2808C | 28-pin SOIC 8K OTP | | | | ZGP323HEP4008C | 40-pin PDIP 8K OTP | ZGP323HEH2008C | 20-pin SSOP 8K OTP | | | | ZGP323HEH2808C | 28-pin SSOP 8K OTP | ZGP323HEP2008C | 20-pin PDIP 8K OTP | | | | ZGP323HEP2808C | 28-pin PDIP 8K OTP | ZGP323HES2008C | 20-pin SOIC 8K OTP | | | | 8KB Automotive Temperature: -40° to +125°C Part Number Description Part Number Description | | | | | |---------------------------------------------------------------------------------------------|-----------------------|----------------|--------------------|--| | rait Nullibei | Description | Part Number | Description | | | ZGP323HAH4808C | 48-pin SSOP 8K OTP | ZGP323HAS2808C | 28-pin SOIC 8K OTP | | | ZGP323HAP4008C | 40-pin PDIP 8K OTP | ZGP323HAH2008C | 20-pin SSOP 8K OTP | | | ZGP323HAH2808C | 28-pin SSOP 8K OTP | ZGP323HAP2008C | 20-pin PDIP 8K OTP | | | ZGP323HAP2808C | 28-pin PDIP 8K OTP | ZGP323HAS2008C | 20-pin SOIC 8K OTP | | | Replace C with G fo | r Lead-Free Packaging | | | | PS023803-0305 Ordering Information